setup_64.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/screen_info.h>
  17. #include <linux/ioport.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/initrd.h>
  21. #include <linux/highmem.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/module.h>
  24. #include <asm/processor.h>
  25. #include <linux/console.h>
  26. #include <linux/seq_file.h>
  27. #include <linux/crash_dump.h>
  28. #include <linux/root_dev.h>
  29. #include <linux/pci.h>
  30. #include <linux/efi.h>
  31. #include <linux/acpi.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/edd.h>
  34. #include <linux/iscsi_ibft.h>
  35. #include <linux/mmzone.h>
  36. #include <linux/kexec.h>
  37. #include <linux/cpufreq.h>
  38. #include <linux/dmi.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/ctype.h>
  41. #include <linux/uaccess.h>
  42. #include <linux/init_ohci1394_dma.h>
  43. #include <asm/mtrr.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/system.h>
  46. #include <asm/vsyscall.h>
  47. #include <asm/io.h>
  48. #include <asm/smp.h>
  49. #include <asm/msr.h>
  50. #include <asm/desc.h>
  51. #include <video/edid.h>
  52. #include <asm/e820.h>
  53. #include <asm/dma.h>
  54. #include <asm/gart.h>
  55. #include <asm/mpspec.h>
  56. #include <asm/mmu_context.h>
  57. #include <asm/proto.h>
  58. #include <asm/setup.h>
  59. #include <asm/numa.h>
  60. #include <asm/sections.h>
  61. #include <asm/dmi.h>
  62. #include <asm/cacheflush.h>
  63. #include <asm/mce.h>
  64. #include <asm/ds.h>
  65. #include <asm/topology.h>
  66. #include <asm/trampoline.h>
  67. #include <mach_apic.h>
  68. #ifdef CONFIG_PARAVIRT
  69. #include <asm/paravirt.h>
  70. #else
  71. #define ARCH_SETUP
  72. #endif
  73. /*
  74. * Machine setup..
  75. */
  76. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  77. EXPORT_SYMBOL(boot_cpu_data);
  78. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  79. unsigned long mmu_cr4_features;
  80. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  81. int bootloader_type;
  82. unsigned long saved_video_mode;
  83. int force_mwait __cpuinitdata;
  84. /*
  85. * Early DMI memory
  86. */
  87. int dmi_alloc_index;
  88. char dmi_alloc_data[DMI_MAX_DATA];
  89. /*
  90. * Setup options
  91. */
  92. struct screen_info screen_info;
  93. EXPORT_SYMBOL(screen_info);
  94. struct sys_desc_table_struct {
  95. unsigned short length;
  96. unsigned char table[0];
  97. };
  98. struct edid_info edid_info;
  99. EXPORT_SYMBOL_GPL(edid_info);
  100. extern int root_mountflags;
  101. char __initdata command_line[COMMAND_LINE_SIZE];
  102. struct resource standard_io_resources[] = {
  103. { .name = "dma1", .start = 0x00, .end = 0x1f,
  104. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  105. { .name = "pic1", .start = 0x20, .end = 0x21,
  106. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  107. { .name = "timer0", .start = 0x40, .end = 0x43,
  108. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  109. { .name = "timer1", .start = 0x50, .end = 0x53,
  110. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  111. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  112. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  113. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  114. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  115. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  116. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  117. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  118. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  119. { .name = "fpu", .start = 0xf0, .end = 0xff,
  120. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  121. };
  122. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  123. static struct resource data_resource = {
  124. .name = "Kernel data",
  125. .start = 0,
  126. .end = 0,
  127. .flags = IORESOURCE_RAM,
  128. };
  129. static struct resource code_resource = {
  130. .name = "Kernel code",
  131. .start = 0,
  132. .end = 0,
  133. .flags = IORESOURCE_RAM,
  134. };
  135. static struct resource bss_resource = {
  136. .name = "Kernel bss",
  137. .start = 0,
  138. .end = 0,
  139. .flags = IORESOURCE_RAM,
  140. };
  141. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
  142. #ifdef CONFIG_PROC_VMCORE
  143. /* elfcorehdr= specifies the location of elf core header
  144. * stored by the crashed kernel. This option will be passed
  145. * by kexec loader to the capture kernel.
  146. */
  147. static int __init setup_elfcorehdr(char *arg)
  148. {
  149. char *end;
  150. if (!arg)
  151. return -EINVAL;
  152. elfcorehdr_addr = memparse(arg, &end);
  153. return end > arg ? 0 : -EINVAL;
  154. }
  155. early_param("elfcorehdr", setup_elfcorehdr);
  156. #endif
  157. #ifndef CONFIG_NUMA
  158. static void __init
  159. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  160. {
  161. unsigned long bootmap_size, bootmap;
  162. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  163. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size,
  164. PAGE_SIZE);
  165. if (bootmap == -1L)
  166. panic("Cannot find bootmem map of size %ld\n", bootmap_size);
  167. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  168. e820_register_active_regions(0, start_pfn, end_pfn);
  169. free_bootmem_with_active_regions(0, end_pfn);
  170. reserve_bootmem(bootmap, bootmap_size, BOOTMEM_DEFAULT);
  171. }
  172. #endif
  173. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  174. struct edd edd;
  175. #ifdef CONFIG_EDD_MODULE
  176. EXPORT_SYMBOL(edd);
  177. #endif
  178. /**
  179. * copy_edd() - Copy the BIOS EDD information
  180. * from boot_params into a safe place.
  181. *
  182. */
  183. static inline void copy_edd(void)
  184. {
  185. memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
  186. sizeof(edd.mbr_signature));
  187. memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
  188. edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
  189. edd.edd_info_nr = boot_params.eddbuf_entries;
  190. }
  191. #else
  192. static inline void copy_edd(void)
  193. {
  194. }
  195. #endif
  196. #ifdef CONFIG_KEXEC
  197. static void __init reserve_crashkernel(void)
  198. {
  199. unsigned long long total_mem;
  200. unsigned long long crash_size, crash_base;
  201. int ret;
  202. total_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
  203. ret = parse_crashkernel(boot_command_line, total_mem,
  204. &crash_size, &crash_base);
  205. if (ret == 0 && crash_size) {
  206. if (crash_base <= 0) {
  207. printk(KERN_INFO "crashkernel reservation failed - "
  208. "you have to specify a base address\n");
  209. return;
  210. }
  211. if (reserve_bootmem(crash_base, crash_size,
  212. BOOTMEM_EXCLUSIVE) < 0) {
  213. printk(KERN_INFO "crashkernel reservation failed - "
  214. "memory is in use\n");
  215. return;
  216. }
  217. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  218. "for crashkernel (System RAM: %ldMB)\n",
  219. (unsigned long)(crash_size >> 20),
  220. (unsigned long)(crash_base >> 20),
  221. (unsigned long)(total_mem >> 20));
  222. crashk_res.start = crash_base;
  223. crashk_res.end = crash_base + crash_size - 1;
  224. insert_resource(&iomem_resource, &crashk_res);
  225. }
  226. }
  227. #else
  228. static inline void __init reserve_crashkernel(void)
  229. {}
  230. #endif
  231. /* Overridden in paravirt.c if CONFIG_PARAVIRT */
  232. void __attribute__((weak)) __init memory_setup(void)
  233. {
  234. machine_specific_memory_setup();
  235. }
  236. /*
  237. * setup_arch - architecture-specific boot-time initializations
  238. *
  239. * Note: On x86_64, fixmaps are ready for use even before this is called.
  240. */
  241. void __init setup_arch(char **cmdline_p)
  242. {
  243. unsigned i;
  244. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  245. ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
  246. screen_info = boot_params.screen_info;
  247. edid_info = boot_params.edid_info;
  248. saved_video_mode = boot_params.hdr.vid_mode;
  249. bootloader_type = boot_params.hdr.type_of_loader;
  250. #ifdef CONFIG_BLK_DEV_RAM
  251. rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
  252. rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
  253. rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
  254. #endif
  255. #ifdef CONFIG_EFI
  256. if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
  257. "EL64", 4))
  258. efi_enabled = 1;
  259. #endif
  260. ARCH_SETUP
  261. memory_setup();
  262. copy_edd();
  263. if (!boot_params.hdr.root_flags)
  264. root_mountflags &= ~MS_RDONLY;
  265. init_mm.start_code = (unsigned long) &_text;
  266. init_mm.end_code = (unsigned long) &_etext;
  267. init_mm.end_data = (unsigned long) &_edata;
  268. init_mm.brk = (unsigned long) &_end;
  269. code_resource.start = virt_to_phys(&_text);
  270. code_resource.end = virt_to_phys(&_etext)-1;
  271. data_resource.start = virt_to_phys(&_etext);
  272. data_resource.end = virt_to_phys(&_edata)-1;
  273. bss_resource.start = virt_to_phys(&__bss_start);
  274. bss_resource.end = virt_to_phys(&__bss_stop)-1;
  275. early_identify_cpu(&boot_cpu_data);
  276. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  277. *cmdline_p = command_line;
  278. parse_early_param();
  279. #ifdef CONFIG_PROVIDE_OHCI1394_DMA_INIT
  280. if (init_ohci1394_dma_early)
  281. init_ohci1394_dma_on_all_controllers();
  282. #endif
  283. finish_e820_parsing();
  284. /* after parse_early_param, so could debug it */
  285. insert_resource(&iomem_resource, &code_resource);
  286. insert_resource(&iomem_resource, &data_resource);
  287. insert_resource(&iomem_resource, &bss_resource);
  288. early_gart_iommu_check();
  289. e820_register_active_regions(0, 0, -1UL);
  290. /*
  291. * partially used pages are not usable - thus
  292. * we are rounding upwards:
  293. */
  294. end_pfn = e820_end_of_ram();
  295. /* update e820 for memory not covered by WB MTRRs */
  296. mtrr_bp_init();
  297. if (mtrr_trim_uncached_memory(end_pfn)) {
  298. e820_register_active_regions(0, 0, -1UL);
  299. end_pfn = e820_end_of_ram();
  300. }
  301. num_physpages = end_pfn;
  302. check_efer();
  303. max_pfn_mapped = init_memory_mapping(0, (max_pfn_mapped << PAGE_SHIFT));
  304. if (efi_enabled)
  305. efi_init();
  306. vsmp_init();
  307. dmi_scan_machine();
  308. io_delay_init();
  309. #ifdef CONFIG_SMP
  310. /* setup to use the early static init tables during kernel startup */
  311. x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init;
  312. x86_bios_cpu_apicid_early_ptr = (void *)x86_bios_cpu_apicid_init;
  313. #ifdef CONFIG_NUMA
  314. x86_cpu_to_node_map_early_ptr = (void *)x86_cpu_to_node_map_init;
  315. #endif
  316. #endif
  317. #ifdef CONFIG_ACPI
  318. /*
  319. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  320. * Call this early for SRAT node setup.
  321. */
  322. acpi_boot_table_init();
  323. #endif
  324. /* How many end-of-memory variables you have, grandma! */
  325. max_low_pfn = end_pfn;
  326. max_pfn = end_pfn;
  327. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  328. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  329. remove_all_active_ranges();
  330. #ifdef CONFIG_ACPI_NUMA
  331. /*
  332. * Parse SRAT to discover nodes.
  333. */
  334. acpi_numa_init();
  335. #endif
  336. #ifdef CONFIG_NUMA
  337. numa_initmem_init(0, end_pfn);
  338. #else
  339. contig_initmem_init(0, end_pfn);
  340. #endif
  341. early_res_to_bootmem();
  342. dma32_reserve_bootmem();
  343. #ifdef CONFIG_ACPI_SLEEP
  344. /*
  345. * Reserve low memory region for sleep support.
  346. */
  347. acpi_reserve_bootmem();
  348. #endif
  349. if (efi_enabled)
  350. efi_reserve_bootmem();
  351. /*
  352. * Find and reserve possible boot-time SMP configuration:
  353. */
  354. find_smp_config();
  355. #ifdef CONFIG_BLK_DEV_INITRD
  356. if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
  357. unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
  358. unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
  359. unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
  360. unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
  361. if (ramdisk_end <= end_of_mem) {
  362. /*
  363. * don't need to reserve again, already reserved early
  364. * in x86_64_start_kernel, and early_res_to_bootmem
  365. * convert that to reserved in bootmem
  366. */
  367. initrd_start = ramdisk_image + PAGE_OFFSET;
  368. initrd_end = initrd_start+ramdisk_size;
  369. } else {
  370. free_bootmem(ramdisk_image, ramdisk_size);
  371. printk(KERN_ERR "initrd extends beyond end of memory "
  372. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  373. ramdisk_end, end_of_mem);
  374. initrd_start = 0;
  375. }
  376. }
  377. #endif
  378. reserve_crashkernel();
  379. reserve_ibft_region();
  380. paging_init();
  381. map_vsyscall();
  382. early_quirks();
  383. #ifdef CONFIG_ACPI
  384. /*
  385. * Read APIC and some other early information from ACPI tables.
  386. */
  387. acpi_boot_init();
  388. #endif
  389. init_cpu_to_node();
  390. /*
  391. * get boot-time SMP configuration:
  392. */
  393. if (smp_found_config)
  394. get_smp_config();
  395. init_apic_mappings();
  396. ioapic_init_mappings();
  397. /*
  398. * We trust e820 completely. No explicit ROM probing in memory.
  399. */
  400. e820_reserve_resources();
  401. e820_mark_nosave_regions();
  402. /* request I/O space for devices used on all i[345]86 PCs */
  403. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  404. request_resource(&ioport_resource, &standard_io_resources[i]);
  405. e820_setup_gap();
  406. #ifdef CONFIG_VT
  407. #if defined(CONFIG_VGA_CONSOLE)
  408. if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
  409. conswitchp = &vga_con;
  410. #elif defined(CONFIG_DUMMY_CONSOLE)
  411. conswitchp = &dummy_con;
  412. #endif
  413. #endif
  414. }
  415. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  416. {
  417. unsigned int *v;
  418. if (c->extended_cpuid_level < 0x80000004)
  419. return 0;
  420. v = (unsigned int *) c->x86_model_id;
  421. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  422. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  423. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  424. c->x86_model_id[48] = 0;
  425. return 1;
  426. }
  427. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  428. {
  429. unsigned int n, dummy, eax, ebx, ecx, edx;
  430. n = c->extended_cpuid_level;
  431. if (n >= 0x80000005) {
  432. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  433. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
  434. "D cache %dK (%d bytes/line)\n",
  435. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  436. c->x86_cache_size = (ecx>>24) + (edx>>24);
  437. /* On K8 L1 TLB is inclusive, so don't count it */
  438. c->x86_tlbsize = 0;
  439. }
  440. if (n >= 0x80000006) {
  441. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  442. ecx = cpuid_ecx(0x80000006);
  443. c->x86_cache_size = ecx >> 16;
  444. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  445. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  446. c->x86_cache_size, ecx & 0xFF);
  447. }
  448. if (n >= 0x80000008) {
  449. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  450. c->x86_virt_bits = (eax >> 8) & 0xff;
  451. c->x86_phys_bits = eax & 0xff;
  452. }
  453. }
  454. #ifdef CONFIG_NUMA
  455. static int __cpuinit nearby_node(int apicid)
  456. {
  457. int i, node;
  458. for (i = apicid - 1; i >= 0; i--) {
  459. node = apicid_to_node[i];
  460. if (node != NUMA_NO_NODE && node_online(node))
  461. return node;
  462. }
  463. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  464. node = apicid_to_node[i];
  465. if (node != NUMA_NO_NODE && node_online(node))
  466. return node;
  467. }
  468. return first_node(node_online_map); /* Shouldn't happen */
  469. }
  470. #endif
  471. /*
  472. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  473. * Assumes number of cores is a power of two.
  474. */
  475. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  476. {
  477. #ifdef CONFIG_SMP
  478. unsigned bits;
  479. #ifdef CONFIG_NUMA
  480. int cpu = smp_processor_id();
  481. int node = 0;
  482. unsigned apicid = hard_smp_processor_id();
  483. #endif
  484. bits = c->x86_coreid_bits;
  485. /* Low order bits define the core id (index of core in socket) */
  486. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  487. /* Convert the initial APIC ID into the socket ID */
  488. c->phys_proc_id = c->initial_apicid >> bits;
  489. #ifdef CONFIG_NUMA
  490. node = c->phys_proc_id;
  491. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  492. node = apicid_to_node[apicid];
  493. if (!node_online(node)) {
  494. /* Two possibilities here:
  495. - The CPU is missing memory and no node was created.
  496. In that case try picking one from a nearby CPU
  497. - The APIC IDs differ from the HyperTransport node IDs
  498. which the K8 northbridge parsing fills in.
  499. Assume they are all increased by a constant offset,
  500. but in the same order as the HT nodeids.
  501. If that doesn't result in a usable node fall back to the
  502. path for the previous case. */
  503. int ht_nodeid = c->initial_apicid;
  504. if (ht_nodeid >= 0 &&
  505. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  506. node = apicid_to_node[ht_nodeid];
  507. /* Pick a nearby node */
  508. if (!node_online(node))
  509. node = nearby_node(apicid);
  510. }
  511. numa_set_node(cpu, node);
  512. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  513. #endif
  514. #endif
  515. }
  516. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  517. {
  518. #ifdef CONFIG_SMP
  519. unsigned bits, ecx;
  520. /* Multi core CPU? */
  521. if (c->extended_cpuid_level < 0x80000008)
  522. return;
  523. ecx = cpuid_ecx(0x80000008);
  524. c->x86_max_cores = (ecx & 0xff) + 1;
  525. /* CPU telling us the core id bits shift? */
  526. bits = (ecx >> 12) & 0xF;
  527. /* Otherwise recompute */
  528. if (bits == 0) {
  529. while ((1 << bits) < c->x86_max_cores)
  530. bits++;
  531. }
  532. c->x86_coreid_bits = bits;
  533. #endif
  534. }
  535. #define ENABLE_C1E_MASK 0x18000000
  536. #define CPUID_PROCESSOR_SIGNATURE 1
  537. #define CPUID_XFAM 0x0ff00000
  538. #define CPUID_XFAM_K8 0x00000000
  539. #define CPUID_XFAM_10H 0x00100000
  540. #define CPUID_XFAM_11H 0x00200000
  541. #define CPUID_XMOD 0x000f0000
  542. #define CPUID_XMOD_REV_F 0x00040000
  543. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  544. static __cpuinit int amd_apic_timer_broken(void)
  545. {
  546. u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  547. switch (eax & CPUID_XFAM) {
  548. case CPUID_XFAM_K8:
  549. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  550. break;
  551. case CPUID_XFAM_10H:
  552. case CPUID_XFAM_11H:
  553. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  554. if (lo & ENABLE_C1E_MASK)
  555. return 1;
  556. break;
  557. default:
  558. /* err on the side of caution */
  559. return 1;
  560. }
  561. return 0;
  562. }
  563. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  564. {
  565. early_init_amd_mc(c);
  566. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  567. if (c->x86_power & (1<<8))
  568. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  569. }
  570. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  571. {
  572. unsigned level;
  573. #ifdef CONFIG_SMP
  574. unsigned long value;
  575. /*
  576. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  577. * bit 6 of msr C001_0015
  578. *
  579. * Errata 63 for SH-B3 steppings
  580. * Errata 122 for all steppings (F+ have it disabled by default)
  581. */
  582. if (c->x86 == 15) {
  583. rdmsrl(MSR_K8_HWCR, value);
  584. value |= 1 << 6;
  585. wrmsrl(MSR_K8_HWCR, value);
  586. }
  587. #endif
  588. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  589. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  590. clear_cpu_cap(c, 0*32+31);
  591. /* On C+ stepping K8 rep microcode works well for copy/memset */
  592. level = cpuid_eax(1);
  593. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
  594. level >= 0x0f58))
  595. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  596. if (c->x86 == 0x10 || c->x86 == 0x11)
  597. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  598. /* Enable workaround for FXSAVE leak */
  599. if (c->x86 >= 6)
  600. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  601. level = get_model_name(c);
  602. if (!level) {
  603. switch (c->x86) {
  604. case 15:
  605. /* Should distinguish Models here, but this is only
  606. a fallback anyways. */
  607. strcpy(c->x86_model_id, "Hammer");
  608. break;
  609. }
  610. }
  611. display_cacheinfo(c);
  612. /* Multi core CPU? */
  613. if (c->extended_cpuid_level >= 0x80000008)
  614. amd_detect_cmp(c);
  615. if (c->extended_cpuid_level >= 0x80000006 &&
  616. (cpuid_edx(0x80000006) & 0xf000))
  617. num_cache_leaves = 4;
  618. else
  619. num_cache_leaves = 3;
  620. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  621. set_cpu_cap(c, X86_FEATURE_K8);
  622. /* MFENCE stops RDTSC speculation */
  623. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  624. if (amd_apic_timer_broken())
  625. disable_apic_timer = 1;
  626. if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
  627. unsigned long long tseg;
  628. /*
  629. * Split up direct mapping around the TSEG SMM area.
  630. * Don't do it for gbpages because there seems very little
  631. * benefit in doing so.
  632. */
  633. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg) &&
  634. (tseg >> PMD_SHIFT) < (max_pfn_mapped >> (PMD_SHIFT-PAGE_SHIFT)))
  635. set_memory_4k((unsigned long)__va(tseg), 1);
  636. }
  637. }
  638. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  639. {
  640. #ifdef CONFIG_SMP
  641. u32 eax, ebx, ecx, edx;
  642. int index_msb, core_bits;
  643. cpuid(1, &eax, &ebx, &ecx, &edx);
  644. if (!cpu_has(c, X86_FEATURE_HT))
  645. return;
  646. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  647. goto out;
  648. smp_num_siblings = (ebx & 0xff0000) >> 16;
  649. if (smp_num_siblings == 1) {
  650. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  651. } else if (smp_num_siblings > 1) {
  652. if (smp_num_siblings > NR_CPUS) {
  653. printk(KERN_WARNING "CPU: Unsupported number of "
  654. "siblings %d", smp_num_siblings);
  655. smp_num_siblings = 1;
  656. return;
  657. }
  658. index_msb = get_count_order(smp_num_siblings);
  659. c->phys_proc_id = phys_pkg_id(index_msb);
  660. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  661. index_msb = get_count_order(smp_num_siblings);
  662. core_bits = get_count_order(c->x86_max_cores);
  663. c->cpu_core_id = phys_pkg_id(index_msb) &
  664. ((1 << core_bits) - 1);
  665. }
  666. out:
  667. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  668. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  669. c->phys_proc_id);
  670. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  671. c->cpu_core_id);
  672. }
  673. #endif
  674. }
  675. /*
  676. * find out the number of processor cores on the die
  677. */
  678. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  679. {
  680. unsigned int eax, t;
  681. if (c->cpuid_level < 4)
  682. return 1;
  683. cpuid_count(4, 0, &eax, &t, &t, &t);
  684. if (eax & 0x1f)
  685. return ((eax >> 26) + 1);
  686. else
  687. return 1;
  688. }
  689. static void __cpuinit srat_detect_node(void)
  690. {
  691. #ifdef CONFIG_NUMA
  692. unsigned node;
  693. int cpu = smp_processor_id();
  694. int apicid = hard_smp_processor_id();
  695. /* Don't do the funky fallback heuristics the AMD version employs
  696. for now. */
  697. node = apicid_to_node[apicid];
  698. if (node == NUMA_NO_NODE || !node_online(node))
  699. node = first_node(node_online_map);
  700. numa_set_node(cpu, node);
  701. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  702. #endif
  703. }
  704. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  705. {
  706. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  707. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  708. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  709. }
  710. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  711. {
  712. /* Cache sizes */
  713. unsigned n;
  714. init_intel_cacheinfo(c);
  715. if (c->cpuid_level > 9) {
  716. unsigned eax = cpuid_eax(10);
  717. /* Check for version and the number of counters */
  718. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  719. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  720. }
  721. if (cpu_has_ds) {
  722. unsigned int l1, l2;
  723. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  724. if (!(l1 & (1<<11)))
  725. set_cpu_cap(c, X86_FEATURE_BTS);
  726. if (!(l1 & (1<<12)))
  727. set_cpu_cap(c, X86_FEATURE_PEBS);
  728. }
  729. if (cpu_has_bts)
  730. ds_init_intel(c);
  731. n = c->extended_cpuid_level;
  732. if (n >= 0x80000008) {
  733. unsigned eax = cpuid_eax(0x80000008);
  734. c->x86_virt_bits = (eax >> 8) & 0xff;
  735. c->x86_phys_bits = eax & 0xff;
  736. /* CPUID workaround for Intel 0F34 CPU */
  737. if (c->x86_vendor == X86_VENDOR_INTEL &&
  738. c->x86 == 0xF && c->x86_model == 0x3 &&
  739. c->x86_mask == 0x4)
  740. c->x86_phys_bits = 36;
  741. }
  742. if (c->x86 == 15)
  743. c->x86_cache_alignment = c->x86_clflush_size * 2;
  744. if (c->x86 == 6)
  745. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  746. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  747. c->x86_max_cores = intel_num_cpu_cores(c);
  748. srat_detect_node();
  749. }
  750. static void __cpuinit early_init_centaur(struct cpuinfo_x86 *c)
  751. {
  752. if (c->x86 == 0x6 && c->x86_model >= 0xf)
  753. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  754. }
  755. static void __cpuinit init_centaur(struct cpuinfo_x86 *c)
  756. {
  757. /* Cache sizes */
  758. unsigned n;
  759. n = c->extended_cpuid_level;
  760. if (n >= 0x80000008) {
  761. unsigned eax = cpuid_eax(0x80000008);
  762. c->x86_virt_bits = (eax >> 8) & 0xff;
  763. c->x86_phys_bits = eax & 0xff;
  764. }
  765. if (c->x86 == 0x6 && c->x86_model >= 0xf) {
  766. c->x86_cache_alignment = c->x86_clflush_size * 2;
  767. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  768. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  769. }
  770. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  771. }
  772. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  773. {
  774. char *v = c->x86_vendor_id;
  775. if (!strcmp(v, "AuthenticAMD"))
  776. c->x86_vendor = X86_VENDOR_AMD;
  777. else if (!strcmp(v, "GenuineIntel"))
  778. c->x86_vendor = X86_VENDOR_INTEL;
  779. else if (!strcmp(v, "CentaurHauls"))
  780. c->x86_vendor = X86_VENDOR_CENTAUR;
  781. else
  782. c->x86_vendor = X86_VENDOR_UNKNOWN;
  783. }
  784. /* Do some early cpuid on the boot CPU to get some parameter that are
  785. needed before check_bugs. Everything advanced is in identify_cpu
  786. below. */
  787. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  788. {
  789. u32 tfms, xlvl;
  790. c->loops_per_jiffy = loops_per_jiffy;
  791. c->x86_cache_size = -1;
  792. c->x86_vendor = X86_VENDOR_UNKNOWN;
  793. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  794. c->x86_vendor_id[0] = '\0'; /* Unset */
  795. c->x86_model_id[0] = '\0'; /* Unset */
  796. c->x86_clflush_size = 64;
  797. c->x86_cache_alignment = c->x86_clflush_size;
  798. c->x86_max_cores = 1;
  799. c->x86_coreid_bits = 0;
  800. c->extended_cpuid_level = 0;
  801. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  802. /* Get vendor name */
  803. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  804. (unsigned int *)&c->x86_vendor_id[0],
  805. (unsigned int *)&c->x86_vendor_id[8],
  806. (unsigned int *)&c->x86_vendor_id[4]);
  807. get_cpu_vendor(c);
  808. /* Initialize the standard set of capabilities */
  809. /* Note that the vendor-specific code below might override */
  810. /* Intel-defined flags: level 0x00000001 */
  811. if (c->cpuid_level >= 0x00000001) {
  812. __u32 misc;
  813. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  814. &c->x86_capability[0]);
  815. c->x86 = (tfms >> 8) & 0xf;
  816. c->x86_model = (tfms >> 4) & 0xf;
  817. c->x86_mask = tfms & 0xf;
  818. if (c->x86 == 0xf)
  819. c->x86 += (tfms >> 20) & 0xff;
  820. if (c->x86 >= 0x6)
  821. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  822. if (test_cpu_cap(c, X86_FEATURE_CLFLSH))
  823. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  824. } else {
  825. /* Have CPUID level 0 only - unheard of */
  826. c->x86 = 4;
  827. }
  828. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xff;
  829. #ifdef CONFIG_SMP
  830. c->phys_proc_id = c->initial_apicid;
  831. #endif
  832. /* AMD-defined flags: level 0x80000001 */
  833. xlvl = cpuid_eax(0x80000000);
  834. c->extended_cpuid_level = xlvl;
  835. if ((xlvl & 0xffff0000) == 0x80000000) {
  836. if (xlvl >= 0x80000001) {
  837. c->x86_capability[1] = cpuid_edx(0x80000001);
  838. c->x86_capability[6] = cpuid_ecx(0x80000001);
  839. }
  840. if (xlvl >= 0x80000004)
  841. get_model_name(c); /* Default name */
  842. }
  843. /* Transmeta-defined flags: level 0x80860001 */
  844. xlvl = cpuid_eax(0x80860000);
  845. if ((xlvl & 0xffff0000) == 0x80860000) {
  846. /* Don't set x86_cpuid_level here for now to not confuse. */
  847. if (xlvl >= 0x80860001)
  848. c->x86_capability[2] = cpuid_edx(0x80860001);
  849. }
  850. c->extended_cpuid_level = cpuid_eax(0x80000000);
  851. if (c->extended_cpuid_level >= 0x80000007)
  852. c->x86_power = cpuid_edx(0x80000007);
  853. clear_cpu_cap(c, X86_FEATURE_PAT);
  854. switch (c->x86_vendor) {
  855. case X86_VENDOR_AMD:
  856. early_init_amd(c);
  857. if (c->x86 >= 0xf && c->x86 <= 0x11)
  858. set_cpu_cap(c, X86_FEATURE_PAT);
  859. break;
  860. case X86_VENDOR_INTEL:
  861. early_init_intel(c);
  862. if (c->x86 == 0xF || (c->x86 == 6 && c->x86_model >= 15))
  863. set_cpu_cap(c, X86_FEATURE_PAT);
  864. break;
  865. case X86_VENDOR_CENTAUR:
  866. early_init_centaur(c);
  867. break;
  868. }
  869. }
  870. /*
  871. * This does the hard work of actually picking apart the CPU stuff...
  872. */
  873. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  874. {
  875. int i;
  876. early_identify_cpu(c);
  877. init_scattered_cpuid_features(c);
  878. c->apicid = phys_pkg_id(0);
  879. /*
  880. * Vendor-specific initialization. In this section we
  881. * canonicalize the feature flags, meaning if there are
  882. * features a certain CPU supports which CPUID doesn't
  883. * tell us, CPUID claiming incorrect flags, or other bugs,
  884. * we handle them here.
  885. *
  886. * At the end of this section, c->x86_capability better
  887. * indicate the features this CPU genuinely supports!
  888. */
  889. switch (c->x86_vendor) {
  890. case X86_VENDOR_AMD:
  891. init_amd(c);
  892. break;
  893. case X86_VENDOR_INTEL:
  894. init_intel(c);
  895. break;
  896. case X86_VENDOR_CENTAUR:
  897. init_centaur(c);
  898. break;
  899. case X86_VENDOR_UNKNOWN:
  900. default:
  901. display_cacheinfo(c);
  902. break;
  903. }
  904. detect_ht(c);
  905. /*
  906. * On SMP, boot_cpu_data holds the common feature set between
  907. * all CPUs; so make sure that we indicate which features are
  908. * common between the CPUs. The first time this routine gets
  909. * executed, c == &boot_cpu_data.
  910. */
  911. if (c != &boot_cpu_data) {
  912. /* AND the already accumulated flags with these */
  913. for (i = 0; i < NCAPINTS; i++)
  914. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  915. }
  916. /* Clear all flags overriden by options */
  917. for (i = 0; i < NCAPINTS; i++)
  918. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  919. #ifdef CONFIG_X86_MCE
  920. mcheck_init(c);
  921. #endif
  922. select_idle_routine(c);
  923. #ifdef CONFIG_NUMA
  924. numa_add_cpu(smp_processor_id());
  925. #endif
  926. }
  927. void __cpuinit identify_boot_cpu(void)
  928. {
  929. identify_cpu(&boot_cpu_data);
  930. }
  931. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  932. {
  933. BUG_ON(c == &boot_cpu_data);
  934. identify_cpu(c);
  935. mtrr_ap_init();
  936. }
  937. static __init int setup_noclflush(char *arg)
  938. {
  939. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  940. return 1;
  941. }
  942. __setup("noclflush", setup_noclflush);
  943. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  944. {
  945. if (c->x86_model_id[0])
  946. printk(KERN_CONT "%s", c->x86_model_id);
  947. if (c->x86_mask || c->cpuid_level >= 0)
  948. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  949. else
  950. printk(KERN_CONT "\n");
  951. }
  952. static __init int setup_disablecpuid(char *arg)
  953. {
  954. int bit;
  955. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  956. setup_clear_cpu_cap(bit);
  957. else
  958. return 0;
  959. return 1;
  960. }
  961. __setup("clearcpuid=", setup_disablecpuid);