exception.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * Low level routines for legacy iSeries support.
  3. *
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. #include <asm/reg.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/asm-offsets.h>
  30. #include <asm/thread_info.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/cputable.h>
  33. #include "exception.h"
  34. .text
  35. .globl system_reset_iSeries
  36. system_reset_iSeries:
  37. mfspr r13,SPRN_SPRG3 /* Get alpaca address */
  38. LOAD_REG_IMMEDIATE(r23, alpaca)
  39. li r0,ALPACA_SIZE
  40. sub r23,r13,r23
  41. divdu r23,r23,r0 /* r23 has cpu number */
  42. LOAD_REG_IMMEDIATE(r13, paca)
  43. mulli r0,r23,PACA_SIZE
  44. add r13,r13,r0
  45. mtspr SPRN_SPRG3,r13 /* Save it away for the future */
  46. mfmsr r24
  47. ori r24,r24,MSR_RI
  48. mtmsrd r24 /* RI on */
  49. mr r24,r23
  50. cmpwi 0,r24,0 /* Are we processor 0? */
  51. bne 1f
  52. b .__start_initialization_iSeries /* Start up the first processor */
  53. 1: mfspr r4,SPRN_CTRLF
  54. li r5,CTRL_RUNLATCH /* Turn off the run light */
  55. andc r4,r4,r5
  56. mtspr SPRN_CTRLT,r4
  57. 1:
  58. HMT_LOW
  59. #ifdef CONFIG_SMP
  60. lbz r23,PACAPROCSTART(r13) /* Test if this processor
  61. * should start */
  62. sync
  63. LOAD_REG_IMMEDIATE(r3,current_set)
  64. sldi r28,r24,3 /* get current_set[cpu#] */
  65. ldx r3,r3,r28
  66. addi r1,r3,THREAD_SIZE
  67. subi r1,r1,STACK_FRAME_OVERHEAD
  68. cmpwi 0,r23,0
  69. beq iSeries_secondary_smp_loop /* Loop until told to go */
  70. b __secondary_start /* Loop until told to go */
  71. iSeries_secondary_smp_loop:
  72. /* Let the Hypervisor know we are alive */
  73. /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
  74. lis r3,0x8002
  75. rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */
  76. #else /* CONFIG_SMP */
  77. /* Yield the processor. This is required for non-SMP kernels
  78. which are running on multi-threaded machines. */
  79. lis r3,0x8000
  80. rldicr r3,r3,32,15 /* r3 = (r3 << 32) & 0xffff000000000000 */
  81. addi r3,r3,18 /* r3 = 0x8000000000000012 which is "yield" */
  82. li r4,0 /* "yield timed" */
  83. li r5,-1 /* "yield forever" */
  84. #endif /* CONFIG_SMP */
  85. li r0,-1 /* r0=-1 indicates a Hypervisor call */
  86. sc /* Invoke the hypervisor via a system call */
  87. mfspr r13,SPRN_SPRG3 /* Put r13 back ???? */
  88. b 1b /* If SMP not configured, secondaries
  89. * loop forever */
  90. /*** ISeries-LPAR interrupt handlers ***/
  91. STD_EXCEPTION_ISERIES(machine_check, PACA_EXMC)
  92. .globl data_access_iSeries
  93. data_access_iSeries:
  94. mtspr SPRN_SPRG1,r13
  95. BEGIN_FTR_SECTION
  96. mtspr SPRN_SPRG2,r12
  97. mfspr r13,SPRN_DAR
  98. mfspr r12,SPRN_DSISR
  99. srdi r13,r13,60
  100. rlwimi r13,r12,16,0x20
  101. mfcr r12
  102. cmpwi r13,0x2c
  103. beq .do_stab_bolted_iSeries
  104. mtcrf 0x80,r12
  105. mfspr r12,SPRN_SPRG2
  106. END_FTR_SECTION_IFCLR(CPU_FTR_SLB)
  107. EXCEPTION_PROLOG_1(PACA_EXGEN)
  108. EXCEPTION_PROLOG_ISERIES_1
  109. b data_access_common
  110. .do_stab_bolted_iSeries:
  111. mtcrf 0x80,r12
  112. mfspr r12,SPRN_SPRG2
  113. EXCEPTION_PROLOG_1(PACA_EXSLB)
  114. EXCEPTION_PROLOG_ISERIES_1
  115. b .do_stab_bolted
  116. .globl data_access_slb_iSeries
  117. data_access_slb_iSeries:
  118. mtspr SPRN_SPRG1,r13 /* save r13 */
  119. mfspr r13,SPRN_SPRG3 /* get paca address into r13 */
  120. std r3,PACA_EXSLB+EX_R3(r13)
  121. mfspr r3,SPRN_DAR
  122. std r9,PACA_EXSLB+EX_R9(r13)
  123. mfcr r9
  124. #ifdef __DISABLED__
  125. cmpdi r3,0
  126. bge slb_miss_user_iseries
  127. #endif
  128. std r10,PACA_EXSLB+EX_R10(r13)
  129. std r11,PACA_EXSLB+EX_R11(r13)
  130. std r12,PACA_EXSLB+EX_R12(r13)
  131. mfspr r10,SPRN_SPRG1
  132. std r10,PACA_EXSLB+EX_R13(r13)
  133. ld r12,PACALPPACAPTR(r13)
  134. ld r12,LPPACASRR1(r12)
  135. b .slb_miss_realmode
  136. STD_EXCEPTION_ISERIES(instruction_access, PACA_EXGEN)
  137. .globl instruction_access_slb_iSeries
  138. instruction_access_slb_iSeries:
  139. mtspr SPRN_SPRG1,r13 /* save r13 */
  140. mfspr r13,SPRN_SPRG3 /* get paca address into r13 */
  141. std r3,PACA_EXSLB+EX_R3(r13)
  142. ld r3,PACALPPACAPTR(r13)
  143. ld r3,LPPACASRR0(r3) /* get SRR0 value */
  144. std r9,PACA_EXSLB+EX_R9(r13)
  145. mfcr r9
  146. #ifdef __DISABLED__
  147. cmpdi r3,0
  148. bge slb_miss_user_iseries
  149. #endif
  150. std r10,PACA_EXSLB+EX_R10(r13)
  151. std r11,PACA_EXSLB+EX_R11(r13)
  152. std r12,PACA_EXSLB+EX_R12(r13)
  153. mfspr r10,SPRN_SPRG1
  154. std r10,PACA_EXSLB+EX_R13(r13)
  155. ld r12,PACALPPACAPTR(r13)
  156. ld r12,LPPACASRR1(r12)
  157. b .slb_miss_realmode
  158. #ifdef __DISABLED__
  159. slb_miss_user_iseries:
  160. std r10,PACA_EXGEN+EX_R10(r13)
  161. std r11,PACA_EXGEN+EX_R11(r13)
  162. std r12,PACA_EXGEN+EX_R12(r13)
  163. mfspr r10,SPRG1
  164. ld r11,PACA_EXSLB+EX_R9(r13)
  165. ld r12,PACA_EXSLB+EX_R3(r13)
  166. std r10,PACA_EXGEN+EX_R13(r13)
  167. std r11,PACA_EXGEN+EX_R9(r13)
  168. std r12,PACA_EXGEN+EX_R3(r13)
  169. EXCEPTION_PROLOG_ISERIES_1
  170. b slb_miss_user_common
  171. #endif
  172. MASKABLE_EXCEPTION_ISERIES(hardware_interrupt)
  173. STD_EXCEPTION_ISERIES(alignment, PACA_EXGEN)
  174. STD_EXCEPTION_ISERIES(program_check, PACA_EXGEN)
  175. STD_EXCEPTION_ISERIES(fp_unavailable, PACA_EXGEN)
  176. MASKABLE_EXCEPTION_ISERIES(decrementer)
  177. STD_EXCEPTION_ISERIES(trap_0a, PACA_EXGEN)
  178. STD_EXCEPTION_ISERIES(trap_0b, PACA_EXGEN)
  179. .globl system_call_iSeries
  180. system_call_iSeries:
  181. mr r9,r13
  182. mfspr r13,SPRN_SPRG3
  183. EXCEPTION_PROLOG_ISERIES_1
  184. b system_call_common
  185. STD_EXCEPTION_ISERIES(single_step, PACA_EXGEN)
  186. STD_EXCEPTION_ISERIES(trap_0e, PACA_EXGEN)
  187. STD_EXCEPTION_ISERIES(performance_monitor, PACA_EXGEN)
  188. decrementer_iSeries_masked:
  189. /* We may not have a valid TOC pointer in here. */
  190. li r11,1
  191. ld r12,PACALPPACAPTR(r13)
  192. stb r11,LPPACADECRINT(r12)
  193. LOAD_REG_IMMEDIATE(r12, tb_ticks_per_jiffy)
  194. lwz r12,0(r12)
  195. mtspr SPRN_DEC,r12
  196. /* fall through */
  197. hardware_interrupt_iSeries_masked:
  198. mtcrf 0x80,r9 /* Restore regs */
  199. ld r12,PACALPPACAPTR(r13)
  200. ld r11,LPPACASRR0(r12)
  201. ld r12,LPPACASRR1(r12)
  202. mtspr SPRN_SRR0,r11
  203. mtspr SPRN_SRR1,r12
  204. ld r9,PACA_EXGEN+EX_R9(r13)
  205. ld r10,PACA_EXGEN+EX_R10(r13)
  206. ld r11,PACA_EXGEN+EX_R11(r13)
  207. ld r12,PACA_EXGEN+EX_R12(r13)
  208. ld r13,PACA_EXGEN+EX_R13(r13)
  209. rfid
  210. b . /* prevent speculative execution */
  211. _INIT_STATIC(__start_initialization_iSeries)
  212. /* Clear out the BSS */
  213. LOAD_REG_IMMEDIATE(r11,__bss_stop)
  214. LOAD_REG_IMMEDIATE(r8,__bss_start)
  215. sub r11,r11,r8 /* bss size */
  216. addi r11,r11,7 /* round up to an even double word */
  217. rldicl. r11,r11,61,3 /* shift right by 3 */
  218. beq 4f
  219. addi r8,r8,-8
  220. li r0,0
  221. mtctr r11 /* zero this many doublewords */
  222. 3: stdu r0,8(r8)
  223. bdnz 3b
  224. 4:
  225. LOAD_REG_IMMEDIATE(r1,init_thread_union)
  226. addi r1,r1,THREAD_SIZE
  227. li r0,0
  228. stdu r0,-STACK_FRAME_OVERHEAD(r1)
  229. LOAD_REG_IMMEDIATE(r2,__toc_start)
  230. addi r2,r2,0x4000
  231. addi r2,r2,0x4000
  232. bl .iSeries_early_setup
  233. bl .early_setup
  234. /* relocation is on at this point */
  235. b .start_here_common