cm5200.dts 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * CM5200 board Device Tree Source
  3. *
  4. * Copyright (C) 2007 Semihalf
  5. * Marian Balakowicz <m8@semihalf.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. /*
  13. * WARNING: Do not depend on this tree layout remaining static just yet.
  14. * The MPC5200 device tree conventions are still in flux
  15. * Keep an eye on the linuxppc-dev mailing list for more details
  16. */
  17. / {
  18. model = "schindler,cm5200";
  19. compatible = "schindler,cm5200";
  20. #address-cells = <1>;
  21. #size-cells = <1>;
  22. cpus {
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. PowerPC,5200@0 {
  26. device_type = "cpu";
  27. reg = <0>;
  28. d-cache-line-size = <20>;
  29. i-cache-line-size = <20>;
  30. d-cache-size = <4000>; // L1, 16K
  31. i-cache-size = <4000>; // L1, 16K
  32. timebase-frequency = <0>; // from bootloader
  33. bus-frequency = <0>; // from bootloader
  34. clock-frequency = <0>; // from bootloader
  35. };
  36. };
  37. memory {
  38. device_type = "memory";
  39. reg = <00000000 04000000>; // 64MB
  40. };
  41. soc5200@f0000000 {
  42. #address-cells = <1>;
  43. #size-cells = <1>;
  44. compatible = "fsl,mpc5200b-immr";
  45. ranges = <0 f0000000 0000c000>;
  46. reg = <f0000000 00000100>;
  47. bus-frequency = <0>; // from bootloader
  48. system-frequency = <0>; // from bootloader
  49. cdm@200 {
  50. compatible = "fsl,mpc5200b-cdm","fsl,mpc5200-cdm";
  51. reg = <200 38>;
  52. };
  53. mpc5200_pic: pic@500 {
  54. // 5200 interrupts are encoded into two levels;
  55. interrupt-controller;
  56. #interrupt-cells = <3>;
  57. compatible = "fsl,mpc5200b-pic","fsl,mpc5200-pic";
  58. reg = <500 80>;
  59. };
  60. timer@600 { // General Purpose Timer
  61. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  62. reg = <600 10>;
  63. interrupts = <1 9 0>;
  64. interrupt-parent = <&mpc5200_pic>;
  65. fsl,has-wdt;
  66. };
  67. timer@610 { // General Purpose Timer
  68. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  69. reg = <610 10>;
  70. interrupts = <1 a 0>;
  71. interrupt-parent = <&mpc5200_pic>;
  72. };
  73. timer@620 { // General Purpose Timer
  74. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  75. reg = <620 10>;
  76. interrupts = <1 b 0>;
  77. interrupt-parent = <&mpc5200_pic>;
  78. };
  79. timer@630 { // General Purpose Timer
  80. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  81. reg = <630 10>;
  82. interrupts = <1 c 0>;
  83. interrupt-parent = <&mpc5200_pic>;
  84. };
  85. timer@640 { // General Purpose Timer
  86. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  87. reg = <640 10>;
  88. interrupts = <1 d 0>;
  89. interrupt-parent = <&mpc5200_pic>;
  90. };
  91. timer@650 { // General Purpose Timer
  92. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  93. reg = <650 10>;
  94. interrupts = <1 e 0>;
  95. interrupt-parent = <&mpc5200_pic>;
  96. };
  97. timer@660 { // General Purpose Timer
  98. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  99. reg = <660 10>;
  100. interrupts = <1 f 0>;
  101. interrupt-parent = <&mpc5200_pic>;
  102. };
  103. timer@670 { // General Purpose Timer
  104. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  105. reg = <670 10>;
  106. interrupts = <1 10 0>;
  107. interrupt-parent = <&mpc5200_pic>;
  108. };
  109. rtc@800 { // Real time clock
  110. compatible = "fsl,mpc5200b-rtc","fsl,mpc5200-rtc";
  111. reg = <800 100>;
  112. interrupts = <1 5 0 1 6 0>;
  113. interrupt-parent = <&mpc5200_pic>;
  114. };
  115. gpio@b00 {
  116. compatible = "fsl,mpc5200b-gpio","fsl,mpc5200-gpio";
  117. reg = <b00 40>;
  118. interrupts = <1 7 0>;
  119. interrupt-parent = <&mpc5200_pic>;
  120. };
  121. gpio@c00 {
  122. compatible = "fsl,mpc5200b-gpio-wkup","fsl,mpc5200-gpio-wkup";
  123. reg = <c00 40>;
  124. interrupts = <1 8 0 0 3 0>;
  125. interrupt-parent = <&mpc5200_pic>;
  126. };
  127. spi@f00 {
  128. compatible = "fsl,mpc5200b-spi","fsl,mpc5200-spi";
  129. reg = <f00 20>;
  130. interrupts = <2 d 0 2 e 0>;
  131. interrupt-parent = <&mpc5200_pic>;
  132. };
  133. usb@1000 {
  134. compatible = "fsl,mpc5200b-ohci","fsl,mpc5200-ohci","ohci-be";
  135. reg = <1000 ff>;
  136. interrupts = <2 6 0>;
  137. interrupt-parent = <&mpc5200_pic>;
  138. };
  139. dma-controller@1200 {
  140. compatible = "fsl,mpc5200b-bestcomm","fsl,mpc5200-bestcomm";
  141. reg = <1200 80>;
  142. interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
  143. 3 4 0 3 5 0 3 6 0 3 7 0
  144. 3 8 0 3 9 0 3 a 0 3 b 0
  145. 3 c 0 3 d 0 3 e 0 3 f 0>;
  146. interrupt-parent = <&mpc5200_pic>;
  147. };
  148. xlb@1f00 {
  149. compatible = "fsl,mpc5200b-xlb","fsl,mpc5200-xlb";
  150. reg = <1f00 100>;
  151. };
  152. serial@2000 { // PSC1
  153. device_type = "serial";
  154. compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
  155. port-number = <0>; // Logical port assignment
  156. reg = <2000 100>;
  157. interrupts = <2 1 0>;
  158. interrupt-parent = <&mpc5200_pic>;
  159. };
  160. serial@2200 { // PSC2
  161. device_type = "serial";
  162. compatible = "fsl,mpc5200-psc-uart";
  163. port-number = <1>; // Logical port assignment
  164. reg = <2200 100>;
  165. interrupts = <2 2 0>;
  166. interrupt-parent = <&mpc5200_pic>;
  167. };
  168. serial@2400 { // PSC3
  169. device_type = "serial";
  170. compatible = "fsl,mpc5200-psc-uart";
  171. port-number = <2>; // Logical port assignment
  172. reg = <2400 100>;
  173. interrupts = <2 3 0>;
  174. interrupt-parent = <&mpc5200_pic>;
  175. };
  176. serial@2c00 { // PSC6
  177. device_type = "serial";
  178. compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
  179. port-number = <5>; // Logical port assignment
  180. reg = <2c00 100>;
  181. interrupts = <2 4 0>;
  182. interrupt-parent = <&mpc5200_pic>;
  183. };
  184. ethernet@3000 {
  185. device_type = "network";
  186. compatible = "fsl,mpc5200b-fec","fsl,mpc5200-fec";
  187. reg = <3000 400>;
  188. local-mac-address = [ 00 00 00 00 00 00 ];
  189. interrupts = <2 5 0>;
  190. interrupt-parent = <&mpc5200_pic>;
  191. phy-handle = <&phy0>;
  192. };
  193. mdio@3000 {
  194. #address-cells = <1>;
  195. #size-cells = <0>;
  196. compatible = "fsl,mpc5200b-mdio","fsl,mpc5200-mdio";
  197. reg = <3000 400>; // fec range, since we need to setup fec interrupts
  198. interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co.
  199. interrupt-parent = <&mpc5200_pic>;
  200. phy0: ethernet-phy@0 {
  201. device_type = "ethernet-phy";
  202. reg = <0>;
  203. };
  204. };
  205. i2c@3d40 {
  206. #address-cells = <1>;
  207. #size-cells = <0>;
  208. compatible = "fsl,mpc5200b-i2c","fsl,mpc5200-i2c","fsl-i2c";
  209. reg = <3d40 40>;
  210. interrupts = <2 10 0>;
  211. interrupt-parent = <&mpc5200_pic>;
  212. fsl5200-clocking;
  213. };
  214. sram@8000 {
  215. compatible = "fsl,mpc5200b-sram","fsl,mpc5200-sram";
  216. reg = <8000 4000>;
  217. };
  218. };
  219. lpb {
  220. model = "fsl,lpb";
  221. compatible = "fsl,lpb";
  222. #address-cells = <2>;
  223. #size-cells = <1>;
  224. ranges = <0 0 fc000000 2000000>;
  225. // 16-bit flash device at LocalPlus Bus CS0
  226. flash@0,0 {
  227. compatible = "cfi-flash";
  228. reg = <0 0 2000000>;
  229. bank-width = <2>;
  230. device-width = <2>;
  231. #size-cells = <1>;
  232. #address-cells = <1>;
  233. };
  234. };
  235. };