dpmc.S 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * File: arch/blackfin/mach-common/dpmc.S
  3. * Based on:
  4. * Author: LG Soft India
  5. *
  6. * Created: ?
  7. * Description: Watchdog Timer APIs
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <asm/blackfin.h>
  31. #include <asm/mach/irq.h>
  32. .section .l1.text
  33. ENTRY(_sleep_mode)
  34. [--SP] = ( R7:0, P5:0 );
  35. [--SP] = RETS;
  36. call _set_sic_iwr;
  37. R0 = 0xFFFF (Z);
  38. call _set_rtc_istat;
  39. P0.H = hi(PLL_CTL);
  40. P0.L = lo(PLL_CTL);
  41. R1 = W[P0](z);
  42. BITSET (R1, 3);
  43. W[P0] = R1.L;
  44. CLI R2;
  45. SSYNC;
  46. IDLE;
  47. STI R2;
  48. call _test_pll_locked;
  49. R0 = IWR_ENABLE(0);
  50. R1 = IWR_DISABLE_ALL;
  51. R2 = IWR_DISABLE_ALL;
  52. call _set_sic_iwr;
  53. P0.H = hi(PLL_CTL);
  54. P0.L = lo(PLL_CTL);
  55. R7 = w[p0](z);
  56. BITCLR (R7, 3);
  57. BITCLR (R7, 5);
  58. w[p0] = R7.L;
  59. IDLE;
  60. call _test_pll_locked;
  61. RETS = [SP++];
  62. ( R7:0, P5:0 ) = [SP++];
  63. RTS;
  64. ENTRY(_hibernate_mode)
  65. [--SP] = ( R7:0, P5:0 );
  66. [--SP] = RETS;
  67. call _set_sic_iwr;
  68. R0 = 0xFFFF (Z);
  69. call _set_rtc_istat;
  70. P0.H = hi(VR_CTL);
  71. P0.L = lo(VR_CTL);
  72. R1 = W[P0](z);
  73. BITSET (R1, 8);
  74. BITCLR (R1, 0);
  75. BITCLR (R1, 1);
  76. W[P0] = R1.L;
  77. SSYNC;
  78. CLI R2;
  79. IDLE;
  80. /* Actually, adding anything may not be necessary...SDRAM contents
  81. * are lost
  82. */
  83. ENTRY(_deep_sleep)
  84. [--SP] = ( R7:0, P5:0 );
  85. [--SP] = RETS;
  86. CLI R4;
  87. R0 = IWR_ENABLE(0);
  88. R1 = IWR_DISABLE_ALL;
  89. R2 = IWR_DISABLE_ALL;
  90. call _set_sic_iwr;
  91. call _set_dram_srfs;
  92. /* Clear all the interrupts,bits sticky */
  93. R0 = 0xFFFF (Z);
  94. call _set_rtc_istat
  95. P0.H = hi(PLL_CTL);
  96. P0.L = lo(PLL_CTL);
  97. R0 = W[P0](z);
  98. BITSET (R0, 5);
  99. W[P0] = R0.L;
  100. call _test_pll_locked;
  101. SSYNC;
  102. IDLE;
  103. call _unset_dram_srfs;
  104. call _test_pll_locked;
  105. R0 = IWR_ENABLE(0);
  106. R1 = IWR_DISABLE_ALL;
  107. R2 = IWR_DISABLE_ALL;
  108. call _set_sic_iwr;
  109. P0.H = hi(PLL_CTL);
  110. P0.L = lo(PLL_CTL);
  111. R0 = w[p0](z);
  112. BITCLR (R0, 3);
  113. BITCLR (R0, 5);
  114. BITCLR (R0, 8);
  115. w[p0] = R0;
  116. IDLE;
  117. call _test_pll_locked;
  118. STI R4;
  119. RETS = [SP++];
  120. ( R7:0, P5:0 ) = [SP++];
  121. RTS;
  122. ENTRY(_sleep_deeper)
  123. [--SP] = ( R7:0, P5:0 );
  124. [--SP] = RETS;
  125. CLI R4;
  126. P3 = R0;
  127. P4 = R1;
  128. P5 = R2;
  129. R0 = IWR_ENABLE(0);
  130. R1 = IWR_DISABLE_ALL;
  131. R2 = IWR_DISABLE_ALL;
  132. call _set_sic_iwr;
  133. call _set_dram_srfs; /* Set SDRAM Self Refresh */
  134. /* Clear all the interrupts,bits sticky */
  135. R0 = 0xFFFF (Z);
  136. call _set_rtc_istat;
  137. P0.H = hi(PLL_DIV);
  138. P0.L = lo(PLL_DIV);
  139. R6 = W[P0](z);
  140. R0.L = 0xF;
  141. W[P0] = R0.l; /* Set Max VCO to SCLK divider */
  142. P0.H = hi(PLL_CTL);
  143. P0.L = lo(PLL_CTL);
  144. R5 = W[P0](z);
  145. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  146. W[P0] = R0.l; /* Set Min CLKIN to VCO multiplier */
  147. SSYNC;
  148. IDLE;
  149. call _test_pll_locked;
  150. P0.H = hi(VR_CTL);
  151. P0.L = lo(VR_CTL);
  152. R7 = W[P0](z);
  153. R1 = 0x6;
  154. R1 <<= 16;
  155. R2 = 0x0404(Z);
  156. R1 = R1|R2;
  157. R2 = DEPOSIT(R7, R1);
  158. W[P0] = R2; /* Set Min Core Voltage */
  159. SSYNC;
  160. IDLE;
  161. call _test_pll_locked;
  162. R0 = P3;
  163. R1 = P4;
  164. R3 = P5;
  165. call _set_sic_iwr; /* Set Awake from IDLE */
  166. P0.H = hi(PLL_CTL);
  167. P0.L = lo(PLL_CTL);
  168. R0 = W[P0](z);
  169. BITSET (R0, 3);
  170. W[P0] = R0.L; /* Turn CCLK OFF */
  171. SSYNC;
  172. IDLE;
  173. call _test_pll_locked;
  174. R0 = IWR_ENABLE(0);
  175. R1 = IWR_DISABLE_ALL;
  176. R2 = IWR_DISABLE_ALL;
  177. call _set_sic_iwr; /* Set Awake from IDLE PLL */
  178. P0.H = hi(VR_CTL);
  179. P0.L = lo(VR_CTL);
  180. W[P0]= R7;
  181. SSYNC;
  182. IDLE;
  183. call _test_pll_locked;
  184. P0.H = hi(PLL_DIV);
  185. P0.L = lo(PLL_DIV);
  186. W[P0]= R6; /* Restore CCLK and SCLK divider */
  187. P0.H = hi(PLL_CTL);
  188. P0.L = lo(PLL_CTL);
  189. w[p0] = R5; /* Restore VCO multiplier */
  190. IDLE;
  191. call _test_pll_locked;
  192. call _unset_dram_srfs; /* SDRAM Self Refresh Off */
  193. STI R4;
  194. RETS = [SP++];
  195. ( R7:0, P5:0 ) = [SP++];
  196. RTS;
  197. ENTRY(_set_dram_srfs)
  198. /* set the dram to self refresh mode */
  199. #if defined(CONFIG_BF54x)
  200. P0.H = hi(EBIU_RSTCTL);
  201. P0.L = lo(EBIU_RSTCTL);
  202. R2 = [P0];
  203. R3.H = hi(SRREQ);
  204. R3.L = lo(SRREQ);
  205. #else
  206. P0.H = hi(EBIU_SDGCTL);
  207. P0.L = lo(EBIU_SDGCTL);
  208. R2 = [P0];
  209. R3.H = hi(SRFS);
  210. R3.L = lo(SRFS);
  211. #endif
  212. R2 = R2|R3;
  213. [P0] = R2;
  214. ssync;
  215. #if defined(CONFIG_BF54x)
  216. .LSRR_MODE:
  217. R2 = [P0];
  218. CC = BITTST(R2, 4);
  219. if !CC JUMP .LSRR_MODE;
  220. #endif
  221. RTS;
  222. ENTRY(_unset_dram_srfs)
  223. /* set the dram out of self refresh mode */
  224. #if defined(CONFIG_BF54x)
  225. P0.H = hi(EBIU_RSTCTL);
  226. P0.L = lo(EBIU_RSTCTL);
  227. R2 = [P0];
  228. R3.H = hi(SRREQ);
  229. R3.L = lo(SRREQ);
  230. #else
  231. P0.H = hi(EBIU_SDGCTL);
  232. P0.L = lo(EBIU_SDGCTL);
  233. R2 = [P0];
  234. R3.H = hi(SRFS);
  235. R3.L = lo(SRFS);
  236. #endif
  237. R3 = ~R3;
  238. R2 = R2&R3;
  239. [P0] = R2;
  240. ssync;
  241. RTS;
  242. ENTRY(_set_sic_iwr)
  243. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  244. P0.H = hi(SIC_IWR0);
  245. P0.L = lo(SIC_IWR0);
  246. P1.H = hi(SIC_IWR1);
  247. P1.L = lo(SIC_IWR1);
  248. [P1] = R1;
  249. #if defined(CONFIG_BF54x)
  250. P1.H = hi(SIC_IWR2);
  251. P1.L = lo(SIC_IWR2);
  252. [P1] = R2;
  253. #endif
  254. #else
  255. P0.H = hi(SIC_IWR);
  256. P0.L = lo(SIC_IWR);
  257. #endif
  258. [P0] = R0;
  259. SSYNC;
  260. RTS;
  261. ENTRY(_set_rtc_istat)
  262. #ifndef CONFIG_BF561
  263. P0.H = hi(RTC_ISTAT);
  264. P0.L = lo(RTC_ISTAT);
  265. w[P0] = R0.L;
  266. SSYNC;
  267. #endif
  268. RTS;
  269. ENTRY(_test_pll_locked)
  270. P0.H = hi(PLL_STAT);
  271. P0.L = lo(PLL_STAT);
  272. 1:
  273. R0 = W[P0] (Z);
  274. CC = BITTST(R0,5);
  275. IF !CC JUMP 1b;
  276. RTS;