gpio.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  115. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  116. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  117. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  118. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  119. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  120. struct gpio_bank {
  121. void __iomem *base;
  122. u16 irq;
  123. u16 virtual_irq_start;
  124. int method;
  125. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  126. u32 suspend_wakeup;
  127. u32 saved_wakeup;
  128. #endif
  129. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  130. u32 non_wakeup_gpios;
  131. u32 enabled_non_wakeup_gpios;
  132. u32 saved_datain;
  133. u32 saved_fallingdetect;
  134. u32 saved_risingdetect;
  135. #endif
  136. u32 level_mask;
  137. spinlock_t lock;
  138. struct gpio_chip chip;
  139. };
  140. #define METHOD_MPUIO 0
  141. #define METHOD_GPIO_1510 1
  142. #define METHOD_GPIO_1610 2
  143. #define METHOD_GPIO_730 3
  144. #define METHOD_GPIO_24XX 4
  145. #ifdef CONFIG_ARCH_OMAP16XX
  146. static struct gpio_bank gpio_bank_1610[5] = {
  147. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  148. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  149. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  151. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  152. };
  153. #endif
  154. #ifdef CONFIG_ARCH_OMAP15XX
  155. static struct gpio_bank gpio_bank_1510[2] = {
  156. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  157. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  158. };
  159. #endif
  160. #ifdef CONFIG_ARCH_OMAP730
  161. static struct gpio_bank gpio_bank_730[7] = {
  162. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  163. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  164. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  165. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  166. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  167. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  168. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  169. };
  170. #endif
  171. #ifdef CONFIG_ARCH_OMAP24XX
  172. static struct gpio_bank gpio_bank_242x[4] = {
  173. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  174. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  176. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  177. };
  178. static struct gpio_bank gpio_bank_243x[5] = {
  179. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  184. };
  185. #endif
  186. #ifdef CONFIG_ARCH_OMAP34XX
  187. static struct gpio_bank gpio_bank_34xx[6] = {
  188. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  194. };
  195. #endif
  196. static struct gpio_bank *gpio_bank;
  197. static int gpio_bank_count;
  198. static inline struct gpio_bank *get_gpio_bank(int gpio)
  199. {
  200. if (cpu_is_omap15xx()) {
  201. if (OMAP_GPIO_IS_MPUIO(gpio))
  202. return &gpio_bank[0];
  203. return &gpio_bank[1];
  204. }
  205. if (cpu_is_omap16xx()) {
  206. if (OMAP_GPIO_IS_MPUIO(gpio))
  207. return &gpio_bank[0];
  208. return &gpio_bank[1 + (gpio >> 4)];
  209. }
  210. if (cpu_is_omap730()) {
  211. if (OMAP_GPIO_IS_MPUIO(gpio))
  212. return &gpio_bank[0];
  213. return &gpio_bank[1 + (gpio >> 5)];
  214. }
  215. if (cpu_is_omap24xx())
  216. return &gpio_bank[gpio >> 5];
  217. if (cpu_is_omap34xx())
  218. return &gpio_bank[gpio >> 5];
  219. }
  220. static inline int get_gpio_index(int gpio)
  221. {
  222. if (cpu_is_omap730())
  223. return gpio & 0x1f;
  224. if (cpu_is_omap24xx())
  225. return gpio & 0x1f;
  226. if (cpu_is_omap34xx())
  227. return gpio & 0x1f;
  228. return gpio & 0x0f;
  229. }
  230. static inline int gpio_valid(int gpio)
  231. {
  232. if (gpio < 0)
  233. return -1;
  234. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  235. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  236. return -1;
  237. return 0;
  238. }
  239. if (cpu_is_omap15xx() && gpio < 16)
  240. return 0;
  241. if ((cpu_is_omap16xx()) && gpio < 64)
  242. return 0;
  243. if (cpu_is_omap730() && gpio < 192)
  244. return 0;
  245. if (cpu_is_omap24xx() && gpio < 128)
  246. return 0;
  247. if (cpu_is_omap34xx() && gpio < 160)
  248. return 0;
  249. return -1;
  250. }
  251. static int check_gpio(int gpio)
  252. {
  253. if (unlikely(gpio_valid(gpio)) < 0) {
  254. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  255. dump_stack();
  256. return -1;
  257. }
  258. return 0;
  259. }
  260. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  261. {
  262. void __iomem *reg = bank->base;
  263. u32 l;
  264. switch (bank->method) {
  265. #ifdef CONFIG_ARCH_OMAP1
  266. case METHOD_MPUIO:
  267. reg += OMAP_MPUIO_IO_CNTL;
  268. break;
  269. #endif
  270. #ifdef CONFIG_ARCH_OMAP15XX
  271. case METHOD_GPIO_1510:
  272. reg += OMAP1510_GPIO_DIR_CONTROL;
  273. break;
  274. #endif
  275. #ifdef CONFIG_ARCH_OMAP16XX
  276. case METHOD_GPIO_1610:
  277. reg += OMAP1610_GPIO_DIRECTION;
  278. break;
  279. #endif
  280. #ifdef CONFIG_ARCH_OMAP730
  281. case METHOD_GPIO_730:
  282. reg += OMAP730_GPIO_DIR_CONTROL;
  283. break;
  284. #endif
  285. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  286. case METHOD_GPIO_24XX:
  287. reg += OMAP24XX_GPIO_OE;
  288. break;
  289. #endif
  290. default:
  291. WARN_ON(1);
  292. return;
  293. }
  294. l = __raw_readl(reg);
  295. if (is_input)
  296. l |= 1 << gpio;
  297. else
  298. l &= ~(1 << gpio);
  299. __raw_writel(l, reg);
  300. }
  301. void omap_set_gpio_direction(int gpio, int is_input)
  302. {
  303. struct gpio_bank *bank;
  304. unsigned long flags;
  305. if (check_gpio(gpio) < 0)
  306. return;
  307. bank = get_gpio_bank(gpio);
  308. spin_lock_irqsave(&bank->lock, flags);
  309. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  310. spin_unlock_irqrestore(&bank->lock, flags);
  311. }
  312. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  313. {
  314. void __iomem *reg = bank->base;
  315. u32 l = 0;
  316. switch (bank->method) {
  317. #ifdef CONFIG_ARCH_OMAP1
  318. case METHOD_MPUIO:
  319. reg += OMAP_MPUIO_OUTPUT;
  320. l = __raw_readl(reg);
  321. if (enable)
  322. l |= 1 << gpio;
  323. else
  324. l &= ~(1 << gpio);
  325. break;
  326. #endif
  327. #ifdef CONFIG_ARCH_OMAP15XX
  328. case METHOD_GPIO_1510:
  329. reg += OMAP1510_GPIO_DATA_OUTPUT;
  330. l = __raw_readl(reg);
  331. if (enable)
  332. l |= 1 << gpio;
  333. else
  334. l &= ~(1 << gpio);
  335. break;
  336. #endif
  337. #ifdef CONFIG_ARCH_OMAP16XX
  338. case METHOD_GPIO_1610:
  339. if (enable)
  340. reg += OMAP1610_GPIO_SET_DATAOUT;
  341. else
  342. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  343. l = 1 << gpio;
  344. break;
  345. #endif
  346. #ifdef CONFIG_ARCH_OMAP730
  347. case METHOD_GPIO_730:
  348. reg += OMAP730_GPIO_DATA_OUTPUT;
  349. l = __raw_readl(reg);
  350. if (enable)
  351. l |= 1 << gpio;
  352. else
  353. l &= ~(1 << gpio);
  354. break;
  355. #endif
  356. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  357. case METHOD_GPIO_24XX:
  358. if (enable)
  359. reg += OMAP24XX_GPIO_SETDATAOUT;
  360. else
  361. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  362. l = 1 << gpio;
  363. break;
  364. #endif
  365. default:
  366. WARN_ON(1);
  367. return;
  368. }
  369. __raw_writel(l, reg);
  370. }
  371. void omap_set_gpio_dataout(int gpio, int enable)
  372. {
  373. struct gpio_bank *bank;
  374. unsigned long flags;
  375. if (check_gpio(gpio) < 0)
  376. return;
  377. bank = get_gpio_bank(gpio);
  378. spin_lock_irqsave(&bank->lock, flags);
  379. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  380. spin_unlock_irqrestore(&bank->lock, flags);
  381. }
  382. int omap_get_gpio_datain(int gpio)
  383. {
  384. struct gpio_bank *bank;
  385. void __iomem *reg;
  386. if (check_gpio(gpio) < 0)
  387. return -EINVAL;
  388. bank = get_gpio_bank(gpio);
  389. reg = bank->base;
  390. switch (bank->method) {
  391. #ifdef CONFIG_ARCH_OMAP1
  392. case METHOD_MPUIO:
  393. reg += OMAP_MPUIO_INPUT_LATCH;
  394. break;
  395. #endif
  396. #ifdef CONFIG_ARCH_OMAP15XX
  397. case METHOD_GPIO_1510:
  398. reg += OMAP1510_GPIO_DATA_INPUT;
  399. break;
  400. #endif
  401. #ifdef CONFIG_ARCH_OMAP16XX
  402. case METHOD_GPIO_1610:
  403. reg += OMAP1610_GPIO_DATAIN;
  404. break;
  405. #endif
  406. #ifdef CONFIG_ARCH_OMAP730
  407. case METHOD_GPIO_730:
  408. reg += OMAP730_GPIO_DATA_INPUT;
  409. break;
  410. #endif
  411. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  412. case METHOD_GPIO_24XX:
  413. reg += OMAP24XX_GPIO_DATAIN;
  414. break;
  415. #endif
  416. default:
  417. return -EINVAL;
  418. }
  419. return (__raw_readl(reg)
  420. & (1 << get_gpio_index(gpio))) != 0;
  421. }
  422. #define MOD_REG_BIT(reg, bit_mask, set) \
  423. do { \
  424. int l = __raw_readl(base + reg); \
  425. if (set) l |= bit_mask; \
  426. else l &= ~bit_mask; \
  427. __raw_writel(l, base + reg); \
  428. } while(0)
  429. void omap_set_gpio_debounce(int gpio, int enable)
  430. {
  431. struct gpio_bank *bank;
  432. void __iomem *reg;
  433. u32 val, l = 1 << get_gpio_index(gpio);
  434. if (cpu_class_is_omap1())
  435. return;
  436. bank = get_gpio_bank(gpio);
  437. reg = bank->base;
  438. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  439. val = __raw_readl(reg);
  440. if (enable)
  441. val |= l;
  442. else
  443. val &= ~l;
  444. __raw_writel(val, reg);
  445. }
  446. EXPORT_SYMBOL(omap_set_gpio_debounce);
  447. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  448. {
  449. struct gpio_bank *bank;
  450. void __iomem *reg;
  451. if (cpu_class_is_omap1())
  452. return;
  453. bank = get_gpio_bank(gpio);
  454. reg = bank->base;
  455. enc_time &= 0xff;
  456. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  457. __raw_writel(enc_time, reg);
  458. }
  459. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  460. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  461. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  462. int trigger)
  463. {
  464. void __iomem *base = bank->base;
  465. u32 gpio_bit = 1 << gpio;
  466. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  467. trigger & __IRQT_LOWLVL);
  468. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  469. trigger & __IRQT_HIGHLVL);
  470. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  471. trigger & __IRQT_RISEDGE);
  472. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  473. trigger & __IRQT_FALEDGE);
  474. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  475. if (trigger != 0)
  476. __raw_writel(1 << gpio, bank->base
  477. + OMAP24XX_GPIO_SETWKUENA);
  478. else
  479. __raw_writel(1 << gpio, bank->base
  480. + OMAP24XX_GPIO_CLEARWKUENA);
  481. } else {
  482. if (trigger != 0)
  483. bank->enabled_non_wakeup_gpios |= gpio_bit;
  484. else
  485. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  486. }
  487. bank->level_mask =
  488. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  489. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  490. }
  491. #endif
  492. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  493. {
  494. void __iomem *reg = bank->base;
  495. u32 l = 0;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  500. l = __raw_readl(reg);
  501. if (trigger & __IRQT_RISEDGE)
  502. l |= 1 << gpio;
  503. else if (trigger & __IRQT_FALEDGE)
  504. l &= ~(1 << gpio);
  505. else
  506. goto bad;
  507. break;
  508. #endif
  509. #ifdef CONFIG_ARCH_OMAP15XX
  510. case METHOD_GPIO_1510:
  511. reg += OMAP1510_GPIO_INT_CONTROL;
  512. l = __raw_readl(reg);
  513. if (trigger & __IRQT_RISEDGE)
  514. l |= 1 << gpio;
  515. else if (trigger & __IRQT_FALEDGE)
  516. l &= ~(1 << gpio);
  517. else
  518. goto bad;
  519. break;
  520. #endif
  521. #ifdef CONFIG_ARCH_OMAP16XX
  522. case METHOD_GPIO_1610:
  523. if (gpio & 0x08)
  524. reg += OMAP1610_GPIO_EDGE_CTRL2;
  525. else
  526. reg += OMAP1610_GPIO_EDGE_CTRL1;
  527. gpio &= 0x07;
  528. l = __raw_readl(reg);
  529. l &= ~(3 << (gpio << 1));
  530. if (trigger & __IRQT_RISEDGE)
  531. l |= 2 << (gpio << 1);
  532. if (trigger & __IRQT_FALEDGE)
  533. l |= 1 << (gpio << 1);
  534. if (trigger)
  535. /* Enable wake-up during idle for dynamic tick */
  536. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  537. else
  538. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  539. break;
  540. #endif
  541. #ifdef CONFIG_ARCH_OMAP730
  542. case METHOD_GPIO_730:
  543. reg += OMAP730_GPIO_INT_CONTROL;
  544. l = __raw_readl(reg);
  545. if (trigger & __IRQT_RISEDGE)
  546. l |= 1 << gpio;
  547. else if (trigger & __IRQT_FALEDGE)
  548. l &= ~(1 << gpio);
  549. else
  550. goto bad;
  551. break;
  552. #endif
  553. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  554. case METHOD_GPIO_24XX:
  555. set_24xx_gpio_triggering(bank, gpio, trigger);
  556. break;
  557. #endif
  558. default:
  559. goto bad;
  560. }
  561. __raw_writel(l, reg);
  562. return 0;
  563. bad:
  564. return -EINVAL;
  565. }
  566. static int gpio_irq_type(unsigned irq, unsigned type)
  567. {
  568. struct gpio_bank *bank;
  569. unsigned gpio;
  570. int retval;
  571. unsigned long flags;
  572. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  573. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  574. else
  575. gpio = irq - IH_GPIO_BASE;
  576. if (check_gpio(gpio) < 0)
  577. return -EINVAL;
  578. if (type & ~IRQ_TYPE_SENSE_MASK)
  579. return -EINVAL;
  580. /* OMAP1 allows only only edge triggering */
  581. if (!cpu_class_is_omap2()
  582. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  583. return -EINVAL;
  584. bank = get_irq_chip_data(irq);
  585. spin_lock_irqsave(&bank->lock, flags);
  586. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  587. if (retval == 0) {
  588. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  589. irq_desc[irq].status |= type;
  590. }
  591. spin_unlock_irqrestore(&bank->lock, flags);
  592. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  593. __set_irq_handler_unlocked(irq, handle_level_irq);
  594. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  595. __set_irq_handler_unlocked(irq, handle_edge_irq);
  596. return retval;
  597. }
  598. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  599. {
  600. void __iomem *reg = bank->base;
  601. switch (bank->method) {
  602. #ifdef CONFIG_ARCH_OMAP1
  603. case METHOD_MPUIO:
  604. /* MPUIO irqstatus is reset by reading the status register,
  605. * so do nothing here */
  606. return;
  607. #endif
  608. #ifdef CONFIG_ARCH_OMAP15XX
  609. case METHOD_GPIO_1510:
  610. reg += OMAP1510_GPIO_INT_STATUS;
  611. break;
  612. #endif
  613. #ifdef CONFIG_ARCH_OMAP16XX
  614. case METHOD_GPIO_1610:
  615. reg += OMAP1610_GPIO_IRQSTATUS1;
  616. break;
  617. #endif
  618. #ifdef CONFIG_ARCH_OMAP730
  619. case METHOD_GPIO_730:
  620. reg += OMAP730_GPIO_INT_STATUS;
  621. break;
  622. #endif
  623. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  624. case METHOD_GPIO_24XX:
  625. reg += OMAP24XX_GPIO_IRQSTATUS1;
  626. break;
  627. #endif
  628. default:
  629. WARN_ON(1);
  630. return;
  631. }
  632. __raw_writel(gpio_mask, reg);
  633. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  634. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  635. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  636. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  637. #endif
  638. }
  639. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  640. {
  641. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  642. }
  643. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  644. {
  645. void __iomem *reg = bank->base;
  646. int inv = 0;
  647. u32 l;
  648. u32 mask;
  649. switch (bank->method) {
  650. #ifdef CONFIG_ARCH_OMAP1
  651. case METHOD_MPUIO:
  652. reg += OMAP_MPUIO_GPIO_MASKIT;
  653. mask = 0xffff;
  654. inv = 1;
  655. break;
  656. #endif
  657. #ifdef CONFIG_ARCH_OMAP15XX
  658. case METHOD_GPIO_1510:
  659. reg += OMAP1510_GPIO_INT_MASK;
  660. mask = 0xffff;
  661. inv = 1;
  662. break;
  663. #endif
  664. #ifdef CONFIG_ARCH_OMAP16XX
  665. case METHOD_GPIO_1610:
  666. reg += OMAP1610_GPIO_IRQENABLE1;
  667. mask = 0xffff;
  668. break;
  669. #endif
  670. #ifdef CONFIG_ARCH_OMAP730
  671. case METHOD_GPIO_730:
  672. reg += OMAP730_GPIO_INT_MASK;
  673. mask = 0xffffffff;
  674. inv = 1;
  675. break;
  676. #endif
  677. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  678. case METHOD_GPIO_24XX:
  679. reg += OMAP24XX_GPIO_IRQENABLE1;
  680. mask = 0xffffffff;
  681. break;
  682. #endif
  683. default:
  684. WARN_ON(1);
  685. return 0;
  686. }
  687. l = __raw_readl(reg);
  688. if (inv)
  689. l = ~l;
  690. l &= mask;
  691. return l;
  692. }
  693. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  694. {
  695. void __iomem *reg = bank->base;
  696. u32 l;
  697. switch (bank->method) {
  698. #ifdef CONFIG_ARCH_OMAP1
  699. case METHOD_MPUIO:
  700. reg += OMAP_MPUIO_GPIO_MASKIT;
  701. l = __raw_readl(reg);
  702. if (enable)
  703. l &= ~(gpio_mask);
  704. else
  705. l |= gpio_mask;
  706. break;
  707. #endif
  708. #ifdef CONFIG_ARCH_OMAP15XX
  709. case METHOD_GPIO_1510:
  710. reg += OMAP1510_GPIO_INT_MASK;
  711. l = __raw_readl(reg);
  712. if (enable)
  713. l &= ~(gpio_mask);
  714. else
  715. l |= gpio_mask;
  716. break;
  717. #endif
  718. #ifdef CONFIG_ARCH_OMAP16XX
  719. case METHOD_GPIO_1610:
  720. if (enable)
  721. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  722. else
  723. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  724. l = gpio_mask;
  725. break;
  726. #endif
  727. #ifdef CONFIG_ARCH_OMAP730
  728. case METHOD_GPIO_730:
  729. reg += OMAP730_GPIO_INT_MASK;
  730. l = __raw_readl(reg);
  731. if (enable)
  732. l &= ~(gpio_mask);
  733. else
  734. l |= gpio_mask;
  735. break;
  736. #endif
  737. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  738. case METHOD_GPIO_24XX:
  739. if (enable)
  740. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  741. else
  742. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  743. l = gpio_mask;
  744. break;
  745. #endif
  746. default:
  747. WARN_ON(1);
  748. return;
  749. }
  750. __raw_writel(l, reg);
  751. }
  752. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  753. {
  754. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  755. }
  756. /*
  757. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  758. * 1510 does not seem to have a wake-up register. If JTAG is connected
  759. * to the target, system will wake up always on GPIO events. While
  760. * system is running all registered GPIO interrupts need to have wake-up
  761. * enabled. When system is suspended, only selected GPIO interrupts need
  762. * to have wake-up enabled.
  763. */
  764. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  765. {
  766. unsigned long flags;
  767. switch (bank->method) {
  768. #ifdef CONFIG_ARCH_OMAP16XX
  769. case METHOD_MPUIO:
  770. case METHOD_GPIO_1610:
  771. spin_lock_irqsave(&bank->lock, flags);
  772. if (enable) {
  773. bank->suspend_wakeup |= (1 << gpio);
  774. enable_irq_wake(bank->irq);
  775. } else {
  776. disable_irq_wake(bank->irq);
  777. bank->suspend_wakeup &= ~(1 << gpio);
  778. }
  779. spin_unlock_irqrestore(&bank->lock, flags);
  780. return 0;
  781. #endif
  782. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  783. case METHOD_GPIO_24XX:
  784. if (bank->non_wakeup_gpios & (1 << gpio)) {
  785. printk(KERN_ERR "Unable to modify wakeup on "
  786. "non-wakeup GPIO%d\n",
  787. (bank - gpio_bank) * 32 + gpio);
  788. return -EINVAL;
  789. }
  790. spin_lock_irqsave(&bank->lock, flags);
  791. if (enable) {
  792. bank->suspend_wakeup |= (1 << gpio);
  793. enable_irq_wake(bank->irq);
  794. } else {
  795. disable_irq_wake(bank->irq);
  796. bank->suspend_wakeup &= ~(1 << gpio);
  797. }
  798. spin_unlock_irqrestore(&bank->lock, flags);
  799. return 0;
  800. #endif
  801. default:
  802. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  803. bank->method);
  804. return -EINVAL;
  805. }
  806. }
  807. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  808. {
  809. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  810. _set_gpio_irqenable(bank, gpio, 0);
  811. _clear_gpio_irqstatus(bank, gpio);
  812. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  813. }
  814. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  815. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  816. {
  817. unsigned int gpio = irq - IH_GPIO_BASE;
  818. struct gpio_bank *bank;
  819. int retval;
  820. if (check_gpio(gpio) < 0)
  821. return -ENODEV;
  822. bank = get_irq_chip_data(irq);
  823. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  824. return retval;
  825. }
  826. int omap_request_gpio(int gpio)
  827. {
  828. struct gpio_bank *bank;
  829. unsigned long flags;
  830. int status;
  831. if (check_gpio(gpio) < 0)
  832. return -EINVAL;
  833. status = gpio_request(gpio, NULL);
  834. if (status < 0)
  835. return status;
  836. bank = get_gpio_bank(gpio);
  837. spin_lock_irqsave(&bank->lock, flags);
  838. /* Set trigger to none. You need to enable the desired trigger with
  839. * request_irq() or set_irq_type().
  840. */
  841. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  842. #ifdef CONFIG_ARCH_OMAP15XX
  843. if (bank->method == METHOD_GPIO_1510) {
  844. void __iomem *reg;
  845. /* Claim the pin for MPU */
  846. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  847. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  848. }
  849. #endif
  850. spin_unlock_irqrestore(&bank->lock, flags);
  851. return 0;
  852. }
  853. void omap_free_gpio(int gpio)
  854. {
  855. struct gpio_bank *bank;
  856. unsigned long flags;
  857. if (check_gpio(gpio) < 0)
  858. return;
  859. bank = get_gpio_bank(gpio);
  860. spin_lock_irqsave(&bank->lock, flags);
  861. if (unlikely(!gpiochip_is_requested(&bank->chip,
  862. get_gpio_index(gpio)))) {
  863. spin_unlock_irqrestore(&bank->lock, flags);
  864. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  865. dump_stack();
  866. return;
  867. }
  868. #ifdef CONFIG_ARCH_OMAP16XX
  869. if (bank->method == METHOD_GPIO_1610) {
  870. /* Disable wake-up during idle for dynamic tick */
  871. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  872. __raw_writel(1 << get_gpio_index(gpio), reg);
  873. }
  874. #endif
  875. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  876. if (bank->method == METHOD_GPIO_24XX) {
  877. /* Disable wake-up during idle for dynamic tick */
  878. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  879. __raw_writel(1 << get_gpio_index(gpio), reg);
  880. }
  881. #endif
  882. _reset_gpio(bank, gpio);
  883. spin_unlock_irqrestore(&bank->lock, flags);
  884. gpio_free(gpio);
  885. }
  886. /*
  887. * We need to unmask the GPIO bank interrupt as soon as possible to
  888. * avoid missing GPIO interrupts for other lines in the bank.
  889. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  890. * in the bank to avoid missing nested interrupts for a GPIO line.
  891. * If we wait to unmask individual GPIO lines in the bank after the
  892. * line's interrupt handler has been run, we may miss some nested
  893. * interrupts.
  894. */
  895. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  896. {
  897. void __iomem *isr_reg = NULL;
  898. u32 isr;
  899. unsigned int gpio_irq;
  900. struct gpio_bank *bank;
  901. u32 retrigger = 0;
  902. int unmasked = 0;
  903. desc->chip->ack(irq);
  904. bank = get_irq_data(irq);
  905. #ifdef CONFIG_ARCH_OMAP1
  906. if (bank->method == METHOD_MPUIO)
  907. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  908. #endif
  909. #ifdef CONFIG_ARCH_OMAP15XX
  910. if (bank->method == METHOD_GPIO_1510)
  911. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  912. #endif
  913. #if defined(CONFIG_ARCH_OMAP16XX)
  914. if (bank->method == METHOD_GPIO_1610)
  915. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP730
  918. if (bank->method == METHOD_GPIO_730)
  919. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  920. #endif
  921. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  922. if (bank->method == METHOD_GPIO_24XX)
  923. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  924. #endif
  925. while(1) {
  926. u32 isr_saved, level_mask = 0;
  927. u32 enabled;
  928. enabled = _get_gpio_irqbank_mask(bank);
  929. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  930. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  931. isr &= 0x0000ffff;
  932. if (cpu_class_is_omap2()) {
  933. level_mask = bank->level_mask & enabled;
  934. }
  935. /* clear edge sensitive interrupts before handler(s) are
  936. called so that we don't miss any interrupt occurred while
  937. executing them */
  938. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  939. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  940. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  941. /* if there is only edge sensitive GPIO pin interrupts
  942. configured, we could unmask GPIO bank interrupt immediately */
  943. if (!level_mask && !unmasked) {
  944. unmasked = 1;
  945. desc->chip->unmask(irq);
  946. }
  947. isr |= retrigger;
  948. retrigger = 0;
  949. if (!isr)
  950. break;
  951. gpio_irq = bank->virtual_irq_start;
  952. for (; isr != 0; isr >>= 1, gpio_irq++) {
  953. struct irq_desc *d;
  954. if (!(isr & 1))
  955. continue;
  956. d = irq_desc + gpio_irq;
  957. desc_handle_irq(gpio_irq, d);
  958. }
  959. }
  960. /* if bank has any level sensitive GPIO pin interrupt
  961. configured, we must unmask the bank interrupt only after
  962. handler(s) are executed in order to avoid spurious bank
  963. interrupt */
  964. if (!unmasked)
  965. desc->chip->unmask(irq);
  966. }
  967. static void gpio_irq_shutdown(unsigned int irq)
  968. {
  969. unsigned int gpio = irq - IH_GPIO_BASE;
  970. struct gpio_bank *bank = get_irq_chip_data(irq);
  971. _reset_gpio(bank, gpio);
  972. }
  973. static void gpio_ack_irq(unsigned int irq)
  974. {
  975. unsigned int gpio = irq - IH_GPIO_BASE;
  976. struct gpio_bank *bank = get_irq_chip_data(irq);
  977. _clear_gpio_irqstatus(bank, gpio);
  978. }
  979. static void gpio_mask_irq(unsigned int irq)
  980. {
  981. unsigned int gpio = irq - IH_GPIO_BASE;
  982. struct gpio_bank *bank = get_irq_chip_data(irq);
  983. _set_gpio_irqenable(bank, gpio, 0);
  984. }
  985. static void gpio_unmask_irq(unsigned int irq)
  986. {
  987. unsigned int gpio = irq - IH_GPIO_BASE;
  988. struct gpio_bank *bank = get_irq_chip_data(irq);
  989. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  990. /* For level-triggered GPIOs, the clearing must be done after
  991. * the HW source is cleared, thus after the handler has run */
  992. if (bank->level_mask & irq_mask) {
  993. _set_gpio_irqenable(bank, gpio, 0);
  994. _clear_gpio_irqstatus(bank, gpio);
  995. }
  996. _set_gpio_irqenable(bank, gpio, 1);
  997. }
  998. static struct irq_chip gpio_irq_chip = {
  999. .name = "GPIO",
  1000. .shutdown = gpio_irq_shutdown,
  1001. .ack = gpio_ack_irq,
  1002. .mask = gpio_mask_irq,
  1003. .unmask = gpio_unmask_irq,
  1004. .set_type = gpio_irq_type,
  1005. .set_wake = gpio_wake_enable,
  1006. };
  1007. /*---------------------------------------------------------------------*/
  1008. #ifdef CONFIG_ARCH_OMAP1
  1009. /* MPUIO uses the always-on 32k clock */
  1010. static void mpuio_ack_irq(unsigned int irq)
  1011. {
  1012. /* The ISR is reset automatically, so do nothing here. */
  1013. }
  1014. static void mpuio_mask_irq(unsigned int irq)
  1015. {
  1016. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1017. struct gpio_bank *bank = get_irq_chip_data(irq);
  1018. _set_gpio_irqenable(bank, gpio, 0);
  1019. }
  1020. static void mpuio_unmask_irq(unsigned int irq)
  1021. {
  1022. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1023. struct gpio_bank *bank = get_irq_chip_data(irq);
  1024. _set_gpio_irqenable(bank, gpio, 1);
  1025. }
  1026. static struct irq_chip mpuio_irq_chip = {
  1027. .name = "MPUIO",
  1028. .ack = mpuio_ack_irq,
  1029. .mask = mpuio_mask_irq,
  1030. .unmask = mpuio_unmask_irq,
  1031. .set_type = gpio_irq_type,
  1032. #ifdef CONFIG_ARCH_OMAP16XX
  1033. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1034. .set_wake = gpio_wake_enable,
  1035. #endif
  1036. };
  1037. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1038. #ifdef CONFIG_ARCH_OMAP16XX
  1039. #include <linux/platform_device.h>
  1040. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1041. {
  1042. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1043. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1044. unsigned long flags;
  1045. spin_lock_irqsave(&bank->lock, flags);
  1046. bank->saved_wakeup = __raw_readl(mask_reg);
  1047. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1048. spin_unlock_irqrestore(&bank->lock, flags);
  1049. return 0;
  1050. }
  1051. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1052. {
  1053. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1054. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1055. unsigned long flags;
  1056. spin_lock_irqsave(&bank->lock, flags);
  1057. __raw_writel(bank->saved_wakeup, mask_reg);
  1058. spin_unlock_irqrestore(&bank->lock, flags);
  1059. return 0;
  1060. }
  1061. /* use platform_driver for this, now that there's no longer any
  1062. * point to sys_device (other than not disturbing old code).
  1063. */
  1064. static struct platform_driver omap_mpuio_driver = {
  1065. .suspend_late = omap_mpuio_suspend_late,
  1066. .resume_early = omap_mpuio_resume_early,
  1067. .driver = {
  1068. .name = "mpuio",
  1069. },
  1070. };
  1071. static struct platform_device omap_mpuio_device = {
  1072. .name = "mpuio",
  1073. .id = -1,
  1074. .dev = {
  1075. .driver = &omap_mpuio_driver.driver,
  1076. }
  1077. /* could list the /proc/iomem resources */
  1078. };
  1079. static inline void mpuio_init(void)
  1080. {
  1081. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1082. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1083. (void) platform_device_register(&omap_mpuio_device);
  1084. }
  1085. #else
  1086. static inline void mpuio_init(void) {}
  1087. #endif /* 16xx */
  1088. #else
  1089. extern struct irq_chip mpuio_irq_chip;
  1090. #define bank_is_mpuio(bank) 0
  1091. static inline void mpuio_init(void) {}
  1092. #endif
  1093. /*---------------------------------------------------------------------*/
  1094. /* REVISIT these are stupid implementations! replace by ones that
  1095. * don't switch on METHOD_* and which mostly avoid spinlocks
  1096. */
  1097. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1098. {
  1099. struct gpio_bank *bank;
  1100. unsigned long flags;
  1101. bank = container_of(chip, struct gpio_bank, chip);
  1102. spin_lock_irqsave(&bank->lock, flags);
  1103. _set_gpio_direction(bank, offset, 1);
  1104. spin_unlock_irqrestore(&bank->lock, flags);
  1105. return 0;
  1106. }
  1107. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1108. {
  1109. return omap_get_gpio_datain(chip->base + offset);
  1110. }
  1111. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1112. {
  1113. struct gpio_bank *bank;
  1114. unsigned long flags;
  1115. bank = container_of(chip, struct gpio_bank, chip);
  1116. spin_lock_irqsave(&bank->lock, flags);
  1117. _set_gpio_dataout(bank, offset, value);
  1118. _set_gpio_direction(bank, offset, 0);
  1119. spin_unlock_irqrestore(&bank->lock, flags);
  1120. return 0;
  1121. }
  1122. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1123. {
  1124. struct gpio_bank *bank;
  1125. unsigned long flags;
  1126. bank = container_of(chip, struct gpio_bank, chip);
  1127. spin_lock_irqsave(&bank->lock, flags);
  1128. _set_gpio_dataout(bank, offset, value);
  1129. spin_unlock_irqrestore(&bank->lock, flags);
  1130. }
  1131. /*---------------------------------------------------------------------*/
  1132. static int initialized;
  1133. #if !defined(CONFIG_ARCH_OMAP3)
  1134. static struct clk * gpio_ick;
  1135. #endif
  1136. #if defined(CONFIG_ARCH_OMAP2)
  1137. static struct clk * gpio_fck;
  1138. #endif
  1139. #if defined(CONFIG_ARCH_OMAP2430)
  1140. static struct clk * gpio5_ick;
  1141. static struct clk * gpio5_fck;
  1142. #endif
  1143. #if defined(CONFIG_ARCH_OMAP3)
  1144. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1145. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1146. #endif
  1147. /* This lock class tells lockdep that GPIO irqs are in a different
  1148. * category than their parents, so it won't report false recursion.
  1149. */
  1150. static struct lock_class_key gpio_lock_class;
  1151. static int __init _omap_gpio_init(void)
  1152. {
  1153. int i;
  1154. int gpio = 0;
  1155. struct gpio_bank *bank;
  1156. #if defined(CONFIG_ARCH_OMAP3)
  1157. char clk_name[11];
  1158. #endif
  1159. initialized = 1;
  1160. #if defined(CONFIG_ARCH_OMAP1)
  1161. if (cpu_is_omap15xx()) {
  1162. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1163. if (IS_ERR(gpio_ick))
  1164. printk("Could not get arm_gpio_ck\n");
  1165. else
  1166. clk_enable(gpio_ick);
  1167. }
  1168. #endif
  1169. #if defined(CONFIG_ARCH_OMAP2)
  1170. if (cpu_class_is_omap2()) {
  1171. gpio_ick = clk_get(NULL, "gpios_ick");
  1172. if (IS_ERR(gpio_ick))
  1173. printk("Could not get gpios_ick\n");
  1174. else
  1175. clk_enable(gpio_ick);
  1176. gpio_fck = clk_get(NULL, "gpios_fck");
  1177. if (IS_ERR(gpio_fck))
  1178. printk("Could not get gpios_fck\n");
  1179. else
  1180. clk_enable(gpio_fck);
  1181. /*
  1182. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1183. */
  1184. #if defined(CONFIG_ARCH_OMAP2430)
  1185. if (cpu_is_omap2430()) {
  1186. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1187. if (IS_ERR(gpio5_ick))
  1188. printk("Could not get gpio5_ick\n");
  1189. else
  1190. clk_enable(gpio5_ick);
  1191. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1192. if (IS_ERR(gpio5_fck))
  1193. printk("Could not get gpio5_fck\n");
  1194. else
  1195. clk_enable(gpio5_fck);
  1196. }
  1197. #endif
  1198. }
  1199. #endif
  1200. #if defined(CONFIG_ARCH_OMAP3)
  1201. if (cpu_is_omap34xx()) {
  1202. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1203. sprintf(clk_name, "gpio%d_ick", i + 1);
  1204. gpio_iclks[i] = clk_get(NULL, clk_name);
  1205. if (IS_ERR(gpio_iclks[i]))
  1206. printk(KERN_ERR "Could not get %s\n", clk_name);
  1207. else
  1208. clk_enable(gpio_iclks[i]);
  1209. sprintf(clk_name, "gpio%d_fck", i + 1);
  1210. gpio_fclks[i] = clk_get(NULL, clk_name);
  1211. if (IS_ERR(gpio_fclks[i]))
  1212. printk(KERN_ERR "Could not get %s\n", clk_name);
  1213. else
  1214. clk_enable(gpio_fclks[i]);
  1215. }
  1216. }
  1217. #endif
  1218. #ifdef CONFIG_ARCH_OMAP15XX
  1219. if (cpu_is_omap15xx()) {
  1220. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1221. gpio_bank_count = 2;
  1222. gpio_bank = gpio_bank_1510;
  1223. }
  1224. #endif
  1225. #if defined(CONFIG_ARCH_OMAP16XX)
  1226. if (cpu_is_omap16xx()) {
  1227. u32 rev;
  1228. gpio_bank_count = 5;
  1229. gpio_bank = gpio_bank_1610;
  1230. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1231. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1232. (rev >> 4) & 0x0f, rev & 0x0f);
  1233. }
  1234. #endif
  1235. #ifdef CONFIG_ARCH_OMAP730
  1236. if (cpu_is_omap730()) {
  1237. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1238. gpio_bank_count = 7;
  1239. gpio_bank = gpio_bank_730;
  1240. }
  1241. #endif
  1242. #ifdef CONFIG_ARCH_OMAP24XX
  1243. if (cpu_is_omap242x()) {
  1244. int rev;
  1245. gpio_bank_count = 4;
  1246. gpio_bank = gpio_bank_242x;
  1247. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1248. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1249. (rev >> 4) & 0x0f, rev & 0x0f);
  1250. }
  1251. if (cpu_is_omap243x()) {
  1252. int rev;
  1253. gpio_bank_count = 5;
  1254. gpio_bank = gpio_bank_243x;
  1255. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1256. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1257. (rev >> 4) & 0x0f, rev & 0x0f);
  1258. }
  1259. #endif
  1260. #ifdef CONFIG_ARCH_OMAP34XX
  1261. if (cpu_is_omap34xx()) {
  1262. int rev;
  1263. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1264. gpio_bank = gpio_bank_34xx;
  1265. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1266. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1267. (rev >> 4) & 0x0f, rev & 0x0f);
  1268. }
  1269. #endif
  1270. for (i = 0; i < gpio_bank_count; i++) {
  1271. int j, gpio_count = 16;
  1272. bank = &gpio_bank[i];
  1273. bank->base = IO_ADDRESS(bank->base);
  1274. spin_lock_init(&bank->lock);
  1275. if (bank_is_mpuio(bank))
  1276. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1277. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1278. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1279. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1280. }
  1281. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1282. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1283. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1284. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1285. }
  1286. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1287. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1288. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1289. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1290. }
  1291. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1292. if (bank->method == METHOD_GPIO_24XX) {
  1293. static const u32 non_wakeup_gpios[] = {
  1294. 0xe203ffc0, 0x08700040
  1295. };
  1296. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1297. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1298. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1299. /* Initialize interface clock ungated, module enabled */
  1300. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1301. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1302. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1303. gpio_count = 32;
  1304. }
  1305. #endif
  1306. /* REVISIT eventually switch from OMAP-specific gpio structs
  1307. * over to the generic ones
  1308. */
  1309. bank->chip.direction_input = gpio_input;
  1310. bank->chip.get = gpio_get;
  1311. bank->chip.direction_output = gpio_output;
  1312. bank->chip.set = gpio_set;
  1313. if (bank_is_mpuio(bank)) {
  1314. bank->chip.label = "mpuio";
  1315. bank->chip.base = OMAP_MPUIO(0);
  1316. } else {
  1317. bank->chip.label = "gpio";
  1318. bank->chip.base = gpio;
  1319. gpio += gpio_count;
  1320. }
  1321. bank->chip.ngpio = gpio_count;
  1322. gpiochip_add(&bank->chip);
  1323. for (j = bank->virtual_irq_start;
  1324. j < bank->virtual_irq_start + gpio_count; j++) {
  1325. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1326. set_irq_chip_data(j, bank);
  1327. if (bank_is_mpuio(bank))
  1328. set_irq_chip(j, &mpuio_irq_chip);
  1329. else
  1330. set_irq_chip(j, &gpio_irq_chip);
  1331. set_irq_handler(j, handle_simple_irq);
  1332. set_irq_flags(j, IRQF_VALID);
  1333. }
  1334. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1335. set_irq_data(bank->irq, bank);
  1336. }
  1337. /* Enable system clock for GPIO module.
  1338. * The CAM_CLK_CTRL *is* really the right place. */
  1339. if (cpu_is_omap16xx())
  1340. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1341. /* Enable autoidle for the OCP interface */
  1342. if (cpu_is_omap24xx())
  1343. omap_writel(1 << 0, 0x48019010);
  1344. if (cpu_is_omap34xx())
  1345. omap_writel(1 << 0, 0x48306814);
  1346. return 0;
  1347. }
  1348. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1349. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1350. {
  1351. int i;
  1352. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1353. return 0;
  1354. for (i = 0; i < gpio_bank_count; i++) {
  1355. struct gpio_bank *bank = &gpio_bank[i];
  1356. void __iomem *wake_status;
  1357. void __iomem *wake_clear;
  1358. void __iomem *wake_set;
  1359. unsigned long flags;
  1360. switch (bank->method) {
  1361. #ifdef CONFIG_ARCH_OMAP16XX
  1362. case METHOD_GPIO_1610:
  1363. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1364. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1365. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1366. break;
  1367. #endif
  1368. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1369. case METHOD_GPIO_24XX:
  1370. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1371. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1372. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1373. break;
  1374. #endif
  1375. default:
  1376. continue;
  1377. }
  1378. spin_lock_irqsave(&bank->lock, flags);
  1379. bank->saved_wakeup = __raw_readl(wake_status);
  1380. __raw_writel(0xffffffff, wake_clear);
  1381. __raw_writel(bank->suspend_wakeup, wake_set);
  1382. spin_unlock_irqrestore(&bank->lock, flags);
  1383. }
  1384. return 0;
  1385. }
  1386. static int omap_gpio_resume(struct sys_device *dev)
  1387. {
  1388. int i;
  1389. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1390. return 0;
  1391. for (i = 0; i < gpio_bank_count; i++) {
  1392. struct gpio_bank *bank = &gpio_bank[i];
  1393. void __iomem *wake_clear;
  1394. void __iomem *wake_set;
  1395. unsigned long flags;
  1396. switch (bank->method) {
  1397. #ifdef CONFIG_ARCH_OMAP16XX
  1398. case METHOD_GPIO_1610:
  1399. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1400. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1401. break;
  1402. #endif
  1403. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1404. case METHOD_GPIO_24XX:
  1405. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1406. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1407. break;
  1408. #endif
  1409. default:
  1410. continue;
  1411. }
  1412. spin_lock_irqsave(&bank->lock, flags);
  1413. __raw_writel(0xffffffff, wake_clear);
  1414. __raw_writel(bank->saved_wakeup, wake_set);
  1415. spin_unlock_irqrestore(&bank->lock, flags);
  1416. }
  1417. return 0;
  1418. }
  1419. static struct sysdev_class omap_gpio_sysclass = {
  1420. .name = "gpio",
  1421. .suspend = omap_gpio_suspend,
  1422. .resume = omap_gpio_resume,
  1423. };
  1424. static struct sys_device omap_gpio_device = {
  1425. .id = 0,
  1426. .cls = &omap_gpio_sysclass,
  1427. };
  1428. #endif
  1429. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1430. static int workaround_enabled;
  1431. void omap2_gpio_prepare_for_retention(void)
  1432. {
  1433. int i, c = 0;
  1434. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1435. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1436. for (i = 0; i < gpio_bank_count; i++) {
  1437. struct gpio_bank *bank = &gpio_bank[i];
  1438. u32 l1, l2;
  1439. if (!(bank->enabled_non_wakeup_gpios))
  1440. continue;
  1441. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1442. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1443. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1444. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1445. #endif
  1446. bank->saved_fallingdetect = l1;
  1447. bank->saved_risingdetect = l2;
  1448. l1 &= ~bank->enabled_non_wakeup_gpios;
  1449. l2 &= ~bank->enabled_non_wakeup_gpios;
  1450. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1451. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1452. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1453. #endif
  1454. c++;
  1455. }
  1456. if (!c) {
  1457. workaround_enabled = 0;
  1458. return;
  1459. }
  1460. workaround_enabled = 1;
  1461. }
  1462. void omap2_gpio_resume_after_retention(void)
  1463. {
  1464. int i;
  1465. if (!workaround_enabled)
  1466. return;
  1467. for (i = 0; i < gpio_bank_count; i++) {
  1468. struct gpio_bank *bank = &gpio_bank[i];
  1469. u32 l;
  1470. if (!(bank->enabled_non_wakeup_gpios))
  1471. continue;
  1472. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1473. __raw_writel(bank->saved_fallingdetect,
  1474. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1475. __raw_writel(bank->saved_risingdetect,
  1476. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1477. #endif
  1478. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1479. * state. If so, generate an IRQ by software. This is
  1480. * horribly racy, but it's the best we can do to work around
  1481. * this silicon bug. */
  1482. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1483. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1484. #endif
  1485. l ^= bank->saved_datain;
  1486. l &= bank->non_wakeup_gpios;
  1487. if (l) {
  1488. u32 old0, old1;
  1489. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1490. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1491. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1492. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1493. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1494. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1495. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1496. #endif
  1497. }
  1498. }
  1499. }
  1500. #endif
  1501. /*
  1502. * This may get called early from board specific init
  1503. * for boards that have interrupts routed via FPGA.
  1504. */
  1505. int __init omap_gpio_init(void)
  1506. {
  1507. if (!initialized)
  1508. return _omap_gpio_init();
  1509. else
  1510. return 0;
  1511. }
  1512. static int __init omap_gpio_sysinit(void)
  1513. {
  1514. int ret = 0;
  1515. if (!initialized)
  1516. ret = _omap_gpio_init();
  1517. mpuio_init();
  1518. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1519. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1520. if (ret == 0) {
  1521. ret = sysdev_class_register(&omap_gpio_sysclass);
  1522. if (ret == 0)
  1523. ret = sysdev_register(&omap_gpio_device);
  1524. }
  1525. }
  1526. #endif
  1527. return ret;
  1528. }
  1529. EXPORT_SYMBOL(omap_request_gpio);
  1530. EXPORT_SYMBOL(omap_free_gpio);
  1531. EXPORT_SYMBOL(omap_set_gpio_direction);
  1532. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1533. EXPORT_SYMBOL(omap_get_gpio_datain);
  1534. arch_initcall(omap_gpio_sysinit);
  1535. #ifdef CONFIG_DEBUG_FS
  1536. #include <linux/debugfs.h>
  1537. #include <linux/seq_file.h>
  1538. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1539. {
  1540. void __iomem *reg = bank->base;
  1541. switch (bank->method) {
  1542. case METHOD_MPUIO:
  1543. reg += OMAP_MPUIO_IO_CNTL;
  1544. break;
  1545. case METHOD_GPIO_1510:
  1546. reg += OMAP1510_GPIO_DIR_CONTROL;
  1547. break;
  1548. case METHOD_GPIO_1610:
  1549. reg += OMAP1610_GPIO_DIRECTION;
  1550. break;
  1551. case METHOD_GPIO_730:
  1552. reg += OMAP730_GPIO_DIR_CONTROL;
  1553. break;
  1554. case METHOD_GPIO_24XX:
  1555. reg += OMAP24XX_GPIO_OE;
  1556. break;
  1557. }
  1558. return __raw_readl(reg) & mask;
  1559. }
  1560. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1561. {
  1562. unsigned i, j, gpio;
  1563. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1564. struct gpio_bank *bank = gpio_bank + i;
  1565. unsigned bankwidth = 16;
  1566. u32 mask = 1;
  1567. if (bank_is_mpuio(bank))
  1568. gpio = OMAP_MPUIO(0);
  1569. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1570. bankwidth = 32;
  1571. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1572. unsigned irq, value, is_in, irqstat;
  1573. const char *label;
  1574. label = gpiochip_is_requested(&bank->chip, j);
  1575. if (!label)
  1576. continue;
  1577. irq = bank->virtual_irq_start + j;
  1578. value = omap_get_gpio_datain(gpio);
  1579. is_in = gpio_is_input(bank, mask);
  1580. if (bank_is_mpuio(bank))
  1581. seq_printf(s, "MPUIO %2d ", j);
  1582. else
  1583. seq_printf(s, "GPIO %3d ", gpio);
  1584. seq_printf(s, "(%10s): %s %s",
  1585. label,
  1586. is_in ? "in " : "out",
  1587. value ? "hi" : "lo");
  1588. /* FIXME for at least omap2, show pullup/pulldown state */
  1589. irqstat = irq_desc[irq].status;
  1590. if (is_in && ((bank->suspend_wakeup & mask)
  1591. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1592. char *trigger = NULL;
  1593. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1594. case IRQ_TYPE_EDGE_FALLING:
  1595. trigger = "falling";
  1596. break;
  1597. case IRQ_TYPE_EDGE_RISING:
  1598. trigger = "rising";
  1599. break;
  1600. case IRQ_TYPE_EDGE_BOTH:
  1601. trigger = "bothedge";
  1602. break;
  1603. case IRQ_TYPE_LEVEL_LOW:
  1604. trigger = "low";
  1605. break;
  1606. case IRQ_TYPE_LEVEL_HIGH:
  1607. trigger = "high";
  1608. break;
  1609. case IRQ_TYPE_NONE:
  1610. trigger = "(?)";
  1611. break;
  1612. }
  1613. seq_printf(s, ", irq-%d %-8s%s",
  1614. irq, trigger,
  1615. (bank->suspend_wakeup & mask)
  1616. ? " wakeup" : "");
  1617. }
  1618. seq_printf(s, "\n");
  1619. }
  1620. if (bank_is_mpuio(bank)) {
  1621. seq_printf(s, "\n");
  1622. gpio = 0;
  1623. }
  1624. }
  1625. return 0;
  1626. }
  1627. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1628. {
  1629. return single_open(file, dbg_gpio_show, &inode->i_private);
  1630. }
  1631. static const struct file_operations debug_fops = {
  1632. .open = dbg_gpio_open,
  1633. .read = seq_read,
  1634. .llseek = seq_lseek,
  1635. .release = single_release,
  1636. };
  1637. static int __init omap_gpio_debuginit(void)
  1638. {
  1639. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1640. NULL, NULL, &debug_fops);
  1641. return 0;
  1642. }
  1643. late_initcall(omap_gpio_debuginit);
  1644. #endif