dmtimer.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * OMAP2 support by Juha Yrjola
  8. * API improvements and OMAP2 clock framework support by Timo Teras
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/init.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/errno.h>
  31. #include <linux/list.h>
  32. #include <linux/clk.h>
  33. #include <linux/delay.h>
  34. #include <asm/hardware.h>
  35. #include <asm/arch/dmtimer.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/irqs.h>
  38. /* register offsets */
  39. #define OMAP_TIMER_ID_REG 0x00
  40. #define OMAP_TIMER_OCP_CFG_REG 0x10
  41. #define OMAP_TIMER_SYS_STAT_REG 0x14
  42. #define OMAP_TIMER_STAT_REG 0x18
  43. #define OMAP_TIMER_INT_EN_REG 0x1c
  44. #define OMAP_TIMER_WAKEUP_EN_REG 0x20
  45. #define OMAP_TIMER_CTRL_REG 0x24
  46. #define OMAP_TIMER_COUNTER_REG 0x28
  47. #define OMAP_TIMER_LOAD_REG 0x2c
  48. #define OMAP_TIMER_TRIGGER_REG 0x30
  49. #define OMAP_TIMER_WRITE_PEND_REG 0x34
  50. #define OMAP_TIMER_MATCH_REG 0x38
  51. #define OMAP_TIMER_CAPTURE_REG 0x3c
  52. #define OMAP_TIMER_IF_CTRL_REG 0x40
  53. /* timer control reg bits */
  54. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  55. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  56. #define OMAP_TIMER_CTRL_PT (1 << 12)
  57. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  58. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  59. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  60. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  61. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  62. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  63. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* how much to shift the prescaler value */
  64. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  65. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  66. struct omap_dm_timer {
  67. unsigned long phys_base;
  68. int irq;
  69. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  70. struct clk *iclk, *fclk;
  71. #endif
  72. void __iomem *io_base;
  73. unsigned reserved:1;
  74. unsigned enabled:1;
  75. };
  76. #ifdef CONFIG_ARCH_OMAP1
  77. #define omap_dm_clk_enable(x)
  78. #define omap_dm_clk_disable(x)
  79. #define omap2_dm_timers NULL
  80. #define omap2_dm_source_names NULL
  81. #define omap2_dm_source_clocks NULL
  82. #define omap3_dm_timers NULL
  83. #define omap3_dm_source_names NULL
  84. #define omap3_dm_source_clocks NULL
  85. static struct omap_dm_timer omap1_dm_timers[] = {
  86. { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
  87. { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
  88. { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
  89. { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
  90. { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
  91. { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
  92. { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
  93. { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
  94. };
  95. static const int dm_timer_count = ARRAY_SIZE(omap1_dm_timers);
  96. #elif defined(CONFIG_ARCH_OMAP2)
  97. #define omap_dm_clk_enable(x) clk_enable(x)
  98. #define omap_dm_clk_disable(x) clk_disable(x)
  99. #define omap1_dm_timers NULL
  100. #define omap3_dm_timers NULL
  101. #define omap3_dm_source_names NULL
  102. #define omap3_dm_source_clocks NULL
  103. static struct omap_dm_timer omap2_dm_timers[] = {
  104. { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
  105. { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
  106. { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
  107. { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
  108. { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
  109. { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
  110. { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
  111. { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
  112. { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
  113. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  114. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  115. { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
  116. };
  117. static const char *omap2_dm_source_names[] __initdata = {
  118. "sys_ck",
  119. "func_32k_ck",
  120. "alt_ck",
  121. NULL
  122. };
  123. static struct clk **omap2_dm_source_clocks[3];
  124. static const int dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
  125. #elif defined(CONFIG_ARCH_OMAP3)
  126. #define omap_dm_clk_enable(x) clk_enable(x)
  127. #define omap_dm_clk_disable(x) clk_disable(x)
  128. #define omap1_dm_timers NULL
  129. #define omap2_dm_timers NULL
  130. #define omap2_dm_source_names NULL
  131. #define omap2_dm_source_clocks NULL
  132. static struct omap_dm_timer omap3_dm_timers[] = {
  133. { .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
  134. { .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
  135. { .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
  136. { .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
  137. { .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
  138. { .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
  139. { .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
  140. { .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
  141. { .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
  142. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  143. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  144. { .phys_base = 0x48304000, .irq = INT_24XX_GPTIMER12 },
  145. };
  146. static const char *omap3_dm_source_names[] __initdata = {
  147. "sys_ck",
  148. "omap_32k_fck",
  149. NULL
  150. };
  151. static struct clk **omap3_dm_source_clocks[2];
  152. static const int dm_timer_count = ARRAY_SIZE(omap3_dm_timers);
  153. #else
  154. #error OMAP architecture not supported!
  155. #endif
  156. static struct omap_dm_timer *dm_timers;
  157. static char **dm_source_names;
  158. static struct clk **dm_source_clocks;
  159. static spinlock_t dm_timer_lock;
  160. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, int reg)
  161. {
  162. return readl(timer->io_base + reg);
  163. }
  164. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, int reg, u32 value)
  165. {
  166. writel(value, timer->io_base + reg);
  167. while (omap_dm_timer_read_reg(timer, OMAP_TIMER_WRITE_PEND_REG))
  168. ;
  169. }
  170. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  171. {
  172. int c;
  173. c = 0;
  174. while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
  175. c++;
  176. if (c > 100000) {
  177. printk(KERN_ERR "Timer failed to reset\n");
  178. return;
  179. }
  180. }
  181. }
  182. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  183. {
  184. u32 l;
  185. if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
  186. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  187. omap_dm_timer_wait_for_reset(timer);
  188. }
  189. omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  190. /* Set to smart-idle mode */
  191. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
  192. l |= 0x02 << 3;
  193. if (cpu_class_is_omap2() && timer == &dm_timers[0]) {
  194. /* Enable wake-up only for GPT1 on OMAP2 CPUs*/
  195. l |= 1 << 2;
  196. /* Non-posted mode */
  197. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0);
  198. }
  199. omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
  200. }
  201. static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
  202. {
  203. omap_dm_timer_enable(timer);
  204. omap_dm_timer_reset(timer);
  205. }
  206. struct omap_dm_timer *omap_dm_timer_request(void)
  207. {
  208. struct omap_dm_timer *timer = NULL;
  209. unsigned long flags;
  210. int i;
  211. spin_lock_irqsave(&dm_timer_lock, flags);
  212. for (i = 0; i < dm_timer_count; i++) {
  213. if (dm_timers[i].reserved)
  214. continue;
  215. timer = &dm_timers[i];
  216. timer->reserved = 1;
  217. break;
  218. }
  219. spin_unlock_irqrestore(&dm_timer_lock, flags);
  220. if (timer != NULL)
  221. omap_dm_timer_prepare(timer);
  222. return timer;
  223. }
  224. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  225. {
  226. struct omap_dm_timer *timer;
  227. unsigned long flags;
  228. spin_lock_irqsave(&dm_timer_lock, flags);
  229. if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
  230. spin_unlock_irqrestore(&dm_timer_lock, flags);
  231. printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
  232. __FILE__, __LINE__, __func__, id);
  233. dump_stack();
  234. return NULL;
  235. }
  236. timer = &dm_timers[id-1];
  237. timer->reserved = 1;
  238. spin_unlock_irqrestore(&dm_timer_lock, flags);
  239. omap_dm_timer_prepare(timer);
  240. return timer;
  241. }
  242. void omap_dm_timer_free(struct omap_dm_timer *timer)
  243. {
  244. omap_dm_timer_enable(timer);
  245. omap_dm_timer_reset(timer);
  246. omap_dm_timer_disable(timer);
  247. WARN_ON(!timer->reserved);
  248. timer->reserved = 0;
  249. }
  250. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  251. {
  252. if (timer->enabled)
  253. return;
  254. omap_dm_clk_enable(timer->fclk);
  255. omap_dm_clk_enable(timer->iclk);
  256. timer->enabled = 1;
  257. }
  258. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  259. {
  260. if (!timer->enabled)
  261. return;
  262. omap_dm_clk_disable(timer->iclk);
  263. omap_dm_clk_disable(timer->fclk);
  264. timer->enabled = 0;
  265. }
  266. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  267. {
  268. return timer->irq;
  269. }
  270. #if defined(CONFIG_ARCH_OMAP1)
  271. /**
  272. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  273. * @inputmask: current value of idlect mask
  274. */
  275. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  276. {
  277. int i;
  278. /* If ARMXOR cannot be idled this function call is unnecessary */
  279. if (!(inputmask & (1 << 1)))
  280. return inputmask;
  281. /* If any active timer is using ARMXOR return modified mask */
  282. for (i = 0; i < dm_timer_count; i++) {
  283. u32 l;
  284. l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
  285. if (l & OMAP_TIMER_CTRL_ST) {
  286. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  287. inputmask &= ~(1 << 1);
  288. else
  289. inputmask &= ~(1 << 2);
  290. }
  291. }
  292. return inputmask;
  293. }
  294. #elif defined(CONFIG_ARCH_OMAP2) || defined (CONFIG_ARCH_OMAP3)
  295. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  296. {
  297. return timer->fclk;
  298. }
  299. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  300. {
  301. BUG();
  302. return 0;
  303. }
  304. #endif
  305. void omap_dm_timer_trigger(struct omap_dm_timer *timer)
  306. {
  307. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  308. }
  309. void omap_dm_timer_start(struct omap_dm_timer *timer)
  310. {
  311. u32 l;
  312. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  313. if (!(l & OMAP_TIMER_CTRL_ST)) {
  314. l |= OMAP_TIMER_CTRL_ST;
  315. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  316. }
  317. }
  318. void omap_dm_timer_stop(struct omap_dm_timer *timer)
  319. {
  320. u32 l;
  321. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  322. if (l & OMAP_TIMER_CTRL_ST) {
  323. l &= ~0x1;
  324. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  325. }
  326. }
  327. #ifdef CONFIG_ARCH_OMAP1
  328. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  329. {
  330. int n = (timer - dm_timers) << 1;
  331. u32 l;
  332. l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
  333. l |= source << n;
  334. omap_writel(l, MOD_CONF_CTRL_1);
  335. }
  336. #else
  337. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  338. {
  339. if (source < 0 || source >= 3)
  340. return;
  341. clk_disable(timer->fclk);
  342. clk_set_parent(timer->fclk, dm_source_clocks[source]);
  343. clk_enable(timer->fclk);
  344. /* When the functional clock disappears, too quick writes seem to
  345. * cause an abort. */
  346. __delay(150000);
  347. }
  348. #endif
  349. void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  350. unsigned int load)
  351. {
  352. u32 l;
  353. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  354. if (autoreload)
  355. l |= OMAP_TIMER_CTRL_AR;
  356. else
  357. l &= ~OMAP_TIMER_CTRL_AR;
  358. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  359. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  360. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  361. }
  362. void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  363. unsigned int match)
  364. {
  365. u32 l;
  366. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  367. if (enable)
  368. l |= OMAP_TIMER_CTRL_CE;
  369. else
  370. l &= ~OMAP_TIMER_CTRL_CE;
  371. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  372. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  373. }
  374. void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  375. int toggle, int trigger)
  376. {
  377. u32 l;
  378. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  379. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  380. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  381. if (def_on)
  382. l |= OMAP_TIMER_CTRL_SCPWM;
  383. if (toggle)
  384. l |= OMAP_TIMER_CTRL_PT;
  385. l |= trigger << 10;
  386. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  387. }
  388. void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  389. {
  390. u32 l;
  391. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  392. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  393. if (prescaler >= 0x00 && prescaler <= 0x07) {
  394. l |= OMAP_TIMER_CTRL_PRE;
  395. l |= prescaler << 2;
  396. }
  397. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  398. }
  399. void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  400. unsigned int value)
  401. {
  402. omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
  403. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
  404. }
  405. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  406. {
  407. unsigned int l;
  408. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
  409. return l;
  410. }
  411. void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  412. {
  413. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
  414. }
  415. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  416. {
  417. unsigned int l;
  418. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
  419. return l;
  420. }
  421. void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  422. {
  423. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  424. }
  425. int omap_dm_timers_active(void)
  426. {
  427. int i;
  428. for (i = 0; i < dm_timer_count; i++) {
  429. struct omap_dm_timer *timer;
  430. timer = &dm_timers[i];
  431. if (!timer->enabled)
  432. continue;
  433. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  434. OMAP_TIMER_CTRL_ST) {
  435. return 1;
  436. }
  437. }
  438. return 0;
  439. }
  440. int __init omap_dm_timer_init(void)
  441. {
  442. struct omap_dm_timer *timer;
  443. int i;
  444. if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
  445. return -ENODEV;
  446. spin_lock_init(&dm_timer_lock);
  447. if (cpu_class_is_omap1())
  448. dm_timers = omap1_dm_timers;
  449. else if (cpu_is_omap24xx()) {
  450. dm_timers = omap2_dm_timers;
  451. dm_source_names = (char **)omap2_dm_source_names;
  452. dm_source_clocks = (struct clk **)omap2_dm_source_clocks;
  453. } else if (cpu_is_omap34xx()) {
  454. dm_timers = omap3_dm_timers;
  455. dm_source_names = (char **)omap3_dm_source_names;
  456. dm_source_clocks = (struct clk **)omap3_dm_source_clocks;
  457. }
  458. if (cpu_class_is_omap2())
  459. for (i = 0; dm_source_names[i] != NULL; i++)
  460. dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
  461. if (cpu_is_omap243x())
  462. dm_timers[0].phys_base = 0x49018000;
  463. for (i = 0; i < dm_timer_count; i++) {
  464. timer = &dm_timers[i];
  465. timer->io_base = (void __iomem *)io_p2v(timer->phys_base);
  466. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  467. if (cpu_class_is_omap2()) {
  468. char clk_name[16];
  469. sprintf(clk_name, "gpt%d_ick", i + 1);
  470. timer->iclk = clk_get(NULL, clk_name);
  471. sprintf(clk_name, "gpt%d_fck", i + 1);
  472. timer->fclk = clk_get(NULL, clk_name);
  473. }
  474. #endif
  475. }
  476. return 0;
  477. }