proc-v6.S 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Modified by Catalin Marinas for noMMU support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv6 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/elf.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define D_CACHE_LINE_SIZE 32
  21. #define TTB_C (1 << 0)
  22. #define TTB_S (1 << 1)
  23. #define TTB_IMP (1 << 2)
  24. #define TTB_RGN_NC (0 << 3)
  25. #define TTB_RGN_WBWA (1 << 3)
  26. #define TTB_RGN_WT (2 << 3)
  27. #define TTB_RGN_WB (3 << 3)
  28. #ifndef CONFIG_SMP
  29. #define TTB_FLAGS TTB_RGN_WBWA
  30. #else
  31. #define TTB_FLAGS TTB_RGN_WBWA|TTB_S
  32. #endif
  33. ENTRY(cpu_v6_proc_init)
  34. mov pc, lr
  35. ENTRY(cpu_v6_proc_fin)
  36. stmfd sp!, {lr}
  37. cpsid if @ disable interrupts
  38. bl v6_flush_kern_cache_all
  39. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  40. bic r0, r0, #0x1000 @ ...i............
  41. bic r0, r0, #0x0006 @ .............ca.
  42. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  43. ldmfd sp!, {pc}
  44. /*
  45. * cpu_v6_reset(loc)
  46. *
  47. * Perform a soft reset of the system. Put the CPU into the
  48. * same state as it would be if it had been reset, and branch
  49. * to what would be the reset vector.
  50. *
  51. * - loc - location to jump to for soft reset
  52. *
  53. * It is assumed that:
  54. */
  55. .align 5
  56. ENTRY(cpu_v6_reset)
  57. mov pc, r0
  58. /*
  59. * cpu_v6_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v6_do_idle)
  66. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  67. mov pc, lr
  68. ENTRY(cpu_v6_dcache_clean_area)
  69. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  70. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  71. add r0, r0, #D_CACHE_LINE_SIZE
  72. subs r1, r1, #D_CACHE_LINE_SIZE
  73. bhi 1b
  74. #endif
  75. mov pc, lr
  76. /*
  77. * cpu_arm926_switch_mm(pgd_phys, tsk)
  78. *
  79. * Set the translation table base pointer to be pgd_phys
  80. *
  81. * - pgd_phys - physical address of new TTB
  82. *
  83. * It is assumed that:
  84. * - we are not using split page tables
  85. */
  86. ENTRY(cpu_v6_switch_mm)
  87. #ifdef CONFIG_MMU
  88. mov r2, #0
  89. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  90. orr r0, r0, #TTB_FLAGS
  91. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  92. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  93. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  94. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  95. #endif
  96. mov pc, lr
  97. /*
  98. * cpu_v6_set_pte_ext(ptep, pte, ext)
  99. *
  100. * Set a level 2 translation table entry.
  101. *
  102. * - ptep - pointer to level 2 translation table entry
  103. * (hardware version is stored at -1024 bytes)
  104. * - pte - PTE value to store
  105. * - ext - value for extended PTE bits
  106. *
  107. * Permissions:
  108. * YUWD APX AP1 AP0 SVC User
  109. * 0xxx 0 0 0 no acc no acc
  110. * 100x 1 0 1 r/o no acc
  111. * 10x0 1 0 1 r/o no acc
  112. * 1011 0 0 1 r/w no acc
  113. * 110x 0 1 0 r/w r/o
  114. * 11x0 0 1 0 r/w r/o
  115. * 1111 0 1 1 r/w r/w
  116. */
  117. ENTRY(cpu_v6_set_pte_ext)
  118. #ifdef CONFIG_MMU
  119. str r1, [r0], #-2048 @ linux version
  120. bic r3, r1, #0x000003f0
  121. bic r3, r3, #0x00000003
  122. orr r3, r3, r2
  123. orr r3, r3, #PTE_EXT_AP0 | 2
  124. tst r1, #L_PTE_WRITE
  125. tstne r1, #L_PTE_DIRTY
  126. orreq r3, r3, #PTE_EXT_APX
  127. tst r1, #L_PTE_USER
  128. orrne r3, r3, #PTE_EXT_AP1
  129. tstne r3, #PTE_EXT_APX
  130. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  131. tst r1, #L_PTE_YOUNG
  132. biceq r3, r3, #PTE_EXT_APX | PTE_EXT_AP_MASK
  133. tst r1, #L_PTE_EXEC
  134. orreq r3, r3, #PTE_EXT_XN
  135. tst r1, #L_PTE_PRESENT
  136. moveq r3, #0
  137. str r3, [r0]
  138. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  139. #endif
  140. mov pc, lr
  141. cpu_v6_name:
  142. .asciz "ARMv6-compatible processor"
  143. .align
  144. .section ".text.init", #alloc, #execinstr
  145. /*
  146. * __v6_setup
  147. *
  148. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  149. * on. Return in r0 the new CP15 C1 control register setting.
  150. *
  151. * We automatically detect if we have a Harvard cache, and use the
  152. * Harvard cache control instructions insead of the unified cache
  153. * control instructions.
  154. *
  155. * This should be able to cover all ARMv6 cores.
  156. *
  157. * It is assumed that:
  158. * - cache type register is implemented
  159. */
  160. __v6_setup:
  161. #ifdef CONFIG_SMP
  162. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  163. orr r0, r0, #0x20
  164. mcr p15, 0, r0, c1, c0, 1
  165. #endif
  166. mov r0, #0
  167. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  168. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  169. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  170. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  171. #ifdef CONFIG_MMU
  172. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  173. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  174. orr r4, r4, #TTB_FLAGS
  175. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  176. #endif /* CONFIG_MMU */
  177. adr r5, v6_crval
  178. ldmia r5, {r5, r6}
  179. mrc p15, 0, r0, c1, c0, 0 @ read control register
  180. bic r0, r0, r5 @ clear bits them
  181. orr r0, r0, r6 @ set them
  182. mov pc, lr @ return to head.S:__ret
  183. /*
  184. * V X F I D LR
  185. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  186. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  187. * 0 110 0011 1.00 .111 1101 < we want
  188. */
  189. .type v6_crval, #object
  190. v6_crval:
  191. crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
  192. .type v6_processor_functions, #object
  193. ENTRY(v6_processor_functions)
  194. .word v6_early_abort
  195. .word cpu_v6_proc_init
  196. .word cpu_v6_proc_fin
  197. .word cpu_v6_reset
  198. .word cpu_v6_do_idle
  199. .word cpu_v6_dcache_clean_area
  200. .word cpu_v6_switch_mm
  201. .word cpu_v6_set_pte_ext
  202. .word pabort_noifar
  203. .size v6_processor_functions, . - v6_processor_functions
  204. .type cpu_arch_name, #object
  205. cpu_arch_name:
  206. .asciz "armv6"
  207. .size cpu_arch_name, . - cpu_arch_name
  208. .type cpu_elf_name, #object
  209. cpu_elf_name:
  210. .asciz "v6"
  211. .size cpu_elf_name, . - cpu_elf_name
  212. .align
  213. .section ".proc.info.init", #alloc, #execinstr
  214. /*
  215. * Match any ARMv6 processor core.
  216. */
  217. .type __v6_proc_info, #object
  218. __v6_proc_info:
  219. .long 0x0007b000
  220. .long 0x0007f000
  221. .long PMD_TYPE_SECT | \
  222. PMD_SECT_BUFFERABLE | \
  223. PMD_SECT_CACHEABLE | \
  224. PMD_SECT_AP_WRITE | \
  225. PMD_SECT_AP_READ
  226. .long PMD_TYPE_SECT | \
  227. PMD_SECT_XN | \
  228. PMD_SECT_AP_WRITE | \
  229. PMD_SECT_AP_READ
  230. b __v6_setup
  231. .long cpu_arch_name
  232. .long cpu_elf_name
  233. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  234. .long cpu_v6_name
  235. .long v6_processor_functions
  236. .long v6wbi_tlb_fns
  237. .long v6_user_fns
  238. .long v6_cache_fns
  239. .size __v6_proc_info, . - __v6_proc_info