mach-bast.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /* linux/arch/arm/mach-s3c2410/mach-bast.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://www.simtec.co.uk/products/EB2410ITX/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/sysdev.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/dm9000.h>
  22. #include <net/ax88796.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/irq.h>
  26. #include <asm/arch/bast-map.h>
  27. #include <asm/arch/bast-irq.h>
  28. #include <asm/arch/bast-cpld.h>
  29. #include <asm/hardware.h>
  30. #include <asm/io.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach-types.h>
  33. //#include <asm/debug-ll.h>
  34. #include <asm/plat-s3c/regs-serial.h>
  35. #include <asm/arch/regs-gpio.h>
  36. #include <asm/arch/regs-mem.h>
  37. #include <asm/arch/regs-lcd.h>
  38. #include <asm/plat-s3c/nand.h>
  39. #include <asm/plat-s3c/iic.h>
  40. #include <asm/arch/fb.h>
  41. #include <linux/mtd/mtd.h>
  42. #include <linux/mtd/nand.h>
  43. #include <linux/mtd/nand_ecc.h>
  44. #include <linux/mtd/partitions.h>
  45. #include <linux/serial_8250.h>
  46. #include <asm/plat-s3c24xx/clock.h>
  47. #include <asm/plat-s3c24xx/devs.h>
  48. #include <asm/plat-s3c24xx/cpu.h>
  49. #include "usb-simtec.h"
  50. #define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"
  51. /* macros for virtual address mods for the io space entries */
  52. #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
  53. #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
  54. #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
  55. #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
  56. /* macros to modify the physical addresses for io space */
  57. #define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
  58. #define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
  59. #define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
  60. #define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
  61. static struct map_desc bast_iodesc[] __initdata = {
  62. /* ISA IO areas */
  63. {
  64. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  65. .pfn = PA_CS2(BAST_PA_ISAIO),
  66. .length = SZ_16M,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  70. .pfn = PA_CS3(BAST_PA_ISAIO),
  71. .length = SZ_16M,
  72. .type = MT_DEVICE,
  73. },
  74. /* bast CPLD control registers, and external interrupt controls */
  75. {
  76. .virtual = (u32)BAST_VA_CTRL1,
  77. .pfn = __phys_to_pfn(BAST_PA_CTRL1),
  78. .length = SZ_1M,
  79. .type = MT_DEVICE,
  80. }, {
  81. .virtual = (u32)BAST_VA_CTRL2,
  82. .pfn = __phys_to_pfn(BAST_PA_CTRL2),
  83. .length = SZ_1M,
  84. .type = MT_DEVICE,
  85. }, {
  86. .virtual = (u32)BAST_VA_CTRL3,
  87. .pfn = __phys_to_pfn(BAST_PA_CTRL3),
  88. .length = SZ_1M,
  89. .type = MT_DEVICE,
  90. }, {
  91. .virtual = (u32)BAST_VA_CTRL4,
  92. .pfn = __phys_to_pfn(BAST_PA_CTRL4),
  93. .length = SZ_1M,
  94. .type = MT_DEVICE,
  95. },
  96. /* PC104 IRQ mux */
  97. {
  98. .virtual = (u32)BAST_VA_PC104_IRQREQ,
  99. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
  100. .length = SZ_1M,
  101. .type = MT_DEVICE,
  102. }, {
  103. .virtual = (u32)BAST_VA_PC104_IRQRAW,
  104. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
  105. .length = SZ_1M,
  106. .type = MT_DEVICE,
  107. }, {
  108. .virtual = (u32)BAST_VA_PC104_IRQMASK,
  109. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
  110. .length = SZ_1M,
  111. .type = MT_DEVICE,
  112. },
  113. /* peripheral space... one for each of fast/slow/byte/16bit */
  114. /* note, ide is only decoded in word space, even though some registers
  115. * are only 8bit */
  116. /* slow, byte */
  117. { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  118. { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  119. { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  120. { VA_C2(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  121. { VA_C2(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  122. { VA_C2(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  123. { VA_C2(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  124. /* slow, word */
  125. { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  126. { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  127. { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  128. { VA_C3(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  129. { VA_C3(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  130. { VA_C3(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  131. { VA_C3(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  132. /* fast, byte */
  133. { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  134. { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  135. { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  136. { VA_C4(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  137. { VA_C4(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  138. { VA_C4(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  139. { VA_C4(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  140. /* fast, word */
  141. { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  142. { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  143. { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  144. { VA_C5(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  145. { VA_C5(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  146. { VA_C5(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  147. { VA_C5(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  148. };
  149. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  150. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  151. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  152. static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
  153. [0] = {
  154. .name = "uclk",
  155. .divisor = 1,
  156. .min_baud = 0,
  157. .max_baud = 0,
  158. },
  159. [1] = {
  160. .name = "pclk",
  161. .divisor = 1,
  162. .min_baud = 0,
  163. .max_baud = 0,
  164. }
  165. };
  166. static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
  167. [0] = {
  168. .hwport = 0,
  169. .flags = 0,
  170. .ucon = UCON,
  171. .ulcon = ULCON,
  172. .ufcon = UFCON,
  173. .clocks = bast_serial_clocks,
  174. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  175. },
  176. [1] = {
  177. .hwport = 1,
  178. .flags = 0,
  179. .ucon = UCON,
  180. .ulcon = ULCON,
  181. .ufcon = UFCON,
  182. .clocks = bast_serial_clocks,
  183. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  184. },
  185. /* port 2 is not actually used */
  186. [2] = {
  187. .hwport = 2,
  188. .flags = 0,
  189. .ucon = UCON,
  190. .ulcon = ULCON,
  191. .ufcon = UFCON,
  192. .clocks = bast_serial_clocks,
  193. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  194. }
  195. };
  196. /* NOR Flash on BAST board */
  197. static struct resource bast_nor_resource[] = {
  198. [0] = {
  199. .start = S3C2410_CS1 + 0x4000000,
  200. .end = S3C2410_CS1 + 0x4000000 + (32*1024*1024) - 1,
  201. .flags = IORESOURCE_MEM,
  202. }
  203. };
  204. static struct platform_device bast_device_nor = {
  205. .name = "bast-nor",
  206. .id = -1,
  207. .num_resources = ARRAY_SIZE(bast_nor_resource),
  208. .resource = bast_nor_resource,
  209. };
  210. /* NAND Flash on BAST board */
  211. #ifdef CONFIG_PM
  212. static int bast_pm_suspend(struct sys_device *sd, pm_message_t state)
  213. {
  214. /* ensure that an nRESET is not generated on resume. */
  215. s3c2410_gpio_setpin(S3C2410_GPA21, 1);
  216. s3c2410_gpio_cfgpin(S3C2410_GPA21, S3C2410_GPA21_OUT);
  217. return 0;
  218. }
  219. static int bast_pm_resume(struct sys_device *sd)
  220. {
  221. s3c2410_gpio_cfgpin(S3C2410_GPA21, S3C2410_GPA21_nRSTOUT);
  222. return 0;
  223. }
  224. #else
  225. #define bast_pm_suspend NULL
  226. #define bast_pm_resume NULL
  227. #endif
  228. static struct sysdev_class bast_pm_sysclass = {
  229. .name = "mach-bast",
  230. .suspend = bast_pm_suspend,
  231. .resume = bast_pm_resume,
  232. };
  233. static struct sys_device bast_pm_sysdev = {
  234. .cls = &bast_pm_sysclass,
  235. };
  236. static int smartmedia_map[] = { 0 };
  237. static int chip0_map[] = { 1 };
  238. static int chip1_map[] = { 2 };
  239. static int chip2_map[] = { 3 };
  240. static struct mtd_partition bast_default_nand_part[] = {
  241. [0] = {
  242. .name = "Boot Agent",
  243. .size = SZ_16K,
  244. .offset = 0,
  245. },
  246. [1] = {
  247. .name = "/boot",
  248. .size = SZ_4M - SZ_16K,
  249. .offset = SZ_16K,
  250. },
  251. [2] = {
  252. .name = "user",
  253. .offset = SZ_4M,
  254. .size = MTDPART_SIZ_FULL,
  255. }
  256. };
  257. /* the bast has 4 selectable slots for nand-flash, the three
  258. * on-board chip areas, as well as the external SmartMedia
  259. * slot.
  260. *
  261. * Note, there is no current hot-plug support for the SmartMedia
  262. * socket.
  263. */
  264. static struct s3c2410_nand_set bast_nand_sets[] = {
  265. [0] = {
  266. .name = "SmartMedia",
  267. .nr_chips = 1,
  268. .nr_map = smartmedia_map,
  269. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  270. .partitions = bast_default_nand_part,
  271. },
  272. [1] = {
  273. .name = "chip0",
  274. .nr_chips = 1,
  275. .nr_map = chip0_map,
  276. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  277. .partitions = bast_default_nand_part,
  278. },
  279. [2] = {
  280. .name = "chip1",
  281. .nr_chips = 1,
  282. .nr_map = chip1_map,
  283. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  284. .partitions = bast_default_nand_part,
  285. },
  286. [3] = {
  287. .name = "chip2",
  288. .nr_chips = 1,
  289. .nr_map = chip2_map,
  290. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  291. .partitions = bast_default_nand_part,
  292. }
  293. };
  294. static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
  295. {
  296. unsigned int tmp;
  297. slot = set->nr_map[slot] & 3;
  298. pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
  299. slot, set, set->nr_map);
  300. tmp = __raw_readb(BAST_VA_CTRL2);
  301. tmp &= BAST_CPLD_CTLR2_IDERST;
  302. tmp |= slot;
  303. tmp |= BAST_CPLD_CTRL2_WNAND;
  304. pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
  305. __raw_writeb(tmp, BAST_VA_CTRL2);
  306. }
  307. static struct s3c2410_platform_nand bast_nand_info = {
  308. .tacls = 30,
  309. .twrph0 = 60,
  310. .twrph1 = 60,
  311. .nr_sets = ARRAY_SIZE(bast_nand_sets),
  312. .sets = bast_nand_sets,
  313. .select_chip = bast_nand_select,
  314. };
  315. /* DM9000 */
  316. static struct resource bast_dm9k_resource[] = {
  317. [0] = {
  318. .start = S3C2410_CS5 + BAST_PA_DM9000,
  319. .end = S3C2410_CS5 + BAST_PA_DM9000 + 3,
  320. .flags = IORESOURCE_MEM,
  321. },
  322. [1] = {
  323. .start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
  324. .end = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
  325. .flags = IORESOURCE_MEM,
  326. },
  327. [2] = {
  328. .start = IRQ_DM9000,
  329. .end = IRQ_DM9000,
  330. .flags = IORESOURCE_IRQ,
  331. }
  332. };
  333. /* for the moment we limit ourselves to 16bit IO until some
  334. * better IO routines can be written and tested
  335. */
  336. static struct dm9000_plat_data bast_dm9k_platdata = {
  337. .flags = DM9000_PLATF_16BITONLY,
  338. };
  339. static struct platform_device bast_device_dm9k = {
  340. .name = "dm9000",
  341. .id = 0,
  342. .num_resources = ARRAY_SIZE(bast_dm9k_resource),
  343. .resource = bast_dm9k_resource,
  344. .dev = {
  345. .platform_data = &bast_dm9k_platdata,
  346. }
  347. };
  348. /* serial devices */
  349. #define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
  350. #define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
  351. #define SERIAL_CLK (1843200)
  352. static struct plat_serial8250_port bast_sio_data[] = {
  353. [0] = {
  354. .mapbase = SERIAL_BASE + 0x2f8,
  355. .irq = IRQ_PCSERIAL1,
  356. .flags = SERIAL_FLAGS,
  357. .iotype = UPIO_MEM,
  358. .regshift = 0,
  359. .uartclk = SERIAL_CLK,
  360. },
  361. [1] = {
  362. .mapbase = SERIAL_BASE + 0x3f8,
  363. .irq = IRQ_PCSERIAL2,
  364. .flags = SERIAL_FLAGS,
  365. .iotype = UPIO_MEM,
  366. .regshift = 0,
  367. .uartclk = SERIAL_CLK,
  368. },
  369. { }
  370. };
  371. static struct platform_device bast_sio = {
  372. .name = "serial8250",
  373. .id = PLAT8250_DEV_PLATFORM,
  374. .dev = {
  375. .platform_data = &bast_sio_data,
  376. },
  377. };
  378. /* we have devices on the bus which cannot work much over the
  379. * standard 100KHz i2c bus frequency
  380. */
  381. static struct s3c2410_platform_i2c bast_i2c_info = {
  382. .flags = 0,
  383. .slave_addr = 0x10,
  384. .bus_freq = 100*1000,
  385. .max_freq = 130*1000,
  386. };
  387. /* Asix AX88796 10/100 ethernet controller */
  388. static struct ax_plat_data bast_asix_platdata = {
  389. .flags = AXFLG_MAC_FROMDEV,
  390. .wordlength = 2,
  391. .dcr_val = 0x48,
  392. .rcr_val = 0x40,
  393. };
  394. static struct resource bast_asix_resource[] = {
  395. [0] = {
  396. .start = S3C2410_CS5 + BAST_PA_ASIXNET,
  397. .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20) - 1,
  398. .flags = IORESOURCE_MEM,
  399. },
  400. [1] = {
  401. .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
  402. .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
  403. .flags = IORESOURCE_MEM,
  404. },
  405. [2] = {
  406. .start = IRQ_ASIX,
  407. .end = IRQ_ASIX,
  408. .flags = IORESOURCE_IRQ
  409. }
  410. };
  411. static struct platform_device bast_device_asix = {
  412. .name = "ax88796",
  413. .id = 0,
  414. .num_resources = ARRAY_SIZE(bast_asix_resource),
  415. .resource = bast_asix_resource,
  416. .dev = {
  417. .platform_data = &bast_asix_platdata
  418. }
  419. };
  420. /* Asix AX88796 10/100 ethernet controller parallel port */
  421. static struct resource bast_asixpp_resource[] = {
  422. [0] = {
  423. .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20),
  424. .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1b * 0x20) - 1,
  425. .flags = IORESOURCE_MEM,
  426. }
  427. };
  428. static struct platform_device bast_device_axpp = {
  429. .name = "ax88796-pp",
  430. .id = 0,
  431. .num_resources = ARRAY_SIZE(bast_asixpp_resource),
  432. .resource = bast_asixpp_resource,
  433. };
  434. /* LCD/VGA controller */
  435. static struct s3c2410fb_display __initdata bast_lcd_info[] = {
  436. {
  437. .type = S3C2410_LCDCON1_TFT,
  438. .width = 640,
  439. .height = 480,
  440. .pixclock = 33333,
  441. .xres = 640,
  442. .yres = 480,
  443. .bpp = 4,
  444. .left_margin = 40,
  445. .right_margin = 20,
  446. .hsync_len = 88,
  447. .upper_margin = 30,
  448. .lower_margin = 32,
  449. .vsync_len = 3,
  450. .lcdcon5 = 0x00014b02,
  451. },
  452. {
  453. .type = S3C2410_LCDCON1_TFT,
  454. .width = 640,
  455. .height = 480,
  456. .pixclock = 33333,
  457. .xres = 640,
  458. .yres = 480,
  459. .bpp = 8,
  460. .left_margin = 40,
  461. .right_margin = 20,
  462. .hsync_len = 88,
  463. .upper_margin = 30,
  464. .lower_margin = 32,
  465. .vsync_len = 3,
  466. .lcdcon5 = 0x00014b02,
  467. },
  468. {
  469. .type = S3C2410_LCDCON1_TFT,
  470. .width = 640,
  471. .height = 480,
  472. .pixclock = 33333,
  473. .xres = 640,
  474. .yres = 480,
  475. .bpp = 16,
  476. .left_margin = 40,
  477. .right_margin = 20,
  478. .hsync_len = 88,
  479. .upper_margin = 30,
  480. .lower_margin = 32,
  481. .vsync_len = 3,
  482. .lcdcon5 = 0x00014b02,
  483. },
  484. };
  485. /* LCD/VGA controller */
  486. static struct s3c2410fb_mach_info __initdata bast_fb_info = {
  487. .displays = bast_lcd_info,
  488. .num_displays = ARRAY_SIZE(bast_lcd_info),
  489. .default_display = 1,
  490. };
  491. /* Standard BAST devices */
  492. static struct platform_device *bast_devices[] __initdata = {
  493. &s3c_device_usb,
  494. &s3c_device_lcd,
  495. &s3c_device_wdt,
  496. &s3c_device_i2c,
  497. &s3c_device_rtc,
  498. &s3c_device_nand,
  499. &bast_device_nor,
  500. &bast_device_dm9k,
  501. &bast_device_asix,
  502. &bast_device_axpp,
  503. &bast_sio,
  504. };
  505. static struct clk *bast_clocks[] = {
  506. &s3c24xx_dclk0,
  507. &s3c24xx_dclk1,
  508. &s3c24xx_clkout0,
  509. &s3c24xx_clkout1,
  510. &s3c24xx_uclk,
  511. };
  512. static void __init bast_map_io(void)
  513. {
  514. /* initialise the clocks */
  515. s3c24xx_dclk0.parent = &clk_upll;
  516. s3c24xx_dclk0.rate = 12*1000*1000;
  517. s3c24xx_dclk1.parent = &clk_upll;
  518. s3c24xx_dclk1.rate = 24*1000*1000;
  519. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  520. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  521. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  522. s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));
  523. s3c_device_nand.dev.platform_data = &bast_nand_info;
  524. s3c_device_i2c.dev.platform_data = &bast_i2c_info;
  525. s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
  526. s3c24xx_init_clocks(0);
  527. s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
  528. usb_simtec_init();
  529. }
  530. static void __init bast_init(void)
  531. {
  532. sysdev_class_register(&bast_pm_sysclass);
  533. sysdev_register(&bast_pm_sysdev);
  534. s3c24xx_fb_set_platdata(&bast_fb_info);
  535. platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
  536. }
  537. MACHINE_START(BAST, "Simtec-BAST")
  538. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  539. .phys_io = S3C2410_PA_UART,
  540. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  541. .boot_params = S3C2410_SDRAM_PA + 0x100,
  542. .map_io = bast_map_io,
  543. .init_irq = s3c24xx_init_irq,
  544. .init_machine = bast_init,
  545. .timer = &s3c24xx_timer,
  546. MACHINE_END