pxa25x.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa25x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA21x/25x/26x variants.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Since this file should be linked before any other machine specific file,
  15. * the __initcall() here will be executed first. This serves as default
  16. * initialization stuff for PXA machines which can be overridden later if
  17. * need be.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/suspend.h>
  24. #include <linux/sysdev.h>
  25. #include <asm/hardware.h>
  26. #include <asm/arch/irqs.h>
  27. #include <asm/arch/pxa-regs.h>
  28. #include <asm/arch/mfp-pxa25x.h>
  29. #include <asm/arch/pm.h>
  30. #include <asm/arch/dma.h>
  31. #include "generic.h"
  32. #include "devices.h"
  33. #include "clock.h"
  34. /*
  35. * Various clock factors driven by the CCCR register.
  36. */
  37. /* Crystal Frequency to Memory Frequency Multiplier (L) */
  38. static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
  39. /* Memory Frequency to Run Mode Frequency Multiplier (M) */
  40. static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
  41. /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
  42. /* Note: we store the value N * 2 here. */
  43. static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
  44. /* Crystal clock */
  45. #define BASE_CLK 3686400
  46. /*
  47. * Get the clock frequency as reflected by CCCR and the turbo flag.
  48. * We assume these values have been applied via a fcs.
  49. * If info is not 0 we also display the current settings.
  50. */
  51. unsigned int pxa25x_get_clk_frequency_khz(int info)
  52. {
  53. unsigned long cccr, turbo;
  54. unsigned int l, L, m, M, n2, N;
  55. cccr = CCCR;
  56. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
  57. l = L_clk_mult[(cccr >> 0) & 0x1f];
  58. m = M_clk_mult[(cccr >> 5) & 0x03];
  59. n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  60. L = l * BASE_CLK;
  61. M = m * L;
  62. N = n2 * M / 2;
  63. if(info)
  64. {
  65. L += 5000;
  66. printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
  67. L / 1000000, (L % 1000000) / 10000, l );
  68. M += 5000;
  69. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  70. M / 1000000, (M % 1000000) / 10000, m );
  71. N += 5000;
  72. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  73. N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
  74. (turbo & 1) ? "" : "in" );
  75. }
  76. return (turbo & 1) ? (N/1000) : (M/1000);
  77. }
  78. /*
  79. * Return the current memory clock frequency in units of 10kHz
  80. */
  81. unsigned int pxa25x_get_memclk_frequency_10khz(void)
  82. {
  83. return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
  84. }
  85. static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
  86. {
  87. return pxa25x_get_memclk_frequency_10khz() * 10000;
  88. }
  89. static const struct clkops clk_pxa25x_lcd_ops = {
  90. .enable = clk_cken_enable,
  91. .disable = clk_cken_disable,
  92. .getrate = clk_pxa25x_lcd_getrate,
  93. };
  94. /*
  95. * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
  96. * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
  97. * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
  98. */
  99. static struct clk pxa25x_hwuart_clk =
  100. INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
  101. ;
  102. static struct clk pxa25x_clks[] = {
  103. INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
  104. INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
  105. INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
  106. INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
  107. INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa_device_udc.dev),
  108. INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
  109. INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
  110. INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
  111. INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
  112. INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
  113. INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
  114. /*
  115. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
  116. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
  117. INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
  118. */
  119. INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
  120. };
  121. #ifdef CONFIG_PM
  122. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  123. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  124. /*
  125. * List of global PXA peripheral registers to preserve.
  126. * More ones like CP and general purpose register values are preserved
  127. * with the stack pointer in sleep.S.
  128. */
  129. enum { SLEEP_SAVE_START = 0,
  130. SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
  131. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  132. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  133. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  134. SLEEP_SAVE_PSTR,
  135. SLEEP_SAVE_CKEN,
  136. SLEEP_SAVE_SIZE
  137. };
  138. static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
  139. {
  140. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
  141. SAVE(GAFR0_L); SAVE(GAFR0_U);
  142. SAVE(GAFR1_L); SAVE(GAFR1_U);
  143. SAVE(GAFR2_L); SAVE(GAFR2_U);
  144. SAVE(CKEN);
  145. SAVE(PSTR);
  146. /* Clear GPIO transition detect bits */
  147. GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
  148. }
  149. static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
  150. {
  151. /* ensure not to come back here if it wasn't intended */
  152. PSPR = 0;
  153. /* restore registers */
  154. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  155. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  156. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  157. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
  158. PSSR = PSSR_RDH | PSSR_PH;
  159. RESTORE(CKEN);
  160. RESTORE(PSTR);
  161. }
  162. static void pxa25x_cpu_pm_enter(suspend_state_t state)
  163. {
  164. switch (state) {
  165. case PM_SUSPEND_MEM:
  166. /* set resume return address */
  167. PSPR = virt_to_phys(pxa_cpu_resume);
  168. pxa25x_cpu_suspend(PWRMODE_SLEEP);
  169. break;
  170. }
  171. }
  172. static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
  173. .save_size = SLEEP_SAVE_SIZE,
  174. .valid = suspend_valid_only_mem,
  175. .save = pxa25x_cpu_pm_save,
  176. .restore = pxa25x_cpu_pm_restore,
  177. .enter = pxa25x_cpu_pm_enter,
  178. };
  179. static void __init pxa25x_init_pm(void)
  180. {
  181. pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
  182. }
  183. #else
  184. static inline void pxa25x_init_pm(void) {}
  185. #endif
  186. /* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
  187. */
  188. static int pxa25x_set_wake(unsigned int irq, unsigned int on)
  189. {
  190. int gpio = IRQ_TO_GPIO(irq);
  191. uint32_t mask = 0;
  192. if (gpio >= 0 && gpio < 85)
  193. return gpio_set_wake(gpio, on);
  194. if (irq == IRQ_RTCAlrm) {
  195. mask = PWER_RTC;
  196. goto set_pwer;
  197. }
  198. return -EINVAL;
  199. set_pwer:
  200. if (on)
  201. PWER |= mask;
  202. else
  203. PWER &=~mask;
  204. return 0;
  205. }
  206. void __init pxa25x_init_irq(void)
  207. {
  208. pxa_init_irq(32, pxa25x_set_wake);
  209. pxa_init_gpio(85, pxa25x_set_wake);
  210. }
  211. static struct platform_device *pxa25x_devices[] __initdata = {
  212. &pxa_device_udc,
  213. &pxa_device_ffuart,
  214. &pxa_device_btuart,
  215. &pxa_device_stuart,
  216. &pxa_device_i2s,
  217. &pxa_device_rtc,
  218. &pxa25x_device_ssp,
  219. &pxa25x_device_nssp,
  220. &pxa25x_device_assp,
  221. };
  222. static struct sys_device pxa25x_sysdev[] = {
  223. {
  224. .cls = &pxa_irq_sysclass,
  225. }, {
  226. .cls = &pxa_gpio_sysclass,
  227. },
  228. };
  229. static int __init pxa25x_init(void)
  230. {
  231. int i, ret = 0;
  232. /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
  233. if (cpu_is_pxa25x())
  234. clks_register(&pxa25x_hwuart_clk, 1);
  235. if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
  236. clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
  237. if ((ret = pxa_init_dma(16)))
  238. return ret;
  239. pxa25x_init_pm();
  240. for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
  241. ret = sysdev_register(&pxa25x_sysdev[i]);
  242. if (ret)
  243. pr_err("failed to register sysdev[%d]\n", i);
  244. }
  245. ret = platform_add_devices(pxa25x_devices,
  246. ARRAY_SIZE(pxa25x_devices));
  247. if (ret)
  248. return ret;
  249. }
  250. /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
  251. if (cpu_is_pxa25x())
  252. ret = platform_device_register(&pxa_device_hwuart);
  253. return ret;
  254. }
  255. postcore_initcall(pxa25x_init);