sram-fn.S 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * linux/arch/arm/mach-omap2/sram-fn.S
  3. *
  4. * Omap2 specific functions that need to be run in internal SRAM
  5. *
  6. * (C) Copyright 2004
  7. * Texas Instruments, <www.ti.com>
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <linux/linkage.h>
  26. #include <asm/assembler.h>
  27. #include <asm/arch/io.h>
  28. #include <asm/hardware.h>
  29. #include "sdrc.h"
  30. #include "prm.h"
  31. #include "cm.h"
  32. #define TIMER_32KSYNCT_CR_V IO_ADDRESS(OMAP2420_32KSYNCT_BASE + 0x010)
  33. .text
  34. ENTRY(sram_ddr_init)
  35. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  36. mov r12, r2 @ capture CS1 vs CS0
  37. mov r8, r3 @ capture force parameter
  38. /* frequency shift down */
  39. ldr r2, cm_clksel2_pll @ get address of dpllout reg
  40. mov r3, #0x1 @ value for 1x operation
  41. str r3, [r2] @ go to L1-freq operation
  42. /* voltage shift down */
  43. mov r9, #0x1 @ set up for L1 voltage call
  44. bl voltage_shift @ go drop voltage
  45. /* dll lock mode */
  46. ldr r11, sdrc_dlla_ctrl @ addr of dlla ctrl
  47. ldr r10, [r11] @ get current val
  48. cmp r12, #0x1 @ cs1 base (2422 es2.05/1)
  49. addeq r11, r11, #0x8 @ if cs1 base, move to DLLB
  50. mvn r9, #0x4 @ mask to get clear bit2
  51. and r10, r10, r9 @ clear bit2 for lock mode.
  52. orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos)
  53. orr r10, r10, #0x2 @ 90 degree phase for all below 133Mhz
  54. str r10, [r11] @ commit to DLLA_CTRL
  55. bl i_dll_wait @ wait for dll to lock
  56. /* get dll value */
  57. add r11, r11, #0x4 @ get addr of status reg
  58. ldr r10, [r11] @ get locked value
  59. /* voltage shift up */
  60. mov r9, #0x0 @ shift back to L0-voltage
  61. bl voltage_shift @ go raise voltage
  62. /* frequency shift up */
  63. mov r3, #0x2 @ value for 2x operation
  64. str r3, [r2] @ go to L0-freq operation
  65. /* reset entry mode for dllctrl */
  66. sub r11, r11, #0x4 @ move from status to ctrl
  67. cmp r12, #0x1 @ normalize if cs1 based
  68. subeq r11, r11, #0x8 @ possibly back to DLLA
  69. cmp r8, #0x1 @ if forced unlock exit
  70. orreq r1, r1, #0x4 @ make sure exit with unlocked value
  71. str r1, [r11] @ restore DLLA_CTRL high value
  72. add r11, r11, #0x8 @ move to DLLB_CTRL addr
  73. str r1, [r11] @ set value DLLB_CTRL
  74. bl i_dll_wait @ wait for possible lock
  75. /* set up for return, DDR should be good */
  76. str r10, [r0] @ write dll_status and return counter
  77. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  78. /* ensure the DLL has relocked */
  79. i_dll_wait:
  80. mov r4, #0x800 @ delay DLL relock, min 0x400 L3 clocks
  81. i_dll_delay:
  82. subs r4, r4, #0x1
  83. bne i_dll_delay
  84. mov pc, lr
  85. /*
  86. * shift up or down voltage, use R9 as input to tell level.
  87. * wait for it to finish, use 32k sync counter, 1tick=31uS.
  88. */
  89. voltage_shift:
  90. ldr r4, prcm_voltctrl @ get addr of volt ctrl.
  91. ldr r5, [r4] @ get value.
  92. ldr r6, prcm_mask_val @ get value of mask
  93. and r5, r5, r6 @ apply mask to clear bits
  94. orr r5, r5, r9 @ bulld value for L0/L1-volt operation.
  95. str r5, [r4] @ set up for change.
  96. mov r3, #0x4000 @ get val for force
  97. orr r5, r5, r3 @ build value for force
  98. str r5, [r4] @ Force transition to L1
  99. ldr r3, timer_32ksynct_cr @ get addr of counter
  100. ldr r5, [r3] @ get value
  101. add r5, r5, #0x3 @ give it at most 93uS
  102. volt_delay:
  103. ldr r7, [r3] @ get timer value
  104. cmp r5, r7 @ time up?
  105. bhi volt_delay @ not yet->branch
  106. mov pc, lr @ back to caller.
  107. /* relative load constants */
  108. cm_clksel2_pll:
  109. .word OMAP2420_CM_REGADDR(PLL_MOD, CM_CLKSEL2)
  110. sdrc_dlla_ctrl:
  111. .word OMAP242X_SDRC_REGADDR(SDRC_DLLA_CTRL)
  112. prcm_voltctrl:
  113. .word OMAP2420_PRM_REGADDR(OCP_MOD, 0x50)
  114. prcm_mask_val:
  115. .word 0xFFFF3FFC
  116. timer_32ksynct_cr:
  117. .word TIMER_32KSYNCT_CR_V
  118. ENTRY(sram_ddr_init_sz)
  119. .word . - sram_ddr_init
  120. /*
  121. * Reprograms memory timings.
  122. * r0 = [PRCM_FULL | PRCM_HALF] r1 = SDRC_DLLA_CTRL value r2 = [DDR | SDR]
  123. * PRCM_FULL = 2, PRCM_HALF = 1, DDR = 1, SDR = 0
  124. */
  125. ENTRY(sram_reprogram_sdrc)
  126. stmfd sp!, {r0 - r10, lr} @ save registers on stack
  127. mov r3, #0x0 @ clear for mrc call
  128. mcr p15, 0, r3, c7, c10, 4 @ memory barrier, finish ARM SDR/DDR
  129. nop
  130. nop
  131. ldr r6, ddr_sdrc_rfr_ctrl @ get addr of refresh reg
  132. ldr r5, [r6] @ get value
  133. mov r5, r5, lsr #8 @ isolate rfr field and drop burst
  134. cmp r0, #0x1 @ going to half speed?
  135. movne r9, #0x0 @ if up set flag up for pre up, hi volt
  136. blne voltage_shift_c @ adjust voltage
  137. cmp r0, #0x1 @ going to half speed (post branch link)
  138. moveq r5, r5, lsr #1 @ divide by 2 if to half
  139. movne r5, r5, lsl #1 @ mult by 2 if to full
  140. mov r5, r5, lsl #8 @ put rfr field back into place
  141. add r5, r5, #0x1 @ turn on burst of 1
  142. ldr r4, ddr_cm_clksel2_pll @ get address of out reg
  143. ldr r3, [r4] @ get curr value
  144. orr r3, r3, #0x3
  145. bic r3, r3, #0x3 @ clear lower bits
  146. orr r3, r3, r0 @ new state value
  147. str r3, [r4] @ set new state (pll/x, x=1 or 2)
  148. nop
  149. nop
  150. moveq r9, #0x1 @ if speed down, post down, drop volt
  151. bleq voltage_shift_c
  152. mcr p15, 0, r3, c7, c10, 4 @ memory barrier
  153. str r5, [r6] @ set new RFR_1 value
  154. add r6, r6, #0x30 @ get RFR_2 addr
  155. str r5, [r6] @ set RFR_2
  156. nop
  157. cmp r2, #0x1 @ (SDR or DDR) do we need to adjust DLL
  158. bne freq_out @ leave if SDR, no DLL function
  159. /* With DDR, we need to take care of the DLL for the frequency change */
  160. ldr r2, ddr_sdrc_dlla_ctrl @ addr of dlla ctrl
  161. str r1, [r2] @ write out new SDRC_DLLA_CTRL
  162. add r2, r2, #0x8 @ addr to SDRC_DLLB_CTRL
  163. str r1, [r2] @ commit to SDRC_DLLB_CTRL
  164. mov r1, #0x2000 @ wait DLL relock, min 0x400 L3 clocks
  165. dll_wait:
  166. subs r1, r1, #0x1
  167. bne dll_wait
  168. freq_out:
  169. ldmfd sp!, {r0 - r10, pc} @ restore regs and return
  170. /*
  171. * shift up or down voltage, use R9 as input to tell level.
  172. * wait for it to finish, use 32k sync counter, 1tick=31uS.
  173. */
  174. voltage_shift_c:
  175. ldr r10, ddr_prcm_voltctrl @ get addr of volt ctrl
  176. ldr r8, [r10] @ get value
  177. ldr r7, ddr_prcm_mask_val @ get value of mask
  178. and r8, r8, r7 @ apply mask to clear bits
  179. orr r8, r8, r9 @ bulld value for L0/L1-volt operation.
  180. str r8, [r10] @ set up for change.
  181. mov r7, #0x4000 @ get val for force
  182. orr r8, r8, r7 @ build value for force
  183. str r8, [r10] @ Force transition to L1
  184. ldr r10, ddr_timer_32ksynct @ get addr of counter
  185. ldr r8, [r10] @ get value
  186. add r8, r8, #0x2 @ give it at most 62uS (min 31+)
  187. volt_delay_c:
  188. ldr r7, [r10] @ get timer value
  189. cmp r8, r7 @ time up?
  190. bhi volt_delay_c @ not yet->branch
  191. mov pc, lr @ back to caller
  192. ddr_cm_clksel2_pll:
  193. .word OMAP2420_CM_REGADDR(PLL_MOD, CM_CLKSEL2)
  194. ddr_sdrc_dlla_ctrl:
  195. .word OMAP242X_SDRC_REGADDR(SDRC_DLLA_CTRL)
  196. ddr_sdrc_rfr_ctrl:
  197. .word OMAP242X_SDRC_REGADDR(SDRC_RFR_CTRL_0)
  198. ddr_prcm_voltctrl:
  199. .word OMAP2420_PRM_REGADDR(OCP_MOD, 0x50)
  200. ddr_prcm_mask_val:
  201. .word 0xFFFF3FFC
  202. ddr_timer_32ksynct:
  203. .word TIMER_32KSYNCT_CR_V
  204. ENTRY(sram_reprogram_sdrc_sz)
  205. .word . - sram_reprogram_sdrc
  206. /*
  207. * Set dividers and pll. Also recalculate DLL value for DDR and unlock mode.
  208. */
  209. ENTRY(sram_set_prcm)
  210. stmfd sp!, {r0-r12, lr} @ regs to stack
  211. adr r4, pbegin @ addr of preload start
  212. adr r8, pend @ addr of preload end
  213. mcrr p15, 1, r8, r4, c12 @ preload into icache
  214. pbegin:
  215. /* move into fast relock bypass */
  216. ldr r8, pll_ctl @ get addr
  217. ldr r5, [r8] @ get val
  218. mvn r6, #0x3 @ clear mask
  219. and r5, r5, r6 @ clear field
  220. orr r7, r5, #0x2 @ fast relock val
  221. str r7, [r8] @ go to fast relock
  222. ldr r4, pll_stat @ addr of stat
  223. block:
  224. /* wait for bypass */
  225. ldr r8, [r4] @ stat value
  226. and r8, r8, #0x3 @ mask for stat
  227. cmp r8, #0x1 @ there yet
  228. bne block @ loop if not
  229. /* set new dpll dividers _after_ in bypass */
  230. ldr r4, pll_div @ get addr
  231. str r0, [r4] @ set dpll ctrl val
  232. ldr r4, set_config @ get addr
  233. mov r8, #1 @ valid cfg msk
  234. str r8, [r4] @ make dividers take
  235. mov r4, #100 @ dead spin a bit
  236. wait_a_bit:
  237. subs r4, r4, #1 @ dec loop
  238. bne wait_a_bit @ delay done?
  239. /* check if staying in bypass */
  240. cmp r2, #0x1 @ stay in bypass?
  241. beq pend @ jump over dpll relock
  242. /* relock DPLL with new vals */
  243. ldr r5, pll_stat @ get addr
  244. ldr r4, pll_ctl @ get addr
  245. orr r8, r7, #0x3 @ val for lock dpll
  246. str r8, [r4] @ set val
  247. mov r0, #1000 @ dead spin a bit
  248. wait_more:
  249. subs r0, r0, #1 @ dec loop
  250. bne wait_more @ delay done?
  251. wait_lock:
  252. ldr r8, [r5] @ get lock val
  253. and r8, r8, #3 @ isolate field
  254. cmp r8, #2 @ locked?
  255. bne wait_lock @ wait if not
  256. pend:
  257. /* update memory timings & briefly lock dll */
  258. ldr r4, sdrc_rfr @ get addr
  259. str r1, [r4] @ update refresh timing
  260. ldr r11, dlla_ctrl @ get addr of DLLA ctrl
  261. ldr r10, [r11] @ get current val
  262. mvn r9, #0x4 @ mask to get clear bit2
  263. and r10, r10, r9 @ clear bit2 for lock mode
  264. orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos)
  265. str r10, [r11] @ commit to DLLA_CTRL
  266. add r11, r11, #0x8 @ move to dllb
  267. str r10, [r11] @ hit DLLB also
  268. mov r4, #0x800 @ relock time (min 0x400 L3 clocks)
  269. wait_dll_lock:
  270. subs r4, r4, #0x1
  271. bne wait_dll_lock
  272. nop
  273. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  274. set_config:
  275. .word OMAP2420_PRM_REGADDR(OCP_MOD, 0x80)
  276. pll_ctl:
  277. .word OMAP2420_CM_REGADDR(PLL_MOD, CM_FCLKEN1)
  278. pll_stat:
  279. .word OMAP2420_CM_REGADDR(PLL_MOD, CM_IDLEST1)
  280. pll_div:
  281. .word OMAP2420_CM_REGADDR(PLL_MOD, CM_CLKSEL)
  282. sdrc_rfr:
  283. .word OMAP242X_SDRC_REGADDR(SDRC_RFR_CTRL_0)
  284. dlla_ctrl:
  285. .word OMAP242X_SDRC_REGADDR(SDRC_DLLA_CTRL)
  286. ENTRY(sram_set_prcm_sz)
  287. .word . - sram_set_prcm