prcm-common.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. #ifndef __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
  2. #define __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
  3. /*
  4. * OMAP2/3 PRCM base and module definitions
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. /* Module offsets from both CM_BASE & PRM_BASE */
  16. /*
  17. * Offsets that are the same on 24xx and 34xx
  18. *
  19. * Technically, in terms of the TRM, OCP_MOD is 34xx only; PLL_MOD is
  20. * CCR_MOD on 3430; and GFX_MOD only exists < 3430ES2.
  21. */
  22. #define OCP_MOD 0x000
  23. #define MPU_MOD 0x100
  24. #define CORE_MOD 0x200
  25. #define GFX_MOD 0x300
  26. #define WKUP_MOD 0x400
  27. #define PLL_MOD 0x500
  28. /* Chip-specific module offsets */
  29. #define OMAP24XX_DSP_MOD 0x800
  30. #define OMAP2430_MDM_MOD 0xc00
  31. /* IVA2 module is < base on 3430 */
  32. #define OMAP3430_IVA2_MOD -0x800
  33. #define OMAP3430ES2_SGX_MOD GFX_MOD
  34. #define OMAP3430_CCR_MOD PLL_MOD
  35. #define OMAP3430_DSS_MOD 0x600
  36. #define OMAP3430_CAM_MOD 0x700
  37. #define OMAP3430_PER_MOD 0x800
  38. #define OMAP3430_EMU_MOD 0x900
  39. #define OMAP3430_GR_MOD 0xa00
  40. #define OMAP3430_NEON_MOD 0xb00
  41. #define OMAP3430ES2_USBHOST_MOD 0xc00
  42. /* 24XX register bits shared between CM & PRM registers */
  43. /* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
  44. #define OMAP2420_EN_MMC_SHIFT 26
  45. #define OMAP2420_EN_MMC (1 << 26)
  46. #define OMAP24XX_EN_UART2_SHIFT 22
  47. #define OMAP24XX_EN_UART2 (1 << 22)
  48. #define OMAP24XX_EN_UART1_SHIFT 21
  49. #define OMAP24XX_EN_UART1 (1 << 21)
  50. #define OMAP24XX_EN_MCSPI2_SHIFT 18
  51. #define OMAP24XX_EN_MCSPI2 (1 << 18)
  52. #define OMAP24XX_EN_MCSPI1_SHIFT 17
  53. #define OMAP24XX_EN_MCSPI1 (1 << 17)
  54. #define OMAP24XX_EN_MCBSP2_SHIFT 16
  55. #define OMAP24XX_EN_MCBSP2 (1 << 16)
  56. #define OMAP24XX_EN_MCBSP1_SHIFT 15
  57. #define OMAP24XX_EN_MCBSP1 (1 << 15)
  58. #define OMAP24XX_EN_GPT12_SHIFT 14
  59. #define OMAP24XX_EN_GPT12 (1 << 14)
  60. #define OMAP24XX_EN_GPT11_SHIFT 13
  61. #define OMAP24XX_EN_GPT11 (1 << 13)
  62. #define OMAP24XX_EN_GPT10_SHIFT 12
  63. #define OMAP24XX_EN_GPT10 (1 << 12)
  64. #define OMAP24XX_EN_GPT9_SHIFT 11
  65. #define OMAP24XX_EN_GPT9 (1 << 11)
  66. #define OMAP24XX_EN_GPT8_SHIFT 10
  67. #define OMAP24XX_EN_GPT8 (1 << 10)
  68. #define OMAP24XX_EN_GPT7_SHIFT 9
  69. #define OMAP24XX_EN_GPT7 (1 << 9)
  70. #define OMAP24XX_EN_GPT6_SHIFT 8
  71. #define OMAP24XX_EN_GPT6 (1 << 8)
  72. #define OMAP24XX_EN_GPT5_SHIFT 7
  73. #define OMAP24XX_EN_GPT5 (1 << 7)
  74. #define OMAP24XX_EN_GPT4_SHIFT 6
  75. #define OMAP24XX_EN_GPT4 (1 << 6)
  76. #define OMAP24XX_EN_GPT3_SHIFT 5
  77. #define OMAP24XX_EN_GPT3 (1 << 5)
  78. #define OMAP24XX_EN_GPT2_SHIFT 4
  79. #define OMAP24XX_EN_GPT2 (1 << 4)
  80. #define OMAP2420_EN_VLYNQ_SHIFT 3
  81. #define OMAP2420_EN_VLYNQ (1 << 3)
  82. /* CM_FCLKEN2_CORE, CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
  83. #define OMAP2430_EN_GPIO5_SHIFT 10
  84. #define OMAP2430_EN_GPIO5 (1 << 10)
  85. #define OMAP2430_EN_MCSPI3_SHIFT 9
  86. #define OMAP2430_EN_MCSPI3 (1 << 9)
  87. #define OMAP2430_EN_MMCHS2_SHIFT 8
  88. #define OMAP2430_EN_MMCHS2 (1 << 8)
  89. #define OMAP2430_EN_MMCHS1_SHIFT 7
  90. #define OMAP2430_EN_MMCHS1 (1 << 7)
  91. #define OMAP24XX_EN_UART3_SHIFT 2
  92. #define OMAP24XX_EN_UART3 (1 << 2)
  93. #define OMAP24XX_EN_USB_SHIFT 0
  94. #define OMAP24XX_EN_USB (1 << 0)
  95. /* CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
  96. #define OMAP2430_EN_MDM_INTC_SHIFT 11
  97. #define OMAP2430_EN_MDM_INTC (1 << 11)
  98. #define OMAP2430_EN_USBHS_SHIFT 6
  99. #define OMAP2430_EN_USBHS (1 << 6)
  100. /* CM_IDLEST1_CORE, PM_WKST1_CORE shared bits */
  101. #define OMAP2420_ST_MMC (1 << 26)
  102. #define OMAP24XX_ST_UART2 (1 << 22)
  103. #define OMAP24XX_ST_UART1 (1 << 21)
  104. #define OMAP24XX_ST_MCSPI2 (1 << 18)
  105. #define OMAP24XX_ST_MCSPI1 (1 << 17)
  106. #define OMAP24XX_ST_GPT12 (1 << 14)
  107. #define OMAP24XX_ST_GPT11 (1 << 13)
  108. #define OMAP24XX_ST_GPT10 (1 << 12)
  109. #define OMAP24XX_ST_GPT9 (1 << 11)
  110. #define OMAP24XX_ST_GPT8 (1 << 10)
  111. #define OMAP24XX_ST_GPT7 (1 << 9)
  112. #define OMAP24XX_ST_GPT6 (1 << 8)
  113. #define OMAP24XX_ST_GPT5 (1 << 7)
  114. #define OMAP24XX_ST_GPT4 (1 << 6)
  115. #define OMAP24XX_ST_GPT3 (1 << 5)
  116. #define OMAP24XX_ST_GPT2 (1 << 4)
  117. #define OMAP2420_ST_VLYNQ (1 << 3)
  118. /* CM_IDLEST2_CORE, PM_WKST2_CORE shared bits */
  119. #define OMAP2430_ST_MDM_INTC (1 << 11)
  120. #define OMAP2430_ST_GPIO5 (1 << 10)
  121. #define OMAP2430_ST_MCSPI3 (1 << 9)
  122. #define OMAP2430_ST_MMCHS2 (1 << 8)
  123. #define OMAP2430_ST_MMCHS1 (1 << 7)
  124. #define OMAP2430_ST_USBHS (1 << 6)
  125. #define OMAP24XX_ST_UART3 (1 << 2)
  126. #define OMAP24XX_ST_USB (1 << 0)
  127. /* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
  128. #define OMAP24XX_EN_GPIOS_SHIFT 2
  129. #define OMAP24XX_EN_GPIOS (1 << 2)
  130. #define OMAP24XX_EN_GPT1_SHIFT 0
  131. #define OMAP24XX_EN_GPT1 (1 << 0)
  132. /* PM_WKST_WKUP, CM_IDLEST_WKUP shared bits */
  133. #define OMAP24XX_ST_GPIOS (1 << 2)
  134. #define OMAP24XX_ST_GPT1 (1 << 0)
  135. /* CM_IDLEST_MDM and PM_WKST_MDM shared bits */
  136. #define OMAP2430_ST_MDM (1 << 0)
  137. /* 3430 register bits shared between CM & PRM registers */
  138. /* CM_REVISION, PRM_REVISION shared bits */
  139. #define OMAP3430_REV_SHIFT 0
  140. #define OMAP3430_REV_MASK (0xff << 0)
  141. /* CM_SYSCONFIG, PRM_SYSCONFIG shared bits */
  142. #define OMAP3430_AUTOIDLE (1 << 0)
  143. /* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
  144. #define OMAP3430_EN_MMC2 (1 << 25)
  145. #define OMAP3430_EN_MMC2_SHIFT 25
  146. #define OMAP3430_EN_MMC1 (1 << 24)
  147. #define OMAP3430_EN_MMC1_SHIFT 24
  148. #define OMAP3430_EN_MCSPI4 (1 << 21)
  149. #define OMAP3430_EN_MCSPI4_SHIFT 21
  150. #define OMAP3430_EN_MCSPI3 (1 << 20)
  151. #define OMAP3430_EN_MCSPI3_SHIFT 20
  152. #define OMAP3430_EN_MCSPI2 (1 << 19)
  153. #define OMAP3430_EN_MCSPI2_SHIFT 19
  154. #define OMAP3430_EN_MCSPI1 (1 << 18)
  155. #define OMAP3430_EN_MCSPI1_SHIFT 18
  156. #define OMAP3430_EN_I2C3 (1 << 17)
  157. #define OMAP3430_EN_I2C3_SHIFT 17
  158. #define OMAP3430_EN_I2C2 (1 << 16)
  159. #define OMAP3430_EN_I2C2_SHIFT 16
  160. #define OMAP3430_EN_I2C1 (1 << 15)
  161. #define OMAP3430_EN_I2C1_SHIFT 15
  162. #define OMAP3430_EN_UART2 (1 << 14)
  163. #define OMAP3430_EN_UART2_SHIFT 14
  164. #define OMAP3430_EN_UART1 (1 << 13)
  165. #define OMAP3430_EN_UART1_SHIFT 13
  166. #define OMAP3430_EN_GPT11 (1 << 12)
  167. #define OMAP3430_EN_GPT11_SHIFT 12
  168. #define OMAP3430_EN_GPT10 (1 << 11)
  169. #define OMAP3430_EN_GPT10_SHIFT 11
  170. #define OMAP3430_EN_MCBSP5 (1 << 10)
  171. #define OMAP3430_EN_MCBSP5_SHIFT 10
  172. #define OMAP3430_EN_MCBSP1 (1 << 9)
  173. #define OMAP3430_EN_MCBSP1_SHIFT 9
  174. #define OMAP3430_EN_FSHOSTUSB (1 << 5)
  175. #define OMAP3430_EN_FSHOSTUSB_SHIFT 5
  176. #define OMAP3430_EN_D2D (1 << 3)
  177. #define OMAP3430_EN_D2D_SHIFT 3
  178. /* CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
  179. #define OMAP3430_EN_HSOTGUSB (1 << 4)
  180. #define OMAP3430_EN_HSOTGUSB_SHIFT 4
  181. /* PM_WKST1_CORE, CM_IDLEST1_CORE shared bits */
  182. #define OMAP3430_ST_MMC2 (1 << 25)
  183. #define OMAP3430_ST_MMC1 (1 << 24)
  184. #define OMAP3430_ST_MCSPI4 (1 << 21)
  185. #define OMAP3430_ST_MCSPI3 (1 << 20)
  186. #define OMAP3430_ST_MCSPI2 (1 << 19)
  187. #define OMAP3430_ST_MCSPI1 (1 << 18)
  188. #define OMAP3430_ST_I2C3 (1 << 17)
  189. #define OMAP3430_ST_I2C2 (1 << 16)
  190. #define OMAP3430_ST_I2C1 (1 << 15)
  191. #define OMAP3430_ST_UART2 (1 << 14)
  192. #define OMAP3430_ST_UART1 (1 << 13)
  193. #define OMAP3430_ST_GPT11 (1 << 12)
  194. #define OMAP3430_ST_GPT10 (1 << 11)
  195. #define OMAP3430_ST_MCBSP5 (1 << 10)
  196. #define OMAP3430_ST_MCBSP1 (1 << 9)
  197. #define OMAP3430_ST_FSHOSTUSB (1 << 5)
  198. #define OMAP3430_ST_HSOTGUSB (1 << 4)
  199. #define OMAP3430_ST_D2D (1 << 3)
  200. /* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
  201. #define OMAP3430_EN_GPIO1 (1 << 3)
  202. #define OMAP3430_EN_GPIO1_SHIFT 3
  203. #define OMAP3430_EN_GPT1 (1 << 0)
  204. #define OMAP3430_EN_GPT1_SHIFT 0
  205. /* CM_FCLKEN_WKUP, PM_WKEN_WKUP shared bits */
  206. #define OMAP3430_EN_SR2 (1 << 7)
  207. #define OMAP3430_EN_SR2_SHIFT 7
  208. #define OMAP3430_EN_SR1 (1 << 6)
  209. #define OMAP3430_EN_SR1_SHIFT 6
  210. /* CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
  211. #define OMAP3430_EN_GPT12 (1 << 1)
  212. #define OMAP3430_EN_GPT12_SHIFT 1
  213. /* CM_IDLEST_WKUP, PM_WKST_WKUP shared bits */
  214. #define OMAP3430_ST_SR2 (1 << 7)
  215. #define OMAP3430_ST_SR1 (1 << 6)
  216. #define OMAP3430_ST_GPIO1 (1 << 3)
  217. #define OMAP3430_ST_GPT12 (1 << 1)
  218. #define OMAP3430_ST_GPT1 (1 << 0)
  219. /*
  220. * CM_SLEEPDEP_GFX, CM_SLEEPDEP_DSS, CM_SLEEPDEP_CAM,
  221. * CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_GFX,
  222. * PM_WKDEP_DSS, PM_WKDEP_CAM, PM_WKDEP_PER, PM_WKDEP_NEON shared bits
  223. */
  224. #define OMAP3430_EN_MPU (1 << 1)
  225. #define OMAP3430_EN_MPU_SHIFT 1
  226. /* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER shared bits */
  227. #define OMAP3430_EN_GPIO6 (1 << 17)
  228. #define OMAP3430_EN_GPIO6_SHIFT 17
  229. #define OMAP3430_EN_GPIO5 (1 << 16)
  230. #define OMAP3430_EN_GPIO5_SHIFT 16
  231. #define OMAP3430_EN_GPIO4 (1 << 15)
  232. #define OMAP3430_EN_GPIO4_SHIFT 15
  233. #define OMAP3430_EN_GPIO3 (1 << 14)
  234. #define OMAP3430_EN_GPIO3_SHIFT 14
  235. #define OMAP3430_EN_GPIO2 (1 << 13)
  236. #define OMAP3430_EN_GPIO2_SHIFT 13
  237. #define OMAP3430_EN_UART3 (1 << 11)
  238. #define OMAP3430_EN_UART3_SHIFT 11
  239. #define OMAP3430_EN_GPT9 (1 << 10)
  240. #define OMAP3430_EN_GPT9_SHIFT 10
  241. #define OMAP3430_EN_GPT8 (1 << 9)
  242. #define OMAP3430_EN_GPT8_SHIFT 9
  243. #define OMAP3430_EN_GPT7 (1 << 8)
  244. #define OMAP3430_EN_GPT7_SHIFT 8
  245. #define OMAP3430_EN_GPT6 (1 << 7)
  246. #define OMAP3430_EN_GPT6_SHIFT 7
  247. #define OMAP3430_EN_GPT5 (1 << 6)
  248. #define OMAP3430_EN_GPT5_SHIFT 6
  249. #define OMAP3430_EN_GPT4 (1 << 5)
  250. #define OMAP3430_EN_GPT4_SHIFT 5
  251. #define OMAP3430_EN_GPT3 (1 << 4)
  252. #define OMAP3430_EN_GPT3_SHIFT 4
  253. #define OMAP3430_EN_GPT2 (1 << 3)
  254. #define OMAP3430_EN_GPT2_SHIFT 3
  255. /* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER, PM_WKST_PER shared bits */
  256. /* XXX Possible TI documentation bug: should the PM_WKST_PER EN_* bits
  257. * be ST_* bits instead? */
  258. #define OMAP3430_EN_MCBSP4 (1 << 2)
  259. #define OMAP3430_EN_MCBSP4_SHIFT 2
  260. #define OMAP3430_EN_MCBSP3 (1 << 1)
  261. #define OMAP3430_EN_MCBSP3_SHIFT 1
  262. #define OMAP3430_EN_MCBSP2 (1 << 0)
  263. #define OMAP3430_EN_MCBSP2_SHIFT 0
  264. /* CM_IDLEST_PER, PM_WKST_PER shared bits */
  265. #define OMAP3430_ST_GPIO6 (1 << 17)
  266. #define OMAP3430_ST_GPIO5 (1 << 16)
  267. #define OMAP3430_ST_GPIO4 (1 << 15)
  268. #define OMAP3430_ST_GPIO3 (1 << 14)
  269. #define OMAP3430_ST_GPIO2 (1 << 13)
  270. #define OMAP3430_ST_UART3 (1 << 11)
  271. #define OMAP3430_ST_GPT9 (1 << 10)
  272. #define OMAP3430_ST_GPT8 (1 << 9)
  273. #define OMAP3430_ST_GPT7 (1 << 8)
  274. #define OMAP3430_ST_GPT6 (1 << 7)
  275. #define OMAP3430_ST_GPT5 (1 << 6)
  276. #define OMAP3430_ST_GPT4 (1 << 5)
  277. #define OMAP3430_ST_GPT3 (1 << 4)
  278. #define OMAP3430_ST_GPT2 (1 << 3)
  279. /* CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_MPU, PM_WKDEP_PER shared bits */
  280. #define OMAP3430_EN_CORE (1 << 0)
  281. #endif