clock34xx.h 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Virtual clocks are introduced as a convenient tools.
  5. * They are sources for other clocks and not supposed
  6. * to be requested from drivers directly.
  7. *
  8. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  9. * Copyright (C) 2007-2008 Nokia Corporation
  10. *
  11. * Written by Paul Walmsley
  12. */
  13. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  14. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  15. #include <asm/arch/control.h>
  16. #include "clock.h"
  17. #include "cm.h"
  18. #include "cm-regbits-34xx.h"
  19. #include "prm.h"
  20. #include "prm-regbits-34xx.h"
  21. static void omap3_dpll_recalc(struct clk *clk);
  22. static void omap3_clkoutx2_recalc(struct clk *clk);
  23. /*
  24. * DPLL1 supplies clock to the MPU.
  25. * DPLL2 supplies clock to the IVA2.
  26. * DPLL3 supplies CORE domain clocks.
  27. * DPLL4 supplies peripheral clocks.
  28. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  29. */
  30. /* PRM CLOCKS */
  31. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  32. static struct clk omap_32k_fck = {
  33. .name = "omap_32k_fck",
  34. .rate = 32768,
  35. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  36. ALWAYS_ENABLED,
  37. .recalc = &propagate_rate,
  38. };
  39. static struct clk secure_32k_fck = {
  40. .name = "secure_32k_fck",
  41. .rate = 32768,
  42. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  43. ALWAYS_ENABLED,
  44. .recalc = &propagate_rate,
  45. };
  46. /* Virtual source clocks for osc_sys_ck */
  47. static struct clk virt_12m_ck = {
  48. .name = "virt_12m_ck",
  49. .rate = 12000000,
  50. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  51. ALWAYS_ENABLED,
  52. .recalc = &propagate_rate,
  53. };
  54. static struct clk virt_13m_ck = {
  55. .name = "virt_13m_ck",
  56. .rate = 13000000,
  57. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  58. ALWAYS_ENABLED,
  59. .recalc = &propagate_rate,
  60. };
  61. static struct clk virt_16_8m_ck = {
  62. .name = "virt_16_8m_ck",
  63. .rate = 16800000,
  64. .flags = CLOCK_IN_OMAP3430ES2 | RATE_FIXED | RATE_PROPAGATES |
  65. ALWAYS_ENABLED,
  66. .recalc = &propagate_rate,
  67. };
  68. static struct clk virt_19_2m_ck = {
  69. .name = "virt_19_2m_ck",
  70. .rate = 19200000,
  71. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  72. ALWAYS_ENABLED,
  73. .recalc = &propagate_rate,
  74. };
  75. static struct clk virt_26m_ck = {
  76. .name = "virt_26m_ck",
  77. .rate = 26000000,
  78. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  79. ALWAYS_ENABLED,
  80. .recalc = &propagate_rate,
  81. };
  82. static struct clk virt_38_4m_ck = {
  83. .name = "virt_38_4m_ck",
  84. .rate = 38400000,
  85. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  86. ALWAYS_ENABLED,
  87. .recalc = &propagate_rate,
  88. };
  89. static const struct clksel_rate osc_sys_12m_rates[] = {
  90. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  91. { .div = 0 }
  92. };
  93. static const struct clksel_rate osc_sys_13m_rates[] = {
  94. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  95. { .div = 0 }
  96. };
  97. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  98. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  102. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_26m_rates[] = {
  106. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  110. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel osc_sys_clksel[] = {
  114. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  115. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  116. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  117. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  118. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  119. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  120. { .parent = NULL },
  121. };
  122. /* Oscillator clock */
  123. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  124. static struct clk osc_sys_ck = {
  125. .name = "osc_sys_ck",
  126. .init = &omap2_init_clksel_parent,
  127. .clksel_reg = OMAP3430_PRM_CLKSEL,
  128. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  129. .clksel = osc_sys_clksel,
  130. /* REVISIT: deal with autoextclkmode? */
  131. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  132. ALWAYS_ENABLED,
  133. .recalc = &omap2_clksel_recalc,
  134. };
  135. static const struct clksel_rate div2_rates[] = {
  136. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  137. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  138. { .div = 0 }
  139. };
  140. static const struct clksel sys_clksel[] = {
  141. { .parent = &osc_sys_ck, .rates = div2_rates },
  142. { .parent = NULL }
  143. };
  144. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  145. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  146. static struct clk sys_ck = {
  147. .name = "sys_ck",
  148. .parent = &osc_sys_ck,
  149. .init = &omap2_init_clksel_parent,
  150. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  151. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  152. .clksel = sys_clksel,
  153. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  154. .recalc = &omap2_clksel_recalc,
  155. };
  156. static struct clk sys_altclk = {
  157. .name = "sys_altclk",
  158. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  159. .recalc = &propagate_rate,
  160. };
  161. /* Optional external clock input for some McBSPs */
  162. static struct clk mcbsp_clks = {
  163. .name = "mcbsp_clks",
  164. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  165. .recalc = &propagate_rate,
  166. };
  167. /* PRM EXTERNAL CLOCK OUTPUT */
  168. static struct clk sys_clkout1 = {
  169. .name = "sys_clkout1",
  170. .parent = &osc_sys_ck,
  171. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  172. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  173. .flags = CLOCK_IN_OMAP343X,
  174. .recalc = &followparent_recalc,
  175. };
  176. /* DPLLS */
  177. /* CM CLOCKS */
  178. static const struct clksel_rate dpll_bypass_rates[] = {
  179. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  180. { .div = 0 }
  181. };
  182. static const struct clksel_rate dpll_locked_rates[] = {
  183. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  184. { .div = 0 }
  185. };
  186. static const struct clksel_rate div16_dpll_rates[] = {
  187. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  188. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  189. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  190. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  191. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  192. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  193. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  194. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  195. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  196. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  197. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  198. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  199. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  200. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  201. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  202. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  203. { .div = 0 }
  204. };
  205. /* DPLL1 */
  206. /* MPU clock source */
  207. /* Type: DPLL */
  208. static const struct dpll_data dpll1_dd = {
  209. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  210. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  211. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  212. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  213. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  214. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  215. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  216. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  217. };
  218. static struct clk dpll1_ck = {
  219. .name = "dpll1_ck",
  220. .parent = &sys_ck,
  221. .dpll_data = &dpll1_dd,
  222. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  223. .recalc = &omap3_dpll_recalc,
  224. };
  225. /*
  226. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  227. * DPLL isn't bypassed.
  228. */
  229. static struct clk dpll1_x2_ck = {
  230. .name = "dpll1_x2_ck",
  231. .parent = &dpll1_ck,
  232. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  233. PARENT_CONTROLS_CLOCK,
  234. .recalc = &omap3_clkoutx2_recalc,
  235. };
  236. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  237. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  238. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  239. { .parent = NULL }
  240. };
  241. /*
  242. * Does not exist in the TRM - needed to separate the M2 divider from
  243. * bypass selection in mpu_ck
  244. */
  245. static struct clk dpll1_x2m2_ck = {
  246. .name = "dpll1_x2m2_ck",
  247. .parent = &dpll1_x2_ck,
  248. .init = &omap2_init_clksel_parent,
  249. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  250. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  251. .clksel = div16_dpll1_x2m2_clksel,
  252. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  253. PARENT_CONTROLS_CLOCK,
  254. .recalc = &omap2_clksel_recalc,
  255. };
  256. /* DPLL2 */
  257. /* IVA2 clock source */
  258. /* Type: DPLL */
  259. static const struct dpll_data dpll2_dd = {
  260. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  261. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  262. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  263. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  264. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  265. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  266. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  267. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  268. };
  269. static struct clk dpll2_ck = {
  270. .name = "dpll2_ck",
  271. .parent = &sys_ck,
  272. .dpll_data = &dpll2_dd,
  273. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  274. .recalc = &omap3_dpll_recalc,
  275. };
  276. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  277. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  278. { .parent = NULL }
  279. };
  280. /*
  281. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  282. * or CLKOUTX2. CLKOUT seems most plausible.
  283. */
  284. static struct clk dpll2_m2_ck = {
  285. .name = "dpll2_m2_ck",
  286. .parent = &dpll2_ck,
  287. .init = &omap2_init_clksel_parent,
  288. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  289. OMAP3430_CM_CLKSEL2_PLL),
  290. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  291. .clksel = div16_dpll2_m2x2_clksel,
  292. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  293. PARENT_CONTROLS_CLOCK,
  294. .recalc = &omap2_clksel_recalc,
  295. };
  296. /* DPLL3 */
  297. /* Source clock for all interfaces and for some device fclks */
  298. /* Type: DPLL */
  299. static const struct dpll_data dpll3_dd = {
  300. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  301. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  302. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  303. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  304. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  305. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  306. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  307. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  308. };
  309. static struct clk dpll3_ck = {
  310. .name = "dpll3_ck",
  311. .parent = &sys_ck,
  312. .dpll_data = &dpll3_dd,
  313. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  314. .recalc = &omap3_dpll_recalc,
  315. };
  316. /*
  317. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  318. * DPLL isn't bypassed
  319. */
  320. static struct clk dpll3_x2_ck = {
  321. .name = "dpll3_x2_ck",
  322. .parent = &dpll3_ck,
  323. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  324. PARENT_CONTROLS_CLOCK,
  325. .recalc = &omap3_clkoutx2_recalc,
  326. };
  327. static const struct clksel_rate div31_dpll3_rates[] = {
  328. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  329. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  330. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  331. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  332. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  333. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  334. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  335. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  336. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  337. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  338. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  339. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  340. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  341. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  342. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  343. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  344. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  345. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  346. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  347. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  348. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  349. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  350. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  351. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  352. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  353. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  354. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  355. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  356. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  357. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  358. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  359. { .div = 0 },
  360. };
  361. static const struct clksel div31_dpll3m2_clksel[] = {
  362. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  363. { .parent = NULL }
  364. };
  365. /*
  366. * DPLL3 output M2
  367. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  368. * that code is ready, this should remain a 'read-only' clksel clock.
  369. */
  370. static struct clk dpll3_m2_ck = {
  371. .name = "dpll3_m2_ck",
  372. .parent = &dpll3_ck,
  373. .init = &omap2_init_clksel_parent,
  374. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  375. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  376. .clksel = div31_dpll3m2_clksel,
  377. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  378. PARENT_CONTROLS_CLOCK,
  379. .recalc = &omap2_clksel_recalc,
  380. };
  381. static const struct clksel core_ck_clksel[] = {
  382. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  383. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  384. { .parent = NULL }
  385. };
  386. static struct clk core_ck = {
  387. .name = "core_ck",
  388. .init = &omap2_init_clksel_parent,
  389. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  390. .clksel_mask = OMAP3430_ST_CORE_CLK,
  391. .clksel = core_ck_clksel,
  392. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  393. PARENT_CONTROLS_CLOCK,
  394. .recalc = &omap2_clksel_recalc,
  395. };
  396. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  397. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  398. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  399. { .parent = NULL }
  400. };
  401. static struct clk dpll3_m2x2_ck = {
  402. .name = "dpll3_m2x2_ck",
  403. .init = &omap2_init_clksel_parent,
  404. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  405. .clksel_mask = OMAP3430_ST_CORE_CLK,
  406. .clksel = dpll3_m2x2_ck_clksel,
  407. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  408. PARENT_CONTROLS_CLOCK,
  409. .recalc = &omap2_clksel_recalc,
  410. };
  411. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  412. static const struct clksel div16_dpll3_clksel[] = {
  413. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  414. { .parent = NULL }
  415. };
  416. /* This virtual clock is the source for dpll3_m3x2_ck */
  417. static struct clk dpll3_m3_ck = {
  418. .name = "dpll3_m3_ck",
  419. .parent = &dpll3_ck,
  420. .init = &omap2_init_clksel_parent,
  421. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  422. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  423. .clksel = div16_dpll3_clksel,
  424. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  425. PARENT_CONTROLS_CLOCK,
  426. .recalc = &omap2_clksel_recalc,
  427. };
  428. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  429. static struct clk dpll3_m3x2_ck = {
  430. .name = "dpll3_m3x2_ck",
  431. .parent = &dpll3_m3_ck,
  432. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  433. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  434. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  435. .recalc = &omap3_clkoutx2_recalc,
  436. };
  437. static const struct clksel emu_core_alwon_ck_clksel[] = {
  438. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  439. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  440. { .parent = NULL }
  441. };
  442. static struct clk emu_core_alwon_ck = {
  443. .name = "emu_core_alwon_ck",
  444. .parent = &dpll3_m3x2_ck,
  445. .init = &omap2_init_clksel_parent,
  446. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  447. .clksel_mask = OMAP3430_ST_CORE_CLK,
  448. .clksel = emu_core_alwon_ck_clksel,
  449. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  450. PARENT_CONTROLS_CLOCK,
  451. .recalc = &omap2_clksel_recalc,
  452. };
  453. /* DPLL4 */
  454. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  455. /* Type: DPLL */
  456. static const struct dpll_data dpll4_dd = {
  457. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  458. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  459. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  460. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  461. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  462. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  463. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  464. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  465. };
  466. static struct clk dpll4_ck = {
  467. .name = "dpll4_ck",
  468. .parent = &sys_ck,
  469. .dpll_data = &dpll4_dd,
  470. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  471. .recalc = &omap3_dpll_recalc,
  472. };
  473. /*
  474. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  475. * DPLL isn't bypassed --
  476. * XXX does this serve any downstream clocks?
  477. */
  478. static struct clk dpll4_x2_ck = {
  479. .name = "dpll4_x2_ck",
  480. .parent = &dpll4_ck,
  481. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  482. PARENT_CONTROLS_CLOCK,
  483. .recalc = &omap3_clkoutx2_recalc,
  484. };
  485. static const struct clksel div16_dpll4_clksel[] = {
  486. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  487. { .parent = NULL }
  488. };
  489. /* This virtual clock is the source for dpll4_m2x2_ck */
  490. static struct clk dpll4_m2_ck = {
  491. .name = "dpll4_m2_ck",
  492. .parent = &dpll4_ck,
  493. .init = &omap2_init_clksel_parent,
  494. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  495. .clksel_mask = OMAP3430_DIV_96M_MASK,
  496. .clksel = div16_dpll4_clksel,
  497. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  498. PARENT_CONTROLS_CLOCK,
  499. .recalc = &omap2_clksel_recalc,
  500. };
  501. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  502. static struct clk dpll4_m2x2_ck = {
  503. .name = "dpll4_m2x2_ck",
  504. .parent = &dpll4_m2_ck,
  505. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  506. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  507. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  508. .recalc = &omap3_clkoutx2_recalc,
  509. };
  510. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  511. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  512. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  513. { .parent = NULL }
  514. };
  515. static struct clk omap_96m_alwon_fck = {
  516. .name = "omap_96m_alwon_fck",
  517. .parent = &dpll4_m2x2_ck,
  518. .init = &omap2_init_clksel_parent,
  519. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  520. .clksel_mask = OMAP3430_ST_PERIPH_CLK,
  521. .clksel = omap_96m_alwon_fck_clksel,
  522. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  523. PARENT_CONTROLS_CLOCK,
  524. .recalc = &omap2_clksel_recalc,
  525. };
  526. static struct clk omap_96m_fck = {
  527. .name = "omap_96m_fck",
  528. .parent = &omap_96m_alwon_fck,
  529. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  530. PARENT_CONTROLS_CLOCK,
  531. .recalc = &followparent_recalc,
  532. };
  533. static const struct clksel cm_96m_fck_clksel[] = {
  534. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  535. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  536. { .parent = NULL }
  537. };
  538. static struct clk cm_96m_fck = {
  539. .name = "cm_96m_fck",
  540. .parent = &dpll4_m2x2_ck,
  541. .init = &omap2_init_clksel_parent,
  542. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  543. .clksel_mask = OMAP3430_ST_PERIPH_CLK,
  544. .clksel = cm_96m_fck_clksel,
  545. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  546. PARENT_CONTROLS_CLOCK,
  547. .recalc = &omap2_clksel_recalc,
  548. };
  549. /* This virtual clock is the source for dpll4_m3x2_ck */
  550. static struct clk dpll4_m3_ck = {
  551. .name = "dpll4_m3_ck",
  552. .parent = &dpll4_ck,
  553. .init = &omap2_init_clksel_parent,
  554. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  555. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  556. .clksel = div16_dpll4_clksel,
  557. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  558. PARENT_CONTROLS_CLOCK,
  559. .recalc = &omap2_clksel_recalc,
  560. };
  561. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  562. static struct clk dpll4_m3x2_ck = {
  563. .name = "dpll4_m3x2_ck",
  564. .parent = &dpll4_m3_ck,
  565. .init = &omap2_init_clksel_parent,
  566. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  567. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  568. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  569. .recalc = &omap3_clkoutx2_recalc,
  570. };
  571. static const struct clksel virt_omap_54m_fck_clksel[] = {
  572. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  573. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  574. { .parent = NULL }
  575. };
  576. static struct clk virt_omap_54m_fck = {
  577. .name = "virt_omap_54m_fck",
  578. .parent = &dpll4_m3x2_ck,
  579. .init = &omap2_init_clksel_parent,
  580. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  581. .clksel_mask = OMAP3430_ST_PERIPH_CLK,
  582. .clksel = virt_omap_54m_fck_clksel,
  583. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  584. PARENT_CONTROLS_CLOCK,
  585. .recalc = &omap2_clksel_recalc,
  586. };
  587. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  588. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  589. { .div = 0 }
  590. };
  591. static const struct clksel_rate omap_54m_alt_rates[] = {
  592. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  593. { .div = 0 }
  594. };
  595. static const struct clksel omap_54m_clksel[] = {
  596. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  597. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  598. { .parent = NULL }
  599. };
  600. static struct clk omap_54m_fck = {
  601. .name = "omap_54m_fck",
  602. .init = &omap2_init_clksel_parent,
  603. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  604. .clksel_mask = OMAP3430_SOURCE_54M,
  605. .clksel = omap_54m_clksel,
  606. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  607. PARENT_CONTROLS_CLOCK,
  608. .recalc = &omap2_clksel_recalc,
  609. };
  610. static const struct clksel_rate omap_48m_96md2_rates[] = {
  611. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  612. { .div = 0 }
  613. };
  614. static const struct clksel_rate omap_48m_alt_rates[] = {
  615. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  616. { .div = 0 }
  617. };
  618. static const struct clksel omap_48m_clksel[] = {
  619. { .parent = &cm_96m_fck, .rates = omap_48m_96md2_rates },
  620. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  621. { .parent = NULL }
  622. };
  623. static struct clk omap_48m_fck = {
  624. .name = "omap_48m_fck",
  625. .init = &omap2_init_clksel_parent,
  626. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  627. .clksel_mask = OMAP3430_SOURCE_48M,
  628. .clksel = omap_48m_clksel,
  629. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  630. PARENT_CONTROLS_CLOCK,
  631. .recalc = &omap2_clksel_recalc,
  632. };
  633. static struct clk omap_12m_fck = {
  634. .name = "omap_12m_fck",
  635. .parent = &omap_48m_fck,
  636. .fixed_div = 4,
  637. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  638. PARENT_CONTROLS_CLOCK,
  639. .recalc = &omap2_fixed_divisor_recalc,
  640. };
  641. /* This virstual clock is the source for dpll4_m4x2_ck */
  642. static struct clk dpll4_m4_ck = {
  643. .name = "dpll4_m4_ck",
  644. .parent = &dpll4_ck,
  645. .init = &omap2_init_clksel_parent,
  646. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  647. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  648. .clksel = div16_dpll4_clksel,
  649. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  650. PARENT_CONTROLS_CLOCK,
  651. .recalc = &omap2_clksel_recalc,
  652. };
  653. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  654. static struct clk dpll4_m4x2_ck = {
  655. .name = "dpll4_m4x2_ck",
  656. .parent = &dpll4_m4_ck,
  657. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  658. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  659. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  660. .recalc = &omap3_clkoutx2_recalc,
  661. };
  662. /* This virtual clock is the source for dpll4_m5x2_ck */
  663. static struct clk dpll4_m5_ck = {
  664. .name = "dpll4_m5_ck",
  665. .parent = &dpll4_ck,
  666. .init = &omap2_init_clksel_parent,
  667. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  668. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  669. .clksel = div16_dpll4_clksel,
  670. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  671. PARENT_CONTROLS_CLOCK,
  672. .recalc = &omap2_clksel_recalc,
  673. };
  674. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  675. static struct clk dpll4_m5x2_ck = {
  676. .name = "dpll4_m5x2_ck",
  677. .parent = &dpll4_m5_ck,
  678. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  679. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  680. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  681. .recalc = &omap3_clkoutx2_recalc,
  682. };
  683. /* This virtual clock is the source for dpll4_m6x2_ck */
  684. static struct clk dpll4_m6_ck = {
  685. .name = "dpll4_m6_ck",
  686. .parent = &dpll4_ck,
  687. .init = &omap2_init_clksel_parent,
  688. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  689. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  690. .clksel = div16_dpll4_clksel,
  691. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  692. PARENT_CONTROLS_CLOCK,
  693. .recalc = &omap2_clksel_recalc,
  694. };
  695. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  696. static struct clk dpll4_m6x2_ck = {
  697. .name = "dpll4_m6x2_ck",
  698. .parent = &dpll4_m6_ck,
  699. .init = &omap2_init_clksel_parent,
  700. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  701. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  702. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  703. .recalc = &omap3_clkoutx2_recalc,
  704. };
  705. static struct clk emu_per_alwon_ck = {
  706. .name = "emu_per_alwon_ck",
  707. .parent = &dpll4_m6x2_ck,
  708. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  709. PARENT_CONTROLS_CLOCK,
  710. .recalc = &followparent_recalc,
  711. };
  712. /* DPLL5 */
  713. /* Supplies 120MHz clock, USIM source clock */
  714. /* Type: DPLL */
  715. /* 3430ES2 only */
  716. static const struct dpll_data dpll5_dd = {
  717. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  718. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  719. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  720. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  721. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  722. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  723. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  724. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  725. };
  726. static struct clk dpll5_ck = {
  727. .name = "dpll5_ck",
  728. .parent = &sys_ck,
  729. .dpll_data = &dpll5_dd,
  730. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
  731. ALWAYS_ENABLED,
  732. .recalc = &omap3_dpll_recalc,
  733. };
  734. static const struct clksel div16_dpll5_clksel[] = {
  735. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  736. { .parent = NULL }
  737. };
  738. static struct clk dpll5_m2_ck = {
  739. .name = "dpll5_m2_ck",
  740. .parent = &dpll5_ck,
  741. .init = &omap2_init_clksel_parent,
  742. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  743. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  744. .clksel = div16_dpll5_clksel,
  745. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES,
  746. .recalc = &omap2_clksel_recalc,
  747. };
  748. static const struct clksel omap_120m_fck_clksel[] = {
  749. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  750. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  751. { .parent = NULL }
  752. };
  753. static struct clk omap_120m_fck = {
  754. .name = "omap_120m_fck",
  755. .parent = &dpll5_m2_ck,
  756. .init = &omap2_init_clksel_parent,
  757. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  758. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  759. .clksel = omap_120m_fck_clksel,
  760. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
  761. PARENT_CONTROLS_CLOCK,
  762. .recalc = &omap2_clksel_recalc,
  763. };
  764. /* CM EXTERNAL CLOCK OUTPUTS */
  765. static const struct clksel_rate clkout2_src_core_rates[] = {
  766. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  767. { .div = 0 }
  768. };
  769. static const struct clksel_rate clkout2_src_sys_rates[] = {
  770. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  771. { .div = 0 }
  772. };
  773. static const struct clksel_rate clkout2_src_96m_rates[] = {
  774. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  775. { .div = 0 }
  776. };
  777. static const struct clksel_rate clkout2_src_54m_rates[] = {
  778. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  779. { .div = 0 }
  780. };
  781. static const struct clksel clkout2_src_clksel[] = {
  782. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  783. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  784. { .parent = &omap_96m_alwon_fck, .rates = clkout2_src_96m_rates },
  785. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  786. { .parent = NULL }
  787. };
  788. static struct clk clkout2_src_ck = {
  789. .name = "clkout2_src_ck",
  790. .init = &omap2_init_clksel_parent,
  791. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  792. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  793. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  794. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  795. .clksel = clkout2_src_clksel,
  796. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  797. .recalc = &omap2_clksel_recalc,
  798. };
  799. static const struct clksel_rate sys_clkout2_rates[] = {
  800. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  801. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  802. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  803. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  804. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  805. { .div = 0 },
  806. };
  807. static const struct clksel sys_clkout2_clksel[] = {
  808. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  809. { .parent = NULL },
  810. };
  811. static struct clk sys_clkout2 = {
  812. .name = "sys_clkout2",
  813. .init = &omap2_init_clksel_parent,
  814. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  815. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  816. .clksel = sys_clkout2_clksel,
  817. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  818. .recalc = &omap2_clksel_recalc,
  819. };
  820. /* CM OUTPUT CLOCKS */
  821. static struct clk corex2_fck = {
  822. .name = "corex2_fck",
  823. .parent = &dpll3_m2x2_ck,
  824. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  825. PARENT_CONTROLS_CLOCK,
  826. .recalc = &followparent_recalc,
  827. };
  828. /* DPLL power domain clock controls */
  829. static const struct clksel div2_core_clksel[] = {
  830. { .parent = &core_ck, .rates = div2_rates },
  831. { .parent = NULL }
  832. };
  833. /*
  834. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  835. * may be inconsistent here?
  836. */
  837. static struct clk dpll1_fck = {
  838. .name = "dpll1_fck",
  839. .parent = &core_ck,
  840. .init = &omap2_init_clksel_parent,
  841. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  842. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  843. .clksel = div2_core_clksel,
  844. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  845. PARENT_CONTROLS_CLOCK,
  846. .recalc = &omap2_clksel_recalc,
  847. };
  848. /*
  849. * MPU clksel:
  850. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  851. * derives from the high-frequency bypass clock originating from DPLL3,
  852. * called 'dpll1_fck'
  853. */
  854. static const struct clksel mpu_clksel[] = {
  855. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  856. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  857. { .parent = NULL }
  858. };
  859. static struct clk mpu_ck = {
  860. .name = "mpu_ck",
  861. .parent = &dpll1_x2m2_ck,
  862. .init = &omap2_init_clksel_parent,
  863. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  864. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  865. .clksel = mpu_clksel,
  866. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  867. PARENT_CONTROLS_CLOCK,
  868. .recalc = &omap2_clksel_recalc,
  869. };
  870. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  871. static const struct clksel_rate arm_fck_rates[] = {
  872. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  873. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  874. { .div = 0 },
  875. };
  876. static const struct clksel arm_fck_clksel[] = {
  877. { .parent = &mpu_ck, .rates = arm_fck_rates },
  878. { .parent = NULL }
  879. };
  880. static struct clk arm_fck = {
  881. .name = "arm_fck",
  882. .parent = &mpu_ck,
  883. .init = &omap2_init_clksel_parent,
  884. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  885. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  886. .clksel = arm_fck_clksel,
  887. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  888. PARENT_CONTROLS_CLOCK,
  889. .recalc = &omap2_clksel_recalc,
  890. };
  891. /*
  892. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  893. * although it is referenced - so this is a guess
  894. */
  895. static struct clk emu_mpu_alwon_ck = {
  896. .name = "emu_mpu_alwon_ck",
  897. .parent = &mpu_ck,
  898. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  899. PARENT_CONTROLS_CLOCK,
  900. .recalc = &followparent_recalc,
  901. };
  902. static struct clk dpll2_fck = {
  903. .name = "dpll2_fck",
  904. .parent = &core_ck,
  905. .init = &omap2_init_clksel_parent,
  906. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  907. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  908. .clksel = div2_core_clksel,
  909. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  910. PARENT_CONTROLS_CLOCK,
  911. .recalc = &omap2_clksel_recalc,
  912. };
  913. /*
  914. * IVA2 clksel:
  915. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  916. * derives from the high-frequency bypass clock originating from DPLL3,
  917. * called 'dpll2_fck'
  918. */
  919. static const struct clksel iva2_clksel[] = {
  920. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  921. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  922. { .parent = NULL }
  923. };
  924. static struct clk iva2_ck = {
  925. .name = "iva2_ck",
  926. .parent = &dpll2_m2_ck,
  927. .init = &omap2_init_clksel_parent,
  928. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  929. OMAP3430_CM_IDLEST_PLL),
  930. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  931. .clksel = iva2_clksel,
  932. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  933. PARENT_CONTROLS_CLOCK,
  934. .recalc = &omap2_clksel_recalc,
  935. };
  936. /* Common interface clocks */
  937. static struct clk l3_ick = {
  938. .name = "l3_ick",
  939. .parent = &core_ck,
  940. .init = &omap2_init_clksel_parent,
  941. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  942. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  943. .clksel = div2_core_clksel,
  944. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  945. PARENT_CONTROLS_CLOCK,
  946. .recalc = &omap2_clksel_recalc,
  947. };
  948. static const struct clksel div2_l3_clksel[] = {
  949. { .parent = &l3_ick, .rates = div2_rates },
  950. { .parent = NULL }
  951. };
  952. static struct clk l4_ick = {
  953. .name = "l4_ick",
  954. .parent = &l3_ick,
  955. .init = &omap2_init_clksel_parent,
  956. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  957. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  958. .clksel = div2_l3_clksel,
  959. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  960. PARENT_CONTROLS_CLOCK,
  961. .recalc = &omap2_clksel_recalc,
  962. };
  963. static const struct clksel div2_l4_clksel[] = {
  964. { .parent = &l4_ick, .rates = div2_rates },
  965. { .parent = NULL }
  966. };
  967. static struct clk rm_ick = {
  968. .name = "rm_ick",
  969. .parent = &l4_ick,
  970. .init = &omap2_init_clksel_parent,
  971. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  972. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  973. .clksel = div2_l4_clksel,
  974. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  975. .recalc = &omap2_clksel_recalc,
  976. };
  977. /* GFX power domain */
  978. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  979. static const struct clksel gfx_l3_clksel[] = {
  980. { .parent = &l3_ick, .rates = gfx_l3_rates },
  981. { .parent = NULL }
  982. };
  983. static struct clk gfx_l3_fck = {
  984. .name = "gfx_l3_fck",
  985. .parent = &l3_ick,
  986. .init = &omap2_init_clksel_parent,
  987. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  988. .enable_bit = OMAP_EN_GFX_SHIFT,
  989. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  990. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  991. .clksel = gfx_l3_clksel,
  992. .flags = CLOCK_IN_OMAP3430ES1 | RATE_PROPAGATES,
  993. .recalc = &omap2_clksel_recalc,
  994. };
  995. static struct clk gfx_l3_ick = {
  996. .name = "gfx_l3_ick",
  997. .parent = &l3_ick,
  998. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  999. .enable_bit = OMAP_EN_GFX_SHIFT,
  1000. .flags = CLOCK_IN_OMAP3430ES1,
  1001. .recalc = &followparent_recalc,
  1002. };
  1003. static struct clk gfx_cg1_ck = {
  1004. .name = "gfx_cg1_ck",
  1005. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1006. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1007. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1008. .flags = CLOCK_IN_OMAP3430ES1,
  1009. .recalc = &followparent_recalc,
  1010. };
  1011. static struct clk gfx_cg2_ck = {
  1012. .name = "gfx_cg2_ck",
  1013. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1014. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1015. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1016. .flags = CLOCK_IN_OMAP3430ES1,
  1017. .recalc = &followparent_recalc,
  1018. };
  1019. /* SGX power domain - 3430ES2 only */
  1020. static const struct clksel_rate sgx_core_rates[] = {
  1021. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1022. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1023. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1024. { .div = 0 },
  1025. };
  1026. static const struct clksel_rate sgx_96m_rates[] = {
  1027. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1028. { .div = 0 },
  1029. };
  1030. static const struct clksel sgx_clksel[] = {
  1031. { .parent = &core_ck, .rates = sgx_core_rates },
  1032. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1033. { .parent = NULL },
  1034. };
  1035. static struct clk sgx_fck = {
  1036. .name = "sgx_fck",
  1037. .init = &omap2_init_clksel_parent,
  1038. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1039. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1040. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1041. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1042. .clksel = sgx_clksel,
  1043. .flags = CLOCK_IN_OMAP3430ES2,
  1044. .recalc = &omap2_clksel_recalc,
  1045. };
  1046. static struct clk sgx_ick = {
  1047. .name = "sgx_ick",
  1048. .parent = &l3_ick,
  1049. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1050. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1051. .flags = CLOCK_IN_OMAP3430ES2,
  1052. .recalc = &followparent_recalc,
  1053. };
  1054. /* CORE power domain */
  1055. static struct clk d2d_26m_fck = {
  1056. .name = "d2d_26m_fck",
  1057. .parent = &sys_ck,
  1058. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1059. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1060. .flags = CLOCK_IN_OMAP3430ES1,
  1061. .recalc = &followparent_recalc,
  1062. };
  1063. static const struct clksel omap343x_gpt_clksel[] = {
  1064. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1065. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1066. { .parent = NULL}
  1067. };
  1068. static struct clk gpt10_fck = {
  1069. .name = "gpt10_fck",
  1070. .parent = &sys_ck,
  1071. .init = &omap2_init_clksel_parent,
  1072. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1073. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1074. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1075. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1076. .clksel = omap343x_gpt_clksel,
  1077. .flags = CLOCK_IN_OMAP343X,
  1078. .recalc = &omap2_clksel_recalc,
  1079. };
  1080. static struct clk gpt11_fck = {
  1081. .name = "gpt11_fck",
  1082. .parent = &sys_ck,
  1083. .init = &omap2_init_clksel_parent,
  1084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1085. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1086. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1087. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1088. .clksel = omap343x_gpt_clksel,
  1089. .flags = CLOCK_IN_OMAP343X,
  1090. .recalc = &omap2_clksel_recalc,
  1091. };
  1092. static struct clk cpefuse_fck = {
  1093. .name = "cpefuse_fck",
  1094. .parent = &sys_ck,
  1095. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1096. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1097. .flags = CLOCK_IN_OMAP3430ES2,
  1098. .recalc = &followparent_recalc,
  1099. };
  1100. static struct clk ts_fck = {
  1101. .name = "ts_fck",
  1102. .parent = &omap_32k_fck,
  1103. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1104. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1105. .flags = CLOCK_IN_OMAP3430ES2,
  1106. .recalc = &followparent_recalc,
  1107. };
  1108. static struct clk usbtll_fck = {
  1109. .name = "usbtll_fck",
  1110. .parent = &omap_120m_fck,
  1111. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1112. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1113. .flags = CLOCK_IN_OMAP3430ES2,
  1114. .recalc = &followparent_recalc,
  1115. };
  1116. /* CORE 96M FCLK-derived clocks */
  1117. static struct clk core_96m_fck = {
  1118. .name = "core_96m_fck",
  1119. .parent = &omap_96m_fck,
  1120. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1121. PARENT_CONTROLS_CLOCK,
  1122. .recalc = &followparent_recalc,
  1123. };
  1124. static struct clk mmchs3_fck = {
  1125. .name = "mmchs_fck",
  1126. .id = 3,
  1127. .parent = &core_96m_fck,
  1128. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1129. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1130. .flags = CLOCK_IN_OMAP3430ES2,
  1131. .recalc = &followparent_recalc,
  1132. };
  1133. static struct clk mmchs2_fck = {
  1134. .name = "mmchs_fck",
  1135. .id = 2,
  1136. .parent = &core_96m_fck,
  1137. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1138. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1139. .flags = CLOCK_IN_OMAP343X,
  1140. .recalc = &followparent_recalc,
  1141. };
  1142. static struct clk mspro_fck = {
  1143. .name = "mspro_fck",
  1144. .parent = &core_96m_fck,
  1145. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1146. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1147. .flags = CLOCK_IN_OMAP343X,
  1148. .recalc = &followparent_recalc,
  1149. };
  1150. static struct clk mmchs1_fck = {
  1151. .name = "mmchs_fck",
  1152. .id = 1,
  1153. .parent = &core_96m_fck,
  1154. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1155. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1156. .flags = CLOCK_IN_OMAP343X,
  1157. .recalc = &followparent_recalc,
  1158. };
  1159. static struct clk i2c3_fck = {
  1160. .name = "i2c_fck",
  1161. .id = 3,
  1162. .parent = &core_96m_fck,
  1163. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1164. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1165. .flags = CLOCK_IN_OMAP343X,
  1166. .recalc = &followparent_recalc,
  1167. };
  1168. static struct clk i2c2_fck = {
  1169. .name = "i2c_fck",
  1170. .id = 2,
  1171. .parent = &core_96m_fck,
  1172. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1173. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1174. .flags = CLOCK_IN_OMAP343X,
  1175. .recalc = &followparent_recalc,
  1176. };
  1177. static struct clk i2c1_fck = {
  1178. .name = "i2c_fck",
  1179. .id = 1,
  1180. .parent = &core_96m_fck,
  1181. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1182. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1183. .flags = CLOCK_IN_OMAP343X,
  1184. .recalc = &followparent_recalc,
  1185. };
  1186. /*
  1187. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1188. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1189. */
  1190. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1191. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1192. { .div = 0 }
  1193. };
  1194. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1195. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1196. { .div = 0 }
  1197. };
  1198. static const struct clksel mcbsp_15_clksel[] = {
  1199. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1200. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1201. { .parent = NULL }
  1202. };
  1203. static struct clk mcbsp5_fck = {
  1204. .name = "mcbsp5_fck",
  1205. .init = &omap2_init_clksel_parent,
  1206. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1207. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1208. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1209. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1210. .clksel = mcbsp_15_clksel,
  1211. .flags = CLOCK_IN_OMAP343X,
  1212. .recalc = &omap2_clksel_recalc,
  1213. };
  1214. static struct clk mcbsp1_fck = {
  1215. .name = "mcbsp1_fck",
  1216. .init = &omap2_init_clksel_parent,
  1217. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1218. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1219. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1220. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1221. .clksel = mcbsp_15_clksel,
  1222. .flags = CLOCK_IN_OMAP343X,
  1223. .recalc = &omap2_clksel_recalc,
  1224. };
  1225. /* CORE_48M_FCK-derived clocks */
  1226. static struct clk core_48m_fck = {
  1227. .name = "core_48m_fck",
  1228. .parent = &omap_48m_fck,
  1229. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1230. PARENT_CONTROLS_CLOCK,
  1231. .recalc = &followparent_recalc,
  1232. };
  1233. static struct clk mcspi4_fck = {
  1234. .name = "mcspi_fck",
  1235. .id = 4,
  1236. .parent = &core_48m_fck,
  1237. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1238. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1239. .flags = CLOCK_IN_OMAP343X,
  1240. .recalc = &followparent_recalc,
  1241. };
  1242. static struct clk mcspi3_fck = {
  1243. .name = "mcspi_fck",
  1244. .id = 3,
  1245. .parent = &core_48m_fck,
  1246. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1247. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1248. .flags = CLOCK_IN_OMAP343X,
  1249. .recalc = &followparent_recalc,
  1250. };
  1251. static struct clk mcspi2_fck = {
  1252. .name = "mcspi_fck",
  1253. .id = 2,
  1254. .parent = &core_48m_fck,
  1255. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1256. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1257. .flags = CLOCK_IN_OMAP343X,
  1258. .recalc = &followparent_recalc,
  1259. };
  1260. static struct clk mcspi1_fck = {
  1261. .name = "mcspi_fck",
  1262. .id = 1,
  1263. .parent = &core_48m_fck,
  1264. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1265. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1266. .flags = CLOCK_IN_OMAP343X,
  1267. .recalc = &followparent_recalc,
  1268. };
  1269. static struct clk uart2_fck = {
  1270. .name = "uart2_fck",
  1271. .parent = &core_48m_fck,
  1272. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1273. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1274. .flags = CLOCK_IN_OMAP343X,
  1275. .recalc = &followparent_recalc,
  1276. };
  1277. static struct clk uart1_fck = {
  1278. .name = "uart1_fck",
  1279. .parent = &core_48m_fck,
  1280. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1281. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1282. .flags = CLOCK_IN_OMAP343X,
  1283. .recalc = &followparent_recalc,
  1284. };
  1285. static struct clk fshostusb_fck = {
  1286. .name = "fshostusb_fck",
  1287. .parent = &core_48m_fck,
  1288. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1289. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1290. .flags = CLOCK_IN_OMAP3430ES1,
  1291. .recalc = &followparent_recalc,
  1292. };
  1293. /* CORE_12M_FCK based clocks */
  1294. static struct clk core_12m_fck = {
  1295. .name = "core_12m_fck",
  1296. .parent = &omap_12m_fck,
  1297. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1298. PARENT_CONTROLS_CLOCK,
  1299. .recalc = &followparent_recalc,
  1300. };
  1301. static struct clk hdq_fck = {
  1302. .name = "hdq_fck",
  1303. .parent = &core_12m_fck,
  1304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1305. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1306. .flags = CLOCK_IN_OMAP343X,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. /* DPLL3-derived clock */
  1310. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1311. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1312. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1313. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1314. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1315. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1316. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1317. { .div = 0 }
  1318. };
  1319. static const struct clksel ssi_ssr_clksel[] = {
  1320. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1321. { .parent = NULL }
  1322. };
  1323. static struct clk ssi_ssr_fck = {
  1324. .name = "ssi_ssr_fck",
  1325. .init = &omap2_init_clksel_parent,
  1326. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1327. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1328. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1329. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1330. .clksel = ssi_ssr_clksel,
  1331. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  1332. .recalc = &omap2_clksel_recalc,
  1333. };
  1334. static struct clk ssi_sst_fck = {
  1335. .name = "ssi_sst_fck",
  1336. .parent = &ssi_ssr_fck,
  1337. .fixed_div = 2,
  1338. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  1339. .recalc = &omap2_fixed_divisor_recalc,
  1340. };
  1341. /* CORE_L3_ICK based clocks */
  1342. static struct clk core_l3_ick = {
  1343. .name = "core_l3_ick",
  1344. .parent = &l3_ick,
  1345. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1346. PARENT_CONTROLS_CLOCK,
  1347. .recalc = &followparent_recalc,
  1348. };
  1349. static struct clk hsotgusb_ick = {
  1350. .name = "hsotgusb_ick",
  1351. .parent = &core_l3_ick,
  1352. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1353. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1354. .flags = CLOCK_IN_OMAP343X,
  1355. .recalc = &followparent_recalc,
  1356. };
  1357. static struct clk sdrc_ick = {
  1358. .name = "sdrc_ick",
  1359. .parent = &core_l3_ick,
  1360. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1361. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1362. .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
  1363. .recalc = &followparent_recalc,
  1364. };
  1365. static struct clk gpmc_fck = {
  1366. .name = "gpmc_fck",
  1367. .parent = &core_l3_ick,
  1368. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK |
  1369. ENABLE_ON_INIT,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. /* SECURITY_L3_ICK based clocks */
  1373. static struct clk security_l3_ick = {
  1374. .name = "security_l3_ick",
  1375. .parent = &l3_ick,
  1376. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1377. PARENT_CONTROLS_CLOCK,
  1378. .recalc = &followparent_recalc,
  1379. };
  1380. static struct clk pka_ick = {
  1381. .name = "pka_ick",
  1382. .parent = &security_l3_ick,
  1383. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1384. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1385. .flags = CLOCK_IN_OMAP343X,
  1386. .recalc = &followparent_recalc,
  1387. };
  1388. /* CORE_L4_ICK based clocks */
  1389. static struct clk core_l4_ick = {
  1390. .name = "core_l4_ick",
  1391. .parent = &l4_ick,
  1392. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1393. PARENT_CONTROLS_CLOCK,
  1394. .recalc = &followparent_recalc,
  1395. };
  1396. static struct clk usbtll_ick = {
  1397. .name = "usbtll_ick",
  1398. .parent = &core_l4_ick,
  1399. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1400. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1401. .flags = CLOCK_IN_OMAP3430ES2,
  1402. .recalc = &followparent_recalc,
  1403. };
  1404. static struct clk mmchs3_ick = {
  1405. .name = "mmchs_ick",
  1406. .id = 3,
  1407. .parent = &core_l4_ick,
  1408. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1409. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1410. .flags = CLOCK_IN_OMAP3430ES2,
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. /* Intersystem Communication Registers - chassis mode only */
  1414. static struct clk icr_ick = {
  1415. .name = "icr_ick",
  1416. .parent = &core_l4_ick,
  1417. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1418. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1419. .flags = CLOCK_IN_OMAP343X,
  1420. .recalc = &followparent_recalc,
  1421. };
  1422. static struct clk aes2_ick = {
  1423. .name = "aes2_ick",
  1424. .parent = &core_l4_ick,
  1425. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1426. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1427. .flags = CLOCK_IN_OMAP343X,
  1428. .recalc = &followparent_recalc,
  1429. };
  1430. static struct clk sha12_ick = {
  1431. .name = "sha12_ick",
  1432. .parent = &core_l4_ick,
  1433. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1434. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1435. .flags = CLOCK_IN_OMAP343X,
  1436. .recalc = &followparent_recalc,
  1437. };
  1438. static struct clk des2_ick = {
  1439. .name = "des2_ick",
  1440. .parent = &core_l4_ick,
  1441. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1442. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1443. .flags = CLOCK_IN_OMAP343X,
  1444. .recalc = &followparent_recalc,
  1445. };
  1446. static struct clk mmchs2_ick = {
  1447. .name = "mmchs_ick",
  1448. .id = 2,
  1449. .parent = &core_l4_ick,
  1450. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1451. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1452. .flags = CLOCK_IN_OMAP343X,
  1453. .recalc = &followparent_recalc,
  1454. };
  1455. static struct clk mmchs1_ick = {
  1456. .name = "mmchs_ick",
  1457. .id = 1,
  1458. .parent = &core_l4_ick,
  1459. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1460. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1461. .flags = CLOCK_IN_OMAP343X,
  1462. .recalc = &followparent_recalc,
  1463. };
  1464. static struct clk mspro_ick = {
  1465. .name = "mspro_ick",
  1466. .parent = &core_l4_ick,
  1467. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1468. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1469. .flags = CLOCK_IN_OMAP343X,
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk hdq_ick = {
  1473. .name = "hdq_ick",
  1474. .parent = &core_l4_ick,
  1475. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1476. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1477. .flags = CLOCK_IN_OMAP343X,
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. static struct clk mcspi4_ick = {
  1481. .name = "mcspi_ick",
  1482. .id = 4,
  1483. .parent = &core_l4_ick,
  1484. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1485. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1486. .flags = CLOCK_IN_OMAP343X,
  1487. .recalc = &followparent_recalc,
  1488. };
  1489. static struct clk mcspi3_ick = {
  1490. .name = "mcspi_ick",
  1491. .id = 3,
  1492. .parent = &core_l4_ick,
  1493. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1494. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1495. .flags = CLOCK_IN_OMAP343X,
  1496. .recalc = &followparent_recalc,
  1497. };
  1498. static struct clk mcspi2_ick = {
  1499. .name = "mcspi_ick",
  1500. .id = 2,
  1501. .parent = &core_l4_ick,
  1502. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1503. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1504. .flags = CLOCK_IN_OMAP343X,
  1505. .recalc = &followparent_recalc,
  1506. };
  1507. static struct clk mcspi1_ick = {
  1508. .name = "mcspi_ick",
  1509. .id = 1,
  1510. .parent = &core_l4_ick,
  1511. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1512. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1513. .flags = CLOCK_IN_OMAP343X,
  1514. .recalc = &followparent_recalc,
  1515. };
  1516. static struct clk i2c3_ick = {
  1517. .name = "i2c_ick",
  1518. .id = 3,
  1519. .parent = &core_l4_ick,
  1520. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1521. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1522. .flags = CLOCK_IN_OMAP343X,
  1523. .recalc = &followparent_recalc,
  1524. };
  1525. static struct clk i2c2_ick = {
  1526. .name = "i2c_ick",
  1527. .id = 2,
  1528. .parent = &core_l4_ick,
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1530. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1531. .flags = CLOCK_IN_OMAP343X,
  1532. .recalc = &followparent_recalc,
  1533. };
  1534. static struct clk i2c1_ick = {
  1535. .name = "i2c_ick",
  1536. .id = 1,
  1537. .parent = &core_l4_ick,
  1538. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1539. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1540. .flags = CLOCK_IN_OMAP343X,
  1541. .recalc = &followparent_recalc,
  1542. };
  1543. static struct clk uart2_ick = {
  1544. .name = "uart2_ick",
  1545. .parent = &core_l4_ick,
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1547. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1548. .flags = CLOCK_IN_OMAP343X,
  1549. .recalc = &followparent_recalc,
  1550. };
  1551. static struct clk uart1_ick = {
  1552. .name = "uart1_ick",
  1553. .parent = &core_l4_ick,
  1554. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1555. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1556. .flags = CLOCK_IN_OMAP343X,
  1557. .recalc = &followparent_recalc,
  1558. };
  1559. static struct clk gpt11_ick = {
  1560. .name = "gpt11_ick",
  1561. .parent = &core_l4_ick,
  1562. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1563. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1564. .flags = CLOCK_IN_OMAP343X,
  1565. .recalc = &followparent_recalc,
  1566. };
  1567. static struct clk gpt10_ick = {
  1568. .name = "gpt10_ick",
  1569. .parent = &core_l4_ick,
  1570. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1571. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1572. .flags = CLOCK_IN_OMAP343X,
  1573. .recalc = &followparent_recalc,
  1574. };
  1575. static struct clk mcbsp5_ick = {
  1576. .name = "mcbsp5_ick",
  1577. .parent = &core_l4_ick,
  1578. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1579. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1580. .flags = CLOCK_IN_OMAP343X,
  1581. .recalc = &followparent_recalc,
  1582. };
  1583. static struct clk mcbsp1_ick = {
  1584. .name = "mcbsp1_ick",
  1585. .parent = &core_l4_ick,
  1586. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1587. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1588. .flags = CLOCK_IN_OMAP343X,
  1589. .recalc = &followparent_recalc,
  1590. };
  1591. static struct clk fac_ick = {
  1592. .name = "fac_ick",
  1593. .parent = &core_l4_ick,
  1594. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1595. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1596. .flags = CLOCK_IN_OMAP3430ES1,
  1597. .recalc = &followparent_recalc,
  1598. };
  1599. static struct clk mailboxes_ick = {
  1600. .name = "mailboxes_ick",
  1601. .parent = &core_l4_ick,
  1602. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1603. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1604. .flags = CLOCK_IN_OMAP343X,
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk omapctrl_ick = {
  1608. .name = "omapctrl_ick",
  1609. .parent = &core_l4_ick,
  1610. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1611. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1612. .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
  1613. .recalc = &followparent_recalc,
  1614. };
  1615. /* SSI_L4_ICK based clocks */
  1616. static struct clk ssi_l4_ick = {
  1617. .name = "ssi_l4_ick",
  1618. .parent = &l4_ick,
  1619. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  1620. .recalc = &followparent_recalc,
  1621. };
  1622. static struct clk ssi_ick = {
  1623. .name = "ssi_ick",
  1624. .parent = &ssi_l4_ick,
  1625. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1626. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1627. .flags = CLOCK_IN_OMAP343X,
  1628. .recalc = &followparent_recalc,
  1629. };
  1630. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1631. * but l4_ick makes more sense to me */
  1632. static const struct clksel usb_l4_clksel[] = {
  1633. { .parent = &l4_ick, .rates = div2_rates },
  1634. { .parent = NULL },
  1635. };
  1636. static struct clk usb_l4_ick = {
  1637. .name = "usb_l4_ick",
  1638. .parent = &l4_ick,
  1639. .init = &omap2_init_clksel_parent,
  1640. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1641. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1642. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1643. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1644. .clksel = usb_l4_clksel,
  1645. .flags = CLOCK_IN_OMAP3430ES1,
  1646. .recalc = &omap2_clksel_recalc,
  1647. };
  1648. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1649. /* SECURITY_L4_ICK2 based clocks */
  1650. static struct clk security_l4_ick2 = {
  1651. .name = "security_l4_ick2",
  1652. .parent = &l4_ick,
  1653. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1654. PARENT_CONTROLS_CLOCK,
  1655. .recalc = &followparent_recalc,
  1656. };
  1657. static struct clk aes1_ick = {
  1658. .name = "aes1_ick",
  1659. .parent = &security_l4_ick2,
  1660. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1661. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1662. .flags = CLOCK_IN_OMAP343X,
  1663. .recalc = &followparent_recalc,
  1664. };
  1665. static struct clk rng_ick = {
  1666. .name = "rng_ick",
  1667. .parent = &security_l4_ick2,
  1668. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1669. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1670. .flags = CLOCK_IN_OMAP343X,
  1671. .recalc = &followparent_recalc,
  1672. };
  1673. static struct clk sha11_ick = {
  1674. .name = "sha11_ick",
  1675. .parent = &security_l4_ick2,
  1676. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1677. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1678. .flags = CLOCK_IN_OMAP343X,
  1679. .recalc = &followparent_recalc,
  1680. };
  1681. static struct clk des1_ick = {
  1682. .name = "des1_ick",
  1683. .parent = &security_l4_ick2,
  1684. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1685. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1686. .flags = CLOCK_IN_OMAP343X,
  1687. .recalc = &followparent_recalc,
  1688. };
  1689. /* DSS */
  1690. static const struct clksel dss1_alwon_fck_clksel[] = {
  1691. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1692. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1693. { .parent = NULL }
  1694. };
  1695. static struct clk dss1_alwon_fck = {
  1696. .name = "dss1_alwon_fck",
  1697. .parent = &dpll4_m4x2_ck,
  1698. .init = &omap2_init_clksel_parent,
  1699. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1700. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1701. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1702. .clksel_mask = OMAP3430_ST_PERIPH_CLK,
  1703. .clksel = dss1_alwon_fck_clksel,
  1704. .flags = CLOCK_IN_OMAP343X,
  1705. .recalc = &omap2_clksel_recalc,
  1706. };
  1707. static struct clk dss_tv_fck = {
  1708. .name = "dss_tv_fck",
  1709. .parent = &omap_54m_fck,
  1710. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1711. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1712. .flags = CLOCK_IN_OMAP343X,
  1713. .recalc = &followparent_recalc,
  1714. };
  1715. static struct clk dss_96m_fck = {
  1716. .name = "dss_96m_fck",
  1717. .parent = &omap_96m_fck,
  1718. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1719. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1720. .flags = CLOCK_IN_OMAP343X,
  1721. .recalc = &followparent_recalc,
  1722. };
  1723. static struct clk dss2_alwon_fck = {
  1724. .name = "dss2_alwon_fck",
  1725. .parent = &sys_ck,
  1726. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1727. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1728. .flags = CLOCK_IN_OMAP343X,
  1729. .recalc = &followparent_recalc,
  1730. };
  1731. static struct clk dss_ick = {
  1732. /* Handles both L3 and L4 clocks */
  1733. .name = "dss_ick",
  1734. .parent = &l4_ick,
  1735. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1736. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1737. .flags = CLOCK_IN_OMAP343X,
  1738. .recalc = &followparent_recalc,
  1739. };
  1740. /* CAM */
  1741. static const struct clksel cam_mclk_clksel[] = {
  1742. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1743. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1744. { .parent = NULL }
  1745. };
  1746. static struct clk cam_mclk = {
  1747. .name = "cam_mclk",
  1748. .parent = &dpll4_m5x2_ck,
  1749. .init = &omap2_init_clksel_parent,
  1750. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1751. .clksel_mask = OMAP3430_ST_PERIPH_CLK,
  1752. .clksel = cam_mclk_clksel,
  1753. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1754. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1755. .flags = CLOCK_IN_OMAP343X,
  1756. .recalc = &omap2_clksel_recalc,
  1757. };
  1758. static struct clk cam_l3_ick = {
  1759. .name = "cam_l3_ick",
  1760. .parent = &l3_ick,
  1761. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1762. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1763. .flags = CLOCK_IN_OMAP343X,
  1764. .recalc = &followparent_recalc,
  1765. };
  1766. static struct clk cam_l4_ick = {
  1767. .name = "cam_l4_ick",
  1768. .parent = &l4_ick,
  1769. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1770. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1771. .flags = CLOCK_IN_OMAP343X,
  1772. .recalc = &followparent_recalc,
  1773. };
  1774. /* USBHOST - 3430ES2 only */
  1775. static struct clk usbhost_120m_fck = {
  1776. .name = "usbhost_120m_fck",
  1777. .parent = &omap_120m_fck,
  1778. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1779. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1780. .flags = CLOCK_IN_OMAP3430ES2,
  1781. .recalc = &followparent_recalc,
  1782. };
  1783. static struct clk usbhost_48m_fck = {
  1784. .name = "usbhost_48m_fck",
  1785. .parent = &omap_48m_fck,
  1786. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1787. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1788. .flags = CLOCK_IN_OMAP3430ES2,
  1789. .recalc = &followparent_recalc,
  1790. };
  1791. static struct clk usbhost_l3_ick = {
  1792. .name = "usbhost_l3_ick",
  1793. .parent = &l3_ick,
  1794. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1795. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1796. .flags = CLOCK_IN_OMAP3430ES2,
  1797. .recalc = &followparent_recalc,
  1798. };
  1799. static struct clk usbhost_l4_ick = {
  1800. .name = "usbhost_l4_ick",
  1801. .parent = &l4_ick,
  1802. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1803. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1804. .flags = CLOCK_IN_OMAP3430ES2,
  1805. .recalc = &followparent_recalc,
  1806. };
  1807. static struct clk usbhost_sar_fck = {
  1808. .name = "usbhost_sar_fck",
  1809. .parent = &osc_sys_ck,
  1810. .enable_reg = OMAP_PRM_REGADDR(OMAP3430ES2_USBHOST_MOD, PM_PWSTCTRL),
  1811. .enable_bit = OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  1812. .flags = CLOCK_IN_OMAP3430ES2,
  1813. .recalc = &followparent_recalc,
  1814. };
  1815. /* WKUP */
  1816. static const struct clksel_rate usim_96m_rates[] = {
  1817. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1818. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1819. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1820. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1821. { .div = 0 },
  1822. };
  1823. static const struct clksel_rate usim_120m_rates[] = {
  1824. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1825. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1826. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1827. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1828. { .div = 0 },
  1829. };
  1830. static const struct clksel usim_clksel[] = {
  1831. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1832. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  1833. { .parent = &sys_ck, .rates = div2_rates },
  1834. { .parent = NULL },
  1835. };
  1836. /* 3430ES2 only */
  1837. static struct clk usim_fck = {
  1838. .name = "usim_fck",
  1839. .init = &omap2_init_clksel_parent,
  1840. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1841. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1842. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1843. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  1844. .clksel = usim_clksel,
  1845. .flags = CLOCK_IN_OMAP3430ES2,
  1846. .recalc = &omap2_clksel_recalc,
  1847. };
  1848. static struct clk gpt1_fck = {
  1849. .name = "gpt1_fck",
  1850. .init = &omap2_init_clksel_parent,
  1851. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1852. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1853. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1854. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  1855. .clksel = omap343x_gpt_clksel,
  1856. .flags = CLOCK_IN_OMAP343X,
  1857. .recalc = &omap2_clksel_recalc,
  1858. };
  1859. static struct clk wkup_32k_fck = {
  1860. .name = "wkup_32k_fck",
  1861. .parent = &omap_32k_fck,
  1862. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  1863. .recalc = &followparent_recalc,
  1864. };
  1865. static struct clk gpio1_fck = {
  1866. .name = "gpio1_fck",
  1867. .parent = &wkup_32k_fck,
  1868. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1869. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1870. .flags = CLOCK_IN_OMAP343X,
  1871. .recalc = &followparent_recalc,
  1872. };
  1873. static struct clk wdt2_fck = {
  1874. .name = "wdt2_fck",
  1875. .parent = &wkup_32k_fck,
  1876. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1877. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1878. .flags = CLOCK_IN_OMAP343X,
  1879. .recalc = &followparent_recalc,
  1880. };
  1881. static struct clk wkup_l4_ick = {
  1882. .name = "wkup_l4_ick",
  1883. .parent = &sys_ck,
  1884. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  1885. .recalc = &followparent_recalc,
  1886. };
  1887. /* 3430ES2 only */
  1888. /* Never specifically named in the TRM, so we have to infer a likely name */
  1889. static struct clk usim_ick = {
  1890. .name = "usim_ick",
  1891. .parent = &wkup_l4_ick,
  1892. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1893. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1894. .flags = CLOCK_IN_OMAP3430ES2,
  1895. .recalc = &followparent_recalc,
  1896. };
  1897. static struct clk wdt2_ick = {
  1898. .name = "wdt2_ick",
  1899. .parent = &wkup_l4_ick,
  1900. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1901. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1902. .flags = CLOCK_IN_OMAP343X,
  1903. .recalc = &followparent_recalc,
  1904. };
  1905. static struct clk wdt1_ick = {
  1906. .name = "wdt1_ick",
  1907. .parent = &wkup_l4_ick,
  1908. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1909. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  1910. .flags = CLOCK_IN_OMAP343X,
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk gpio1_ick = {
  1914. .name = "gpio1_ick",
  1915. .parent = &wkup_l4_ick,
  1916. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1917. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1918. .flags = CLOCK_IN_OMAP343X,
  1919. .recalc = &followparent_recalc,
  1920. };
  1921. static struct clk omap_32ksync_ick = {
  1922. .name = "omap_32ksync_ick",
  1923. .parent = &wkup_l4_ick,
  1924. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1925. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  1926. .flags = CLOCK_IN_OMAP343X,
  1927. .recalc = &followparent_recalc,
  1928. };
  1929. static struct clk gpt12_ick = {
  1930. .name = "gpt12_ick",
  1931. .parent = &wkup_l4_ick,
  1932. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1933. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  1934. .flags = CLOCK_IN_OMAP343X,
  1935. .recalc = &followparent_recalc,
  1936. };
  1937. static struct clk gpt1_ick = {
  1938. .name = "gpt1_ick",
  1939. .parent = &wkup_l4_ick,
  1940. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1941. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1942. .flags = CLOCK_IN_OMAP343X,
  1943. .recalc = &followparent_recalc,
  1944. };
  1945. /* PER clock domain */
  1946. static struct clk per_96m_fck = {
  1947. .name = "per_96m_fck",
  1948. .parent = &omap_96m_alwon_fck,
  1949. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1950. PARENT_CONTROLS_CLOCK,
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk per_48m_fck = {
  1954. .name = "per_48m_fck",
  1955. .parent = &omap_48m_fck,
  1956. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1957. PARENT_CONTROLS_CLOCK,
  1958. .recalc = &followparent_recalc,
  1959. };
  1960. static struct clk uart3_fck = {
  1961. .name = "uart3_fck",
  1962. .parent = &per_48m_fck,
  1963. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1964. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  1965. .flags = CLOCK_IN_OMAP343X,
  1966. .recalc = &followparent_recalc,
  1967. };
  1968. static struct clk gpt2_fck = {
  1969. .name = "gpt2_fck",
  1970. .init = &omap2_init_clksel_parent,
  1971. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1972. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  1973. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1974. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  1975. .clksel = omap343x_gpt_clksel,
  1976. .flags = CLOCK_IN_OMAP343X,
  1977. .recalc = &omap2_clksel_recalc,
  1978. };
  1979. static struct clk gpt3_fck = {
  1980. .name = "gpt3_fck",
  1981. .init = &omap2_init_clksel_parent,
  1982. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1983. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  1984. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1985. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  1986. .clksel = omap343x_gpt_clksel,
  1987. .flags = CLOCK_IN_OMAP343X,
  1988. .recalc = &omap2_clksel_recalc,
  1989. };
  1990. static struct clk gpt4_fck = {
  1991. .name = "gpt4_fck",
  1992. .init = &omap2_init_clksel_parent,
  1993. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1994. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  1995. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1996. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  1997. .clksel = omap343x_gpt_clksel,
  1998. .flags = CLOCK_IN_OMAP343X,
  1999. .recalc = &omap2_clksel_recalc,
  2000. };
  2001. static struct clk gpt5_fck = {
  2002. .name = "gpt5_fck",
  2003. .init = &omap2_init_clksel_parent,
  2004. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2005. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2006. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2007. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2008. .clksel = omap343x_gpt_clksel,
  2009. .flags = CLOCK_IN_OMAP343X,
  2010. .recalc = &omap2_clksel_recalc,
  2011. };
  2012. static struct clk gpt6_fck = {
  2013. .name = "gpt6_fck",
  2014. .init = &omap2_init_clksel_parent,
  2015. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2016. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2017. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2018. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2019. .clksel = omap343x_gpt_clksel,
  2020. .flags = CLOCK_IN_OMAP343X,
  2021. .recalc = &omap2_clksel_recalc,
  2022. };
  2023. static struct clk gpt7_fck = {
  2024. .name = "gpt7_fck",
  2025. .init = &omap2_init_clksel_parent,
  2026. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2027. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2028. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2029. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2030. .clksel = omap343x_gpt_clksel,
  2031. .flags = CLOCK_IN_OMAP343X,
  2032. .recalc = &omap2_clksel_recalc,
  2033. };
  2034. static struct clk gpt8_fck = {
  2035. .name = "gpt8_fck",
  2036. .init = &omap2_init_clksel_parent,
  2037. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2038. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2039. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2040. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2041. .clksel = omap343x_gpt_clksel,
  2042. .flags = CLOCK_IN_OMAP343X,
  2043. .recalc = &omap2_clksel_recalc,
  2044. };
  2045. static struct clk gpt9_fck = {
  2046. .name = "gpt9_fck",
  2047. .init = &omap2_init_clksel_parent,
  2048. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2049. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2050. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2051. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2052. .clksel = omap343x_gpt_clksel,
  2053. .flags = CLOCK_IN_OMAP343X,
  2054. .recalc = &omap2_clksel_recalc,
  2055. };
  2056. static struct clk per_32k_alwon_fck = {
  2057. .name = "per_32k_alwon_fck",
  2058. .parent = &omap_32k_fck,
  2059. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2060. .recalc = &followparent_recalc,
  2061. };
  2062. static struct clk gpio6_fck = {
  2063. .name = "gpio6_fck",
  2064. .parent = &per_32k_alwon_fck,
  2065. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2066. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2067. .flags = CLOCK_IN_OMAP343X,
  2068. .recalc = &followparent_recalc,
  2069. };
  2070. static struct clk gpio5_fck = {
  2071. .name = "gpio5_fck",
  2072. .parent = &per_32k_alwon_fck,
  2073. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2074. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2075. .flags = CLOCK_IN_OMAP343X,
  2076. .recalc = &followparent_recalc,
  2077. };
  2078. static struct clk gpio4_fck = {
  2079. .name = "gpio4_fck",
  2080. .parent = &per_32k_alwon_fck,
  2081. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2082. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2083. .flags = CLOCK_IN_OMAP343X,
  2084. .recalc = &followparent_recalc,
  2085. };
  2086. static struct clk gpio3_fck = {
  2087. .name = "gpio3_fck",
  2088. .parent = &per_32k_alwon_fck,
  2089. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2090. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2091. .flags = CLOCK_IN_OMAP343X,
  2092. .recalc = &followparent_recalc,
  2093. };
  2094. static struct clk gpio2_fck = {
  2095. .name = "gpio2_fck",
  2096. .parent = &per_32k_alwon_fck,
  2097. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2098. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2099. .flags = CLOCK_IN_OMAP343X,
  2100. .recalc = &followparent_recalc,
  2101. };
  2102. static struct clk wdt3_fck = {
  2103. .name = "wdt3_fck",
  2104. .parent = &per_32k_alwon_fck,
  2105. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2106. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2107. .flags = CLOCK_IN_OMAP343X,
  2108. .recalc = &followparent_recalc,
  2109. };
  2110. static struct clk per_l4_ick = {
  2111. .name = "per_l4_ick",
  2112. .parent = &l4_ick,
  2113. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  2114. PARENT_CONTROLS_CLOCK,
  2115. .recalc = &followparent_recalc,
  2116. };
  2117. static struct clk gpio6_ick = {
  2118. .name = "gpio6_ick",
  2119. .parent = &per_l4_ick,
  2120. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2121. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2122. .flags = CLOCK_IN_OMAP343X,
  2123. .recalc = &followparent_recalc,
  2124. };
  2125. static struct clk gpio5_ick = {
  2126. .name = "gpio5_ick",
  2127. .parent = &per_l4_ick,
  2128. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2129. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2130. .flags = CLOCK_IN_OMAP343X,
  2131. .recalc = &followparent_recalc,
  2132. };
  2133. static struct clk gpio4_ick = {
  2134. .name = "gpio4_ick",
  2135. .parent = &per_l4_ick,
  2136. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2137. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2138. .flags = CLOCK_IN_OMAP343X,
  2139. .recalc = &followparent_recalc,
  2140. };
  2141. static struct clk gpio3_ick = {
  2142. .name = "gpio3_ick",
  2143. .parent = &per_l4_ick,
  2144. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2145. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2146. .flags = CLOCK_IN_OMAP343X,
  2147. .recalc = &followparent_recalc,
  2148. };
  2149. static struct clk gpio2_ick = {
  2150. .name = "gpio2_ick",
  2151. .parent = &per_l4_ick,
  2152. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2153. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2154. .flags = CLOCK_IN_OMAP343X,
  2155. .recalc = &followparent_recalc,
  2156. };
  2157. static struct clk wdt3_ick = {
  2158. .name = "wdt3_ick",
  2159. .parent = &per_l4_ick,
  2160. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2161. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2162. .flags = CLOCK_IN_OMAP343X,
  2163. .recalc = &followparent_recalc,
  2164. };
  2165. static struct clk uart3_ick = {
  2166. .name = "uart3_ick",
  2167. .parent = &per_l4_ick,
  2168. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2169. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2170. .flags = CLOCK_IN_OMAP343X,
  2171. .recalc = &followparent_recalc,
  2172. };
  2173. static struct clk gpt9_ick = {
  2174. .name = "gpt9_ick",
  2175. .parent = &per_l4_ick,
  2176. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2177. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2178. .flags = CLOCK_IN_OMAP343X,
  2179. .recalc = &followparent_recalc,
  2180. };
  2181. static struct clk gpt8_ick = {
  2182. .name = "gpt8_ick",
  2183. .parent = &per_l4_ick,
  2184. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2185. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2186. .flags = CLOCK_IN_OMAP343X,
  2187. .recalc = &followparent_recalc,
  2188. };
  2189. static struct clk gpt7_ick = {
  2190. .name = "gpt7_ick",
  2191. .parent = &per_l4_ick,
  2192. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2193. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2194. .flags = CLOCK_IN_OMAP343X,
  2195. .recalc = &followparent_recalc,
  2196. };
  2197. static struct clk gpt6_ick = {
  2198. .name = "gpt6_ick",
  2199. .parent = &per_l4_ick,
  2200. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2201. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2202. .flags = CLOCK_IN_OMAP343X,
  2203. .recalc = &followparent_recalc,
  2204. };
  2205. static struct clk gpt5_ick = {
  2206. .name = "gpt5_ick",
  2207. .parent = &per_l4_ick,
  2208. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2209. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2210. .flags = CLOCK_IN_OMAP343X,
  2211. .recalc = &followparent_recalc,
  2212. };
  2213. static struct clk gpt4_ick = {
  2214. .name = "gpt4_ick",
  2215. .parent = &per_l4_ick,
  2216. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2217. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2218. .flags = CLOCK_IN_OMAP343X,
  2219. .recalc = &followparent_recalc,
  2220. };
  2221. static struct clk gpt3_ick = {
  2222. .name = "gpt3_ick",
  2223. .parent = &per_l4_ick,
  2224. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2225. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2226. .flags = CLOCK_IN_OMAP343X,
  2227. .recalc = &followparent_recalc,
  2228. };
  2229. static struct clk gpt2_ick = {
  2230. .name = "gpt2_ick",
  2231. .parent = &per_l4_ick,
  2232. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2233. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2234. .flags = CLOCK_IN_OMAP343X,
  2235. .recalc = &followparent_recalc,
  2236. };
  2237. static struct clk mcbsp2_ick = {
  2238. .name = "mcbsp2_ick",
  2239. .parent = &per_l4_ick,
  2240. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2241. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2242. .flags = CLOCK_IN_OMAP343X,
  2243. .recalc = &followparent_recalc,
  2244. };
  2245. static struct clk mcbsp3_ick = {
  2246. .name = "mcbsp3_ick",
  2247. .parent = &per_l4_ick,
  2248. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2249. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2250. .flags = CLOCK_IN_OMAP343X,
  2251. .recalc = &followparent_recalc,
  2252. };
  2253. static struct clk mcbsp4_ick = {
  2254. .name = "mcbsp4_ick",
  2255. .parent = &per_l4_ick,
  2256. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2257. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2258. .flags = CLOCK_IN_OMAP343X,
  2259. .recalc = &followparent_recalc,
  2260. };
  2261. static const struct clksel mcbsp_234_clksel[] = {
  2262. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2263. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2264. { .parent = NULL }
  2265. };
  2266. static struct clk mcbsp2_fck = {
  2267. .name = "mcbsp2_fck",
  2268. .init = &omap2_init_clksel_parent,
  2269. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2270. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2271. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2272. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2273. .clksel = mcbsp_234_clksel,
  2274. .flags = CLOCK_IN_OMAP343X,
  2275. .recalc = &omap2_clksel_recalc,
  2276. };
  2277. static struct clk mcbsp3_fck = {
  2278. .name = "mcbsp3_fck",
  2279. .init = &omap2_init_clksel_parent,
  2280. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2281. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2282. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2283. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2284. .clksel = mcbsp_234_clksel,
  2285. .flags = CLOCK_IN_OMAP343X,
  2286. .recalc = &omap2_clksel_recalc,
  2287. };
  2288. static struct clk mcbsp4_fck = {
  2289. .name = "mcbsp4_fck",
  2290. .init = &omap2_init_clksel_parent,
  2291. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2292. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2293. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2294. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2295. .clksel = mcbsp_234_clksel,
  2296. .flags = CLOCK_IN_OMAP343X,
  2297. .recalc = &omap2_clksel_recalc,
  2298. };
  2299. /* EMU clocks */
  2300. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2301. static const struct clksel_rate emu_src_sys_rates[] = {
  2302. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2303. { .div = 0 },
  2304. };
  2305. static const struct clksel_rate emu_src_core_rates[] = {
  2306. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2307. { .div = 0 },
  2308. };
  2309. static const struct clksel_rate emu_src_per_rates[] = {
  2310. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2311. { .div = 0 },
  2312. };
  2313. static const struct clksel_rate emu_src_mpu_rates[] = {
  2314. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2315. { .div = 0 },
  2316. };
  2317. static const struct clksel emu_src_clksel[] = {
  2318. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2319. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2320. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2321. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2322. { .parent = NULL },
  2323. };
  2324. /*
  2325. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2326. * to switch the source of some of the EMU clocks.
  2327. * XXX Are there CLKEN bits for these EMU clks?
  2328. */
  2329. static struct clk emu_src_ck = {
  2330. .name = "emu_src_ck",
  2331. .init = &omap2_init_clksel_parent,
  2332. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2333. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2334. .clksel = emu_src_clksel,
  2335. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2336. .recalc = &omap2_clksel_recalc,
  2337. };
  2338. static const struct clksel_rate pclk_emu_rates[] = {
  2339. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2340. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2341. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2342. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2343. { .div = 0 },
  2344. };
  2345. static const struct clksel pclk_emu_clksel[] = {
  2346. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2347. { .parent = NULL },
  2348. };
  2349. static struct clk pclk_fck = {
  2350. .name = "pclk_fck",
  2351. .init = &omap2_init_clksel_parent,
  2352. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2353. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2354. .clksel = pclk_emu_clksel,
  2355. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2356. .recalc = &omap2_clksel_recalc,
  2357. };
  2358. static const struct clksel_rate pclkx2_emu_rates[] = {
  2359. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2360. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2361. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2362. { .div = 0 },
  2363. };
  2364. static const struct clksel pclkx2_emu_clksel[] = {
  2365. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2366. { .parent = NULL },
  2367. };
  2368. static struct clk pclkx2_fck = {
  2369. .name = "pclkx2_fck",
  2370. .init = &omap2_init_clksel_parent,
  2371. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2372. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2373. .clksel = pclkx2_emu_clksel,
  2374. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2375. .recalc = &omap2_clksel_recalc,
  2376. };
  2377. static const struct clksel atclk_emu_clksel[] = {
  2378. { .parent = &emu_src_ck, .rates = div2_rates },
  2379. { .parent = NULL },
  2380. };
  2381. static struct clk atclk_fck = {
  2382. .name = "atclk_fck",
  2383. .init = &omap2_init_clksel_parent,
  2384. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2385. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2386. .clksel = atclk_emu_clksel,
  2387. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2388. .recalc = &omap2_clksel_recalc,
  2389. };
  2390. static struct clk traceclk_src_fck = {
  2391. .name = "traceclk_src_fck",
  2392. .init = &omap2_init_clksel_parent,
  2393. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2394. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2395. .clksel = emu_src_clksel,
  2396. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2397. .recalc = &omap2_clksel_recalc,
  2398. };
  2399. static const struct clksel_rate traceclk_rates[] = {
  2400. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2401. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2402. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2403. { .div = 0 },
  2404. };
  2405. static const struct clksel traceclk_clksel[] = {
  2406. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2407. { .parent = NULL },
  2408. };
  2409. static struct clk traceclk_fck = {
  2410. .name = "traceclk_fck",
  2411. .init = &omap2_init_clksel_parent,
  2412. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2413. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2414. .clksel = traceclk_clksel,
  2415. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2416. .recalc = &omap2_clksel_recalc,
  2417. };
  2418. /* SR clocks */
  2419. /* SmartReflex fclk (VDD1) */
  2420. static struct clk sr1_fck = {
  2421. .name = "sr1_fck",
  2422. .parent = &sys_ck,
  2423. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2424. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2425. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  2426. .recalc = &followparent_recalc,
  2427. };
  2428. /* SmartReflex fclk (VDD2) */
  2429. static struct clk sr2_fck = {
  2430. .name = "sr2_fck",
  2431. .parent = &sys_ck,
  2432. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2433. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2434. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  2435. .recalc = &followparent_recalc,
  2436. };
  2437. static struct clk sr_l4_ick = {
  2438. .name = "sr_l4_ick",
  2439. .parent = &l4_ick,
  2440. .flags = CLOCK_IN_OMAP343X,
  2441. .recalc = &followparent_recalc,
  2442. };
  2443. /* SECURE_32K_FCK clocks */
  2444. static struct clk gpt12_fck = {
  2445. .name = "gpt12_fck",
  2446. .parent = &secure_32k_fck,
  2447. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2448. .recalc = &followparent_recalc,
  2449. };
  2450. static struct clk wdt1_fck = {
  2451. .name = "wdt1_fck",
  2452. .parent = &secure_32k_fck,
  2453. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2454. .recalc = &followparent_recalc,
  2455. };
  2456. static struct clk *onchip_34xx_clks[] __initdata = {
  2457. &omap_32k_fck,
  2458. &virt_12m_ck,
  2459. &virt_13m_ck,
  2460. &virt_16_8m_ck,
  2461. &virt_19_2m_ck,
  2462. &virt_26m_ck,
  2463. &virt_38_4m_ck,
  2464. &osc_sys_ck,
  2465. &sys_ck,
  2466. &sys_altclk,
  2467. &mcbsp_clks,
  2468. &sys_clkout1,
  2469. &dpll1_ck,
  2470. &dpll1_x2_ck,
  2471. &dpll1_x2m2_ck,
  2472. &dpll2_ck,
  2473. &dpll2_m2_ck,
  2474. &dpll3_ck,
  2475. &core_ck,
  2476. &dpll3_x2_ck,
  2477. &dpll3_m2_ck,
  2478. &dpll3_m2x2_ck,
  2479. &dpll3_m3_ck,
  2480. &dpll3_m3x2_ck,
  2481. &emu_core_alwon_ck,
  2482. &dpll4_ck,
  2483. &dpll4_x2_ck,
  2484. &omap_96m_alwon_fck,
  2485. &omap_96m_fck,
  2486. &cm_96m_fck,
  2487. &virt_omap_54m_fck,
  2488. &omap_54m_fck,
  2489. &omap_48m_fck,
  2490. &omap_12m_fck,
  2491. &dpll4_m2_ck,
  2492. &dpll4_m2x2_ck,
  2493. &dpll4_m3_ck,
  2494. &dpll4_m3x2_ck,
  2495. &dpll4_m4_ck,
  2496. &dpll4_m4x2_ck,
  2497. &dpll4_m5_ck,
  2498. &dpll4_m5x2_ck,
  2499. &dpll4_m6_ck,
  2500. &dpll4_m6x2_ck,
  2501. &emu_per_alwon_ck,
  2502. &dpll5_ck,
  2503. &dpll5_m2_ck,
  2504. &omap_120m_fck,
  2505. &clkout2_src_ck,
  2506. &sys_clkout2,
  2507. &corex2_fck,
  2508. &dpll1_fck,
  2509. &mpu_ck,
  2510. &arm_fck,
  2511. &emu_mpu_alwon_ck,
  2512. &dpll2_fck,
  2513. &iva2_ck,
  2514. &l3_ick,
  2515. &l4_ick,
  2516. &rm_ick,
  2517. &gfx_l3_fck,
  2518. &gfx_l3_ick,
  2519. &gfx_cg1_ck,
  2520. &gfx_cg2_ck,
  2521. &sgx_fck,
  2522. &sgx_ick,
  2523. &d2d_26m_fck,
  2524. &gpt10_fck,
  2525. &gpt11_fck,
  2526. &cpefuse_fck,
  2527. &ts_fck,
  2528. &usbtll_fck,
  2529. &core_96m_fck,
  2530. &mmchs3_fck,
  2531. &mmchs2_fck,
  2532. &mspro_fck,
  2533. &mmchs1_fck,
  2534. &i2c3_fck,
  2535. &i2c2_fck,
  2536. &i2c1_fck,
  2537. &mcbsp5_fck,
  2538. &mcbsp1_fck,
  2539. &core_48m_fck,
  2540. &mcspi4_fck,
  2541. &mcspi3_fck,
  2542. &mcspi2_fck,
  2543. &mcspi1_fck,
  2544. &uart2_fck,
  2545. &uart1_fck,
  2546. &fshostusb_fck,
  2547. &core_12m_fck,
  2548. &hdq_fck,
  2549. &ssi_ssr_fck,
  2550. &ssi_sst_fck,
  2551. &core_l3_ick,
  2552. &hsotgusb_ick,
  2553. &sdrc_ick,
  2554. &gpmc_fck,
  2555. &security_l3_ick,
  2556. &pka_ick,
  2557. &core_l4_ick,
  2558. &usbtll_ick,
  2559. &mmchs3_ick,
  2560. &icr_ick,
  2561. &aes2_ick,
  2562. &sha12_ick,
  2563. &des2_ick,
  2564. &mmchs2_ick,
  2565. &mmchs1_ick,
  2566. &mspro_ick,
  2567. &hdq_ick,
  2568. &mcspi4_ick,
  2569. &mcspi3_ick,
  2570. &mcspi2_ick,
  2571. &mcspi1_ick,
  2572. &i2c3_ick,
  2573. &i2c2_ick,
  2574. &i2c1_ick,
  2575. &uart2_ick,
  2576. &uart1_ick,
  2577. &gpt11_ick,
  2578. &gpt10_ick,
  2579. &mcbsp5_ick,
  2580. &mcbsp1_ick,
  2581. &fac_ick,
  2582. &mailboxes_ick,
  2583. &omapctrl_ick,
  2584. &ssi_l4_ick,
  2585. &ssi_ick,
  2586. &usb_l4_ick,
  2587. &security_l4_ick2,
  2588. &aes1_ick,
  2589. &rng_ick,
  2590. &sha11_ick,
  2591. &des1_ick,
  2592. &dss1_alwon_fck,
  2593. &dss_tv_fck,
  2594. &dss_96m_fck,
  2595. &dss2_alwon_fck,
  2596. &dss_ick,
  2597. &cam_mclk,
  2598. &cam_l3_ick,
  2599. &cam_l4_ick,
  2600. &usbhost_120m_fck,
  2601. &usbhost_48m_fck,
  2602. &usbhost_l3_ick,
  2603. &usbhost_l4_ick,
  2604. &usbhost_sar_fck,
  2605. &usim_fck,
  2606. &gpt1_fck,
  2607. &wkup_32k_fck,
  2608. &gpio1_fck,
  2609. &wdt2_fck,
  2610. &wkup_l4_ick,
  2611. &usim_ick,
  2612. &wdt2_ick,
  2613. &wdt1_ick,
  2614. &gpio1_ick,
  2615. &omap_32ksync_ick,
  2616. &gpt12_ick,
  2617. &gpt1_ick,
  2618. &per_96m_fck,
  2619. &per_48m_fck,
  2620. &uart3_fck,
  2621. &gpt2_fck,
  2622. &gpt3_fck,
  2623. &gpt4_fck,
  2624. &gpt5_fck,
  2625. &gpt6_fck,
  2626. &gpt7_fck,
  2627. &gpt8_fck,
  2628. &gpt9_fck,
  2629. &per_32k_alwon_fck,
  2630. &gpio6_fck,
  2631. &gpio5_fck,
  2632. &gpio4_fck,
  2633. &gpio3_fck,
  2634. &gpio2_fck,
  2635. &wdt3_fck,
  2636. &per_l4_ick,
  2637. &gpio6_ick,
  2638. &gpio5_ick,
  2639. &gpio4_ick,
  2640. &gpio3_ick,
  2641. &gpio2_ick,
  2642. &wdt3_ick,
  2643. &uart3_ick,
  2644. &gpt9_ick,
  2645. &gpt8_ick,
  2646. &gpt7_ick,
  2647. &gpt6_ick,
  2648. &gpt5_ick,
  2649. &gpt4_ick,
  2650. &gpt3_ick,
  2651. &gpt2_ick,
  2652. &mcbsp2_ick,
  2653. &mcbsp3_ick,
  2654. &mcbsp4_ick,
  2655. &mcbsp2_fck,
  2656. &mcbsp3_fck,
  2657. &mcbsp4_fck,
  2658. &emu_src_ck,
  2659. &pclk_fck,
  2660. &pclkx2_fck,
  2661. &atclk_fck,
  2662. &traceclk_src_fck,
  2663. &traceclk_fck,
  2664. &sr1_fck,
  2665. &sr2_fck,
  2666. &sr_l4_ick,
  2667. &secure_32k_fck,
  2668. &gpt12_fck,
  2669. &wdt1_fck,
  2670. };
  2671. #endif