clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <asm/bitops.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/sram.h>
  27. #include <asm/arch/cpu.h>
  28. #include <asm/div64.h>
  29. #include "memory.h"
  30. #include "sdrc.h"
  31. #include "clock.h"
  32. #include "prm.h"
  33. #include "prm-regbits-24xx.h"
  34. #include "cm.h"
  35. #include "cm-regbits-24xx.h"
  36. #include "cm-regbits-34xx.h"
  37. #define MAX_CLOCK_ENABLE_WAIT 100000
  38. u8 cpu_mask;
  39. /*-------------------------------------------------------------------------
  40. * Omap2 specific clock functions
  41. *-------------------------------------------------------------------------*/
  42. /**
  43. * omap2_init_clksel_parent - set a clksel clk's parent field from the hardware
  44. * @clk: OMAP clock struct ptr to use
  45. *
  46. * Given a pointer to a source-selectable struct clk, read the hardware
  47. * register and determine what its parent is currently set to. Update the
  48. * clk->parent field with the appropriate clk ptr.
  49. */
  50. void omap2_init_clksel_parent(struct clk *clk)
  51. {
  52. const struct clksel *clks;
  53. const struct clksel_rate *clkr;
  54. u32 r, found = 0;
  55. if (!clk->clksel)
  56. return;
  57. r = __raw_readl(clk->clksel_reg) & clk->clksel_mask;
  58. r >>= __ffs(clk->clksel_mask);
  59. for (clks = clk->clksel; clks->parent && !found; clks++) {
  60. for (clkr = clks->rates; clkr->div && !found; clkr++) {
  61. if ((clkr->flags & cpu_mask) && (clkr->val == r)) {
  62. if (clk->parent != clks->parent) {
  63. pr_debug("clock: inited %s parent "
  64. "to %s (was %s)\n",
  65. clk->name, clks->parent->name,
  66. ((clk->parent) ?
  67. clk->parent->name : "NULL"));
  68. clk->parent = clks->parent;
  69. };
  70. found = 1;
  71. }
  72. }
  73. }
  74. if (!found)
  75. printk(KERN_ERR "clock: init parent: could not find "
  76. "regval %0x for clock %s\n", r, clk->name);
  77. return;
  78. }
  79. /* Returns the DPLL rate */
  80. u32 omap2_get_dpll_rate(struct clk *clk)
  81. {
  82. long long dpll_clk;
  83. u32 dpll_mult, dpll_div, dpll;
  84. const struct dpll_data *dd;
  85. dd = clk->dpll_data;
  86. /* REVISIT: What do we return on error? */
  87. if (!dd)
  88. return 0;
  89. dpll = __raw_readl(dd->mult_div1_reg);
  90. dpll_mult = dpll & dd->mult_mask;
  91. dpll_mult >>= __ffs(dd->mult_mask);
  92. dpll_div = dpll & dd->div1_mask;
  93. dpll_div >>= __ffs(dd->div1_mask);
  94. dpll_clk = (long long)clk->parent->rate * dpll_mult;
  95. do_div(dpll_clk, dpll_div + 1);
  96. return dpll_clk;
  97. }
  98. /*
  99. * Used for clocks that have the same value as the parent clock,
  100. * divided by some factor
  101. */
  102. void omap2_fixed_divisor_recalc(struct clk *clk)
  103. {
  104. WARN_ON(!clk->fixed_div);
  105. clk->rate = clk->parent->rate / clk->fixed_div;
  106. if (clk->flags & RATE_PROPAGATES)
  107. propagate_rate(clk);
  108. }
  109. /**
  110. * omap2_wait_clock_ready - wait for clock to enable
  111. * @reg: physical address of clock IDLEST register
  112. * @mask: value to mask against to determine if the clock is active
  113. * @name: name of the clock (for printk)
  114. *
  115. * Returns 1 if the clock enabled in time, or 0 if it failed to enable
  116. * in roughly MAX_CLOCK_ENABLE_WAIT microseconds.
  117. */
  118. int omap2_wait_clock_ready(void __iomem *reg, u32 mask, const char *name)
  119. {
  120. int i = 0;
  121. int ena = 0;
  122. /*
  123. * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
  124. * 34xx reverses this, just to keep us on our toes
  125. */
  126. if (cpu_mask & (RATE_IN_242X | RATE_IN_243X)) {
  127. ena = mask;
  128. } else if (cpu_mask & RATE_IN_343X) {
  129. ena = 0;
  130. }
  131. /* Wait for lock */
  132. while (((__raw_readl(reg) & mask) != ena) &&
  133. (i++ < MAX_CLOCK_ENABLE_WAIT)) {
  134. udelay(1);
  135. }
  136. if (i < MAX_CLOCK_ENABLE_WAIT)
  137. pr_debug("Clock %s stable after %d loops\n", name, i);
  138. else
  139. printk(KERN_ERR "Clock %s didn't enable in %d tries\n",
  140. name, MAX_CLOCK_ENABLE_WAIT);
  141. return (i < MAX_CLOCK_ENABLE_WAIT) ? 1 : 0;
  142. };
  143. /*
  144. * Note: We don't need special code here for INVERT_ENABLE
  145. * for the time being since INVERT_ENABLE only applies to clocks enabled by
  146. * CM_CLKEN_PLL
  147. */
  148. static void omap2_clk_wait_ready(struct clk *clk)
  149. {
  150. void __iomem *reg, *other_reg, *st_reg;
  151. u32 bit;
  152. /*
  153. * REVISIT: This code is pretty ugly. It would be nice to generalize
  154. * it and pull it into struct clk itself somehow.
  155. */
  156. reg = clk->enable_reg;
  157. if ((((u32)reg & 0xff) >= CM_FCLKEN1) &&
  158. (((u32)reg & 0xff) <= OMAP24XX_CM_FCLKEN2))
  159. other_reg = (void __iomem *)(((u32)reg & ~0xf0) | 0x10); /* CM_ICLKEN* */
  160. else if ((((u32)reg & 0xff) >= CM_ICLKEN1) &&
  161. (((u32)reg & 0xff) <= OMAP24XX_CM_ICLKEN4))
  162. other_reg = (void __iomem *)(((u32)reg & ~0xf0) | 0x00); /* CM_FCLKEN* */
  163. else
  164. return;
  165. /* REVISIT: What are the appropriate exclusions for 34XX? */
  166. /* No check for DSS or cam clocks */
  167. if (cpu_is_omap24xx() && ((u32)reg & 0x0f) == 0) { /* CM_{F,I}CLKEN1 */
  168. if (clk->enable_bit == OMAP24XX_EN_DSS2_SHIFT ||
  169. clk->enable_bit == OMAP24XX_EN_DSS1_SHIFT ||
  170. clk->enable_bit == OMAP24XX_EN_CAM_SHIFT)
  171. return;
  172. }
  173. /* REVISIT: What are the appropriate exclusions for 34XX? */
  174. /* OMAP3: ignore DSS-mod clocks */
  175. if (cpu_is_omap34xx() &&
  176. (((u32)reg & ~0xff) == (u32)OMAP_CM_REGADDR(OMAP3430_DSS_MOD, 0)))
  177. return;
  178. /* Check if both functional and interface clocks
  179. * are running. */
  180. bit = 1 << clk->enable_bit;
  181. if (!(__raw_readl(other_reg) & bit))
  182. return;
  183. st_reg = (void __iomem *)(((u32)other_reg & ~0xf0) | 0x20); /* CM_IDLEST* */
  184. omap2_wait_clock_ready(st_reg, bit, clk->name);
  185. }
  186. /* Enables clock without considering parent dependencies or use count
  187. * REVISIT: Maybe change this to use clk->enable like on omap1?
  188. */
  189. int _omap2_clk_enable(struct clk *clk)
  190. {
  191. u32 regval32;
  192. if (clk->flags & (ALWAYS_ENABLED | PARENT_CONTROLS_CLOCK))
  193. return 0;
  194. if (clk->enable)
  195. return clk->enable(clk);
  196. if (unlikely(clk->enable_reg == 0)) {
  197. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  198. clk->name);
  199. return 0; /* REVISIT: -EINVAL */
  200. }
  201. regval32 = __raw_readl(clk->enable_reg);
  202. if (clk->flags & INVERT_ENABLE)
  203. regval32 &= ~(1 << clk->enable_bit);
  204. else
  205. regval32 |= (1 << clk->enable_bit);
  206. __raw_writel(regval32, clk->enable_reg);
  207. wmb();
  208. omap2_clk_wait_ready(clk);
  209. return 0;
  210. }
  211. /* Disables clock without considering parent dependencies or use count */
  212. void _omap2_clk_disable(struct clk *clk)
  213. {
  214. u32 regval32;
  215. if (clk->flags & (ALWAYS_ENABLED | PARENT_CONTROLS_CLOCK))
  216. return;
  217. if (clk->disable) {
  218. clk->disable(clk);
  219. return;
  220. }
  221. if (clk->enable_reg == 0) {
  222. /*
  223. * 'Independent' here refers to a clock which is not
  224. * controlled by its parent.
  225. */
  226. printk(KERN_ERR "clock: clk_disable called on independent "
  227. "clock %s which has no enable_reg\n", clk->name);
  228. return;
  229. }
  230. regval32 = __raw_readl(clk->enable_reg);
  231. if (clk->flags & INVERT_ENABLE)
  232. regval32 |= (1 << clk->enable_bit);
  233. else
  234. regval32 &= ~(1 << clk->enable_bit);
  235. __raw_writel(regval32, clk->enable_reg);
  236. wmb();
  237. }
  238. void omap2_clk_disable(struct clk *clk)
  239. {
  240. if (clk->usecount > 0 && !(--clk->usecount)) {
  241. _omap2_clk_disable(clk);
  242. if (likely((u32)clk->parent))
  243. omap2_clk_disable(clk->parent);
  244. }
  245. }
  246. int omap2_clk_enable(struct clk *clk)
  247. {
  248. int ret = 0;
  249. if (clk->usecount++ == 0) {
  250. if (likely((u32)clk->parent))
  251. ret = omap2_clk_enable(clk->parent);
  252. if (unlikely(ret != 0)) {
  253. clk->usecount--;
  254. return ret;
  255. }
  256. ret = _omap2_clk_enable(clk);
  257. if (unlikely(ret != 0) && clk->parent) {
  258. omap2_clk_disable(clk->parent);
  259. clk->usecount--;
  260. }
  261. }
  262. return ret;
  263. }
  264. /*
  265. * Used for clocks that are part of CLKSEL_xyz governed clocks.
  266. * REVISIT: Maybe change to use clk->enable() functions like on omap1?
  267. */
  268. void omap2_clksel_recalc(struct clk *clk)
  269. {
  270. u32 div = 0;
  271. pr_debug("clock: recalc'ing clksel clk %s\n", clk->name);
  272. div = omap2_clksel_get_divisor(clk);
  273. if (div == 0)
  274. return;
  275. if (unlikely(clk->rate == clk->parent->rate / div))
  276. return;
  277. clk->rate = clk->parent->rate / div;
  278. pr_debug("clock: new clock rate is %ld (div %d)\n", clk->rate, div);
  279. if (unlikely(clk->flags & RATE_PROPAGATES))
  280. propagate_rate(clk);
  281. }
  282. /**
  283. * omap2_get_clksel_by_parent - return clksel struct for a given clk & parent
  284. * @clk: OMAP struct clk ptr to inspect
  285. * @src_clk: OMAP struct clk ptr of the parent clk to search for
  286. *
  287. * Scan the struct clksel array associated with the clock to find
  288. * the element associated with the supplied parent clock address.
  289. * Returns a pointer to the struct clksel on success or NULL on error.
  290. */
  291. const struct clksel *omap2_get_clksel_by_parent(struct clk *clk,
  292. struct clk *src_clk)
  293. {
  294. const struct clksel *clks;
  295. if (!clk->clksel)
  296. return NULL;
  297. for (clks = clk->clksel; clks->parent; clks++) {
  298. if (clks->parent == src_clk)
  299. break; /* Found the requested parent */
  300. }
  301. if (!clks->parent) {
  302. printk(KERN_ERR "clock: Could not find parent clock %s in "
  303. "clksel array of clock %s\n", src_clk->name,
  304. clk->name);
  305. return NULL;
  306. }
  307. return clks;
  308. }
  309. /**
  310. * omap2_clksel_round_rate_div - find divisor for the given clock and rate
  311. * @clk: OMAP struct clk to use
  312. * @target_rate: desired clock rate
  313. * @new_div: ptr to where we should store the divisor
  314. *
  315. * Finds 'best' divider value in an array based on the source and target
  316. * rates. The divider array must be sorted with smallest divider first.
  317. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  318. * they are only settable as part of virtual_prcm set.
  319. *
  320. * Returns the rounded clock rate or returns 0xffffffff on error.
  321. */
  322. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  323. u32 *new_div)
  324. {
  325. unsigned long test_rate;
  326. const struct clksel *clks;
  327. const struct clksel_rate *clkr;
  328. u32 last_div = 0;
  329. printk(KERN_INFO "clock: clksel_round_rate_div: %s target_rate %ld\n",
  330. clk->name, target_rate);
  331. *new_div = 1;
  332. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  333. if (clks == NULL)
  334. return ~0;
  335. for (clkr = clks->rates; clkr->div; clkr++) {
  336. if (!(clkr->flags & cpu_mask))
  337. continue;
  338. /* Sanity check */
  339. if (clkr->div <= last_div)
  340. printk(KERN_ERR "clock: clksel_rate table not sorted "
  341. "for clock %s", clk->name);
  342. last_div = clkr->div;
  343. test_rate = clk->parent->rate / clkr->div;
  344. if (test_rate <= target_rate)
  345. break; /* found it */
  346. }
  347. if (!clkr->div) {
  348. printk(KERN_ERR "clock: Could not find divisor for target "
  349. "rate %ld for clock %s parent %s\n", target_rate,
  350. clk->name, clk->parent->name);
  351. return ~0;
  352. }
  353. *new_div = clkr->div;
  354. printk(KERN_INFO "clock: new_div = %d, new_rate = %ld\n", *new_div,
  355. (clk->parent->rate / clkr->div));
  356. return (clk->parent->rate / clkr->div);
  357. }
  358. /**
  359. * omap2_clksel_round_rate - find rounded rate for the given clock and rate
  360. * @clk: OMAP struct clk to use
  361. * @target_rate: desired clock rate
  362. *
  363. * Compatibility wrapper for OMAP clock framework
  364. * Finds best target rate based on the source clock and possible dividers.
  365. * rates. The divider array must be sorted with smallest divider first.
  366. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  367. * they are only settable as part of virtual_prcm set.
  368. *
  369. * Returns the rounded clock rate or returns 0xffffffff on error.
  370. */
  371. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate)
  372. {
  373. u32 new_div;
  374. return omap2_clksel_round_rate_div(clk, target_rate, &new_div);
  375. }
  376. /* Given a clock and a rate apply a clock specific rounding function */
  377. long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
  378. {
  379. if (clk->round_rate != 0)
  380. return clk->round_rate(clk, rate);
  381. if (clk->flags & RATE_FIXED)
  382. printk(KERN_ERR "clock: generic omap2_clk_round_rate called "
  383. "on fixed-rate clock %s\n", clk->name);
  384. return clk->rate;
  385. }
  386. /**
  387. * omap2_clksel_to_divisor() - turn clksel field value into integer divider
  388. * @clk: OMAP struct clk to use
  389. * @field_val: register field value to find
  390. *
  391. * Given a struct clk of a rate-selectable clksel clock, and a register field
  392. * value to search for, find the corresponding clock divisor. The register
  393. * field value should be pre-masked and shifted down so the LSB is at bit 0
  394. * before calling. Returns 0 on error
  395. */
  396. u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val)
  397. {
  398. const struct clksel *clks;
  399. const struct clksel_rate *clkr;
  400. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  401. if (clks == NULL)
  402. return 0;
  403. for (clkr = clks->rates; clkr->div; clkr++) {
  404. if ((clkr->flags & cpu_mask) && (clkr->val == field_val))
  405. break;
  406. }
  407. if (!clkr->div) {
  408. printk(KERN_ERR "clock: Could not find fieldval %d for "
  409. "clock %s parent %s\n", field_val, clk->name,
  410. clk->parent->name);
  411. return 0;
  412. }
  413. return clkr->div;
  414. }
  415. /**
  416. * omap2_divisor_to_clksel() - turn clksel integer divisor into a field value
  417. * @clk: OMAP struct clk to use
  418. * @div: integer divisor to search for
  419. *
  420. * Given a struct clk of a rate-selectable clksel clock, and a clock divisor,
  421. * find the corresponding register field value. The return register value is
  422. * the value before left-shifting. Returns 0xffffffff on error
  423. */
  424. u32 omap2_divisor_to_clksel(struct clk *clk, u32 div)
  425. {
  426. const struct clksel *clks;
  427. const struct clksel_rate *clkr;
  428. /* should never happen */
  429. WARN_ON(div == 0);
  430. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  431. if (clks == NULL)
  432. return 0;
  433. for (clkr = clks->rates; clkr->div; clkr++) {
  434. if ((clkr->flags & cpu_mask) && (clkr->div == div))
  435. break;
  436. }
  437. if (!clkr->div) {
  438. printk(KERN_ERR "clock: Could not find divisor %d for "
  439. "clock %s parent %s\n", div, clk->name,
  440. clk->parent->name);
  441. return 0;
  442. }
  443. return clkr->val;
  444. }
  445. /**
  446. * omap2_get_clksel - find clksel register addr & field mask for a clk
  447. * @clk: struct clk to use
  448. * @field_mask: ptr to u32 to store the register field mask
  449. *
  450. * Returns the address of the clksel register upon success or NULL on error.
  451. */
  452. void __iomem *omap2_get_clksel(struct clk *clk, u32 *field_mask)
  453. {
  454. if (unlikely((clk->clksel_reg == 0) || (clk->clksel_mask == 0)))
  455. return NULL;
  456. *field_mask = clk->clksel_mask;
  457. return clk->clksel_reg;
  458. }
  459. /**
  460. * omap2_clksel_get_divisor - get current divider applied to parent clock.
  461. * @clk: OMAP struct clk to use.
  462. *
  463. * Returns the integer divisor upon success or 0 on error.
  464. */
  465. u32 omap2_clksel_get_divisor(struct clk *clk)
  466. {
  467. u32 field_mask, field_val;
  468. void __iomem *div_addr;
  469. div_addr = omap2_get_clksel(clk, &field_mask);
  470. if (div_addr == 0)
  471. return 0;
  472. field_val = __raw_readl(div_addr) & field_mask;
  473. field_val >>= __ffs(field_mask);
  474. return omap2_clksel_to_divisor(clk, field_val);
  475. }
  476. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate)
  477. {
  478. u32 field_mask, field_val, reg_val, validrate, new_div = 0;
  479. void __iomem *div_addr;
  480. validrate = omap2_clksel_round_rate_div(clk, rate, &new_div);
  481. if (validrate != rate)
  482. return -EINVAL;
  483. div_addr = omap2_get_clksel(clk, &field_mask);
  484. if (div_addr == 0)
  485. return -EINVAL;
  486. field_val = omap2_divisor_to_clksel(clk, new_div);
  487. if (field_val == ~0)
  488. return -EINVAL;
  489. reg_val = __raw_readl(div_addr);
  490. reg_val &= ~field_mask;
  491. reg_val |= (field_val << __ffs(field_mask));
  492. __raw_writel(reg_val, div_addr);
  493. wmb();
  494. clk->rate = clk->parent->rate / new_div;
  495. if (clk->flags & DELAYED_APP && cpu_is_omap24xx()) {
  496. __raw_writel(OMAP24XX_VALID_CONFIG, OMAP24XX_PRCM_CLKCFG_CTRL);
  497. wmb();
  498. }
  499. return 0;
  500. }
  501. /* Set the clock rate for a clock source */
  502. int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
  503. {
  504. int ret = -EINVAL;
  505. pr_debug("clock: set_rate for clock %s to rate %ld\n", clk->name, rate);
  506. /* CONFIG_PARTICIPANT clocks are changed only in sets via the
  507. rate table mechanism, driven by mpu_speed */
  508. if (clk->flags & CONFIG_PARTICIPANT)
  509. return -EINVAL;
  510. /* dpll_ck, core_ck, virt_prcm_set; plus all clksel clocks */
  511. if (clk->set_rate != 0)
  512. ret = clk->set_rate(clk, rate);
  513. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  514. propagate_rate(clk);
  515. return ret;
  516. }
  517. /*
  518. * Converts encoded control register address into a full address
  519. * On error, *src_addr will be returned as 0.
  520. */
  521. static u32 omap2_clksel_get_src_field(void __iomem **src_addr,
  522. struct clk *src_clk, u32 *field_mask,
  523. struct clk *clk, u32 *parent_div)
  524. {
  525. const struct clksel *clks;
  526. const struct clksel_rate *clkr;
  527. *parent_div = 0;
  528. *src_addr = 0;
  529. clks = omap2_get_clksel_by_parent(clk, src_clk);
  530. if (clks == NULL)
  531. return 0;
  532. for (clkr = clks->rates; clkr->div; clkr++) {
  533. if (clkr->flags & (cpu_mask | DEFAULT_RATE))
  534. break; /* Found the default rate for this platform */
  535. }
  536. if (!clkr->div) {
  537. printk(KERN_ERR "clock: Could not find default rate for "
  538. "clock %s parent %s\n", clk->name,
  539. src_clk->parent->name);
  540. return 0;
  541. }
  542. /* Should never happen. Add a clksel mask to the struct clk. */
  543. WARN_ON(clk->clksel_mask == 0);
  544. *field_mask = clk->clksel_mask;
  545. *src_addr = clk->clksel_reg;
  546. *parent_div = clkr->div;
  547. return clkr->val;
  548. }
  549. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
  550. {
  551. void __iomem *src_addr;
  552. u32 field_val, field_mask, reg_val, parent_div;
  553. if (unlikely(clk->flags & CONFIG_PARTICIPANT))
  554. return -EINVAL;
  555. if (!clk->clksel)
  556. return -EINVAL;
  557. field_val = omap2_clksel_get_src_field(&src_addr, new_parent,
  558. &field_mask, clk, &parent_div);
  559. if (src_addr == 0)
  560. return -EINVAL;
  561. if (clk->usecount > 0)
  562. _omap2_clk_disable(clk);
  563. /* Set new source value (previous dividers if any in effect) */
  564. reg_val = __raw_readl(src_addr) & ~field_mask;
  565. reg_val |= (field_val << __ffs(field_mask));
  566. __raw_writel(reg_val, src_addr);
  567. wmb();
  568. if (clk->flags & DELAYED_APP && cpu_is_omap24xx()) {
  569. __raw_writel(OMAP24XX_VALID_CONFIG, OMAP24XX_PRCM_CLKCFG_CTRL);
  570. wmb();
  571. }
  572. if (clk->usecount > 0)
  573. _omap2_clk_enable(clk);
  574. clk->parent = new_parent;
  575. /* CLKSEL clocks follow their parents' rates, divided by a divisor */
  576. clk->rate = new_parent->rate;
  577. if (parent_div > 0)
  578. clk->rate /= parent_div;
  579. pr_debug("clock: set parent of %s to %s (new rate %ld)\n",
  580. clk->name, clk->parent->name, clk->rate);
  581. if (unlikely(clk->flags & RATE_PROPAGATES))
  582. propagate_rate(clk);
  583. return 0;
  584. }
  585. /*-------------------------------------------------------------------------
  586. * Omap2 clock reset and init functions
  587. *-------------------------------------------------------------------------*/
  588. #ifdef CONFIG_OMAP_RESET_CLOCKS
  589. void omap2_clk_disable_unused(struct clk *clk)
  590. {
  591. u32 regval32, v;
  592. v = (clk->flags & INVERT_ENABLE) ? (1 << clk->enable_bit) : 0;
  593. regval32 = __raw_readl(clk->enable_reg);
  594. if ((regval32 & (1 << clk->enable_bit)) == v)
  595. return;
  596. printk(KERN_INFO "Disabling unused clock \"%s\"\n", clk->name);
  597. _omap2_clk_disable(clk);
  598. }
  599. #endif