at91sam9261_devices.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * arch/arm/mach-at91/at91sam9261_devices.c
  3. *
  4. * Copyright (C) 2005 Thibaut VARENE <varenet@parisc-linux.org>
  5. * Copyright (C) 2005 David Brownell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #include <asm/mach/arch.h>
  14. #include <asm/mach/map.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/i2c-gpio.h>
  18. #include <linux/fb.h>
  19. #include <video/atmel_lcdc.h>
  20. #include <asm/arch/board.h>
  21. #include <asm/arch/gpio.h>
  22. #include <asm/arch/at91sam9261.h>
  23. #include <asm/arch/at91sam9261_matrix.h>
  24. #include <asm/arch/at91sam9_smc.h>
  25. #include "generic.h"
  26. /* --------------------------------------------------------------------
  27. * USB Host
  28. * -------------------------------------------------------------------- */
  29. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  30. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  31. static struct at91_usbh_data usbh_data;
  32. static struct resource usbh_resources[] = {
  33. [0] = {
  34. .start = AT91SAM9261_UHP_BASE,
  35. .end = AT91SAM9261_UHP_BASE + SZ_1M - 1,
  36. .flags = IORESOURCE_MEM,
  37. },
  38. [1] = {
  39. .start = AT91SAM9261_ID_UHP,
  40. .end = AT91SAM9261_ID_UHP,
  41. .flags = IORESOURCE_IRQ,
  42. },
  43. };
  44. static struct platform_device at91sam9261_usbh_device = {
  45. .name = "at91_ohci",
  46. .id = -1,
  47. .dev = {
  48. .dma_mask = &ohci_dmamask,
  49. .coherent_dma_mask = DMA_BIT_MASK(32),
  50. .platform_data = &usbh_data,
  51. },
  52. .resource = usbh_resources,
  53. .num_resources = ARRAY_SIZE(usbh_resources),
  54. };
  55. void __init at91_add_device_usbh(struct at91_usbh_data *data)
  56. {
  57. if (!data)
  58. return;
  59. usbh_data = *data;
  60. platform_device_register(&at91sam9261_usbh_device);
  61. }
  62. #else
  63. void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
  64. #endif
  65. /* --------------------------------------------------------------------
  66. * USB Device (Gadget)
  67. * -------------------------------------------------------------------- */
  68. #ifdef CONFIG_USB_GADGET_AT91
  69. static struct at91_udc_data udc_data;
  70. static struct resource udc_resources[] = {
  71. [0] = {
  72. .start = AT91SAM9261_BASE_UDP,
  73. .end = AT91SAM9261_BASE_UDP + SZ_16K - 1,
  74. .flags = IORESOURCE_MEM,
  75. },
  76. [1] = {
  77. .start = AT91SAM9261_ID_UDP,
  78. .end = AT91SAM9261_ID_UDP,
  79. .flags = IORESOURCE_IRQ,
  80. },
  81. };
  82. static struct platform_device at91sam9261_udc_device = {
  83. .name = "at91_udc",
  84. .id = -1,
  85. .dev = {
  86. .platform_data = &udc_data,
  87. },
  88. .resource = udc_resources,
  89. .num_resources = ARRAY_SIZE(udc_resources),
  90. };
  91. void __init at91_add_device_udc(struct at91_udc_data *data)
  92. {
  93. if (!data)
  94. return;
  95. if (data->vbus_pin) {
  96. at91_set_gpio_input(data->vbus_pin, 0);
  97. at91_set_deglitch(data->vbus_pin, 1);
  98. }
  99. /* Pullup pin is handled internally by USB device peripheral */
  100. udc_data = *data;
  101. platform_device_register(&at91sam9261_udc_device);
  102. }
  103. #else
  104. void __init at91_add_device_udc(struct at91_udc_data *data) {}
  105. #endif
  106. /* --------------------------------------------------------------------
  107. * MMC / SD
  108. * -------------------------------------------------------------------- */
  109. #if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
  110. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  111. static struct at91_mmc_data mmc_data;
  112. static struct resource mmc_resources[] = {
  113. [0] = {
  114. .start = AT91SAM9261_BASE_MCI,
  115. .end = AT91SAM9261_BASE_MCI + SZ_16K - 1,
  116. .flags = IORESOURCE_MEM,
  117. },
  118. [1] = {
  119. .start = AT91SAM9261_ID_MCI,
  120. .end = AT91SAM9261_ID_MCI,
  121. .flags = IORESOURCE_IRQ,
  122. },
  123. };
  124. static struct platform_device at91sam9261_mmc_device = {
  125. .name = "at91_mci",
  126. .id = -1,
  127. .dev = {
  128. .dma_mask = &mmc_dmamask,
  129. .coherent_dma_mask = DMA_BIT_MASK(32),
  130. .platform_data = &mmc_data,
  131. },
  132. .resource = mmc_resources,
  133. .num_resources = ARRAY_SIZE(mmc_resources),
  134. };
  135. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
  136. {
  137. if (!data)
  138. return;
  139. /* input/irq */
  140. if (data->det_pin) {
  141. at91_set_gpio_input(data->det_pin, 1);
  142. at91_set_deglitch(data->det_pin, 1);
  143. }
  144. if (data->wp_pin)
  145. at91_set_gpio_input(data->wp_pin, 1);
  146. if (data->vcc_pin)
  147. at91_set_gpio_output(data->vcc_pin, 0);
  148. /* CLK */
  149. at91_set_B_periph(AT91_PIN_PA2, 0);
  150. /* CMD */
  151. at91_set_B_periph(AT91_PIN_PA1, 1);
  152. /* DAT0, maybe DAT1..DAT3 */
  153. at91_set_B_periph(AT91_PIN_PA0, 1);
  154. if (data->wire4) {
  155. at91_set_B_periph(AT91_PIN_PA4, 1);
  156. at91_set_B_periph(AT91_PIN_PA5, 1);
  157. at91_set_B_periph(AT91_PIN_PA6, 1);
  158. }
  159. mmc_data = *data;
  160. platform_device_register(&at91sam9261_mmc_device);
  161. }
  162. #else
  163. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
  164. #endif
  165. /* --------------------------------------------------------------------
  166. * NAND / SmartMedia
  167. * -------------------------------------------------------------------- */
  168. #if defined(CONFIG_MTD_NAND_AT91) || defined(CONFIG_MTD_NAND_AT91_MODULE)
  169. static struct at91_nand_data nand_data;
  170. #define NAND_BASE AT91_CHIPSELECT_3
  171. static struct resource nand_resources[] = {
  172. {
  173. .start = NAND_BASE,
  174. .end = NAND_BASE + SZ_256M - 1,
  175. .flags = IORESOURCE_MEM,
  176. }
  177. };
  178. static struct platform_device at91_nand_device = {
  179. .name = "at91_nand",
  180. .id = -1,
  181. .dev = {
  182. .platform_data = &nand_data,
  183. },
  184. .resource = nand_resources,
  185. .num_resources = ARRAY_SIZE(nand_resources),
  186. };
  187. void __init at91_add_device_nand(struct at91_nand_data *data)
  188. {
  189. unsigned long csa, mode;
  190. if (!data)
  191. return;
  192. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  193. at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  194. /* set the bus interface characteristics */
  195. at91_sys_write(AT91_SMC_SETUP(3), AT91_SMC_NWESETUP_(0) | AT91_SMC_NCS_WRSETUP_(0)
  196. | AT91_SMC_NRDSETUP_(0) | AT91_SMC_NCS_RDSETUP_(0));
  197. at91_sys_write(AT91_SMC_PULSE(3), AT91_SMC_NWEPULSE_(2) | AT91_SMC_NCS_WRPULSE_(5)
  198. | AT91_SMC_NRDPULSE_(2) | AT91_SMC_NCS_RDPULSE_(5));
  199. at91_sys_write(AT91_SMC_CYCLE(3), AT91_SMC_NWECYCLE_(7) | AT91_SMC_NRDCYCLE_(7));
  200. if (data->bus_width_16)
  201. mode = AT91_SMC_DBW_16;
  202. else
  203. mode = AT91_SMC_DBW_8;
  204. at91_sys_write(AT91_SMC_MODE(3), mode | AT91_SMC_READMODE | AT91_SMC_WRITEMODE | AT91_SMC_EXNWMODE_DISABLE | AT91_SMC_TDF_(1));
  205. /* enable pin */
  206. if (data->enable_pin)
  207. at91_set_gpio_output(data->enable_pin, 1);
  208. /* ready/busy pin */
  209. if (data->rdy_pin)
  210. at91_set_gpio_input(data->rdy_pin, 1);
  211. /* card detect pin */
  212. if (data->det_pin)
  213. at91_set_gpio_input(data->det_pin, 1);
  214. at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
  215. at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
  216. nand_data = *data;
  217. platform_device_register(&at91_nand_device);
  218. }
  219. #else
  220. void __init at91_add_device_nand(struct at91_nand_data *data) {}
  221. #endif
  222. /* --------------------------------------------------------------------
  223. * TWI (i2c)
  224. * -------------------------------------------------------------------- */
  225. /*
  226. * Prefer the GPIO code since the TWI controller isn't robust
  227. * (gets overruns and underruns under load) and can only issue
  228. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  229. */
  230. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  231. static struct i2c_gpio_platform_data pdata = {
  232. .sda_pin = AT91_PIN_PA7,
  233. .sda_is_open_drain = 1,
  234. .scl_pin = AT91_PIN_PA8,
  235. .scl_is_open_drain = 1,
  236. .udelay = 2, /* ~100 kHz */
  237. };
  238. static struct platform_device at91sam9261_twi_device = {
  239. .name = "i2c-gpio",
  240. .id = -1,
  241. .dev.platform_data = &pdata,
  242. };
  243. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  244. {
  245. at91_set_GPIO_periph(AT91_PIN_PA7, 1); /* TWD (SDA) */
  246. at91_set_multi_drive(AT91_PIN_PA7, 1);
  247. at91_set_GPIO_periph(AT91_PIN_PA8, 1); /* TWCK (SCL) */
  248. at91_set_multi_drive(AT91_PIN_PA8, 1);
  249. i2c_register_board_info(0, devices, nr_devices);
  250. platform_device_register(&at91sam9261_twi_device);
  251. }
  252. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  253. static struct resource twi_resources[] = {
  254. [0] = {
  255. .start = AT91SAM9261_BASE_TWI,
  256. .end = AT91SAM9261_BASE_TWI + SZ_16K - 1,
  257. .flags = IORESOURCE_MEM,
  258. },
  259. [1] = {
  260. .start = AT91SAM9261_ID_TWI,
  261. .end = AT91SAM9261_ID_TWI,
  262. .flags = IORESOURCE_IRQ,
  263. },
  264. };
  265. static struct platform_device at91sam9261_twi_device = {
  266. .name = "at91_i2c",
  267. .id = -1,
  268. .resource = twi_resources,
  269. .num_resources = ARRAY_SIZE(twi_resources),
  270. };
  271. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  272. {
  273. /* pins used for TWI interface */
  274. at91_set_A_periph(AT91_PIN_PA7, 0); /* TWD */
  275. at91_set_multi_drive(AT91_PIN_PA7, 1);
  276. at91_set_A_periph(AT91_PIN_PA8, 0); /* TWCK */
  277. at91_set_multi_drive(AT91_PIN_PA8, 1);
  278. i2c_register_board_info(0, devices, nr_devices);
  279. platform_device_register(&at91sam9261_twi_device);
  280. }
  281. #else
  282. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
  283. #endif
  284. /* --------------------------------------------------------------------
  285. * SPI
  286. * -------------------------------------------------------------------- */
  287. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  288. static u64 spi_dmamask = DMA_BIT_MASK(32);
  289. static struct resource spi0_resources[] = {
  290. [0] = {
  291. .start = AT91SAM9261_BASE_SPI0,
  292. .end = AT91SAM9261_BASE_SPI0 + SZ_16K - 1,
  293. .flags = IORESOURCE_MEM,
  294. },
  295. [1] = {
  296. .start = AT91SAM9261_ID_SPI0,
  297. .end = AT91SAM9261_ID_SPI0,
  298. .flags = IORESOURCE_IRQ,
  299. },
  300. };
  301. static struct platform_device at91sam9261_spi0_device = {
  302. .name = "atmel_spi",
  303. .id = 0,
  304. .dev = {
  305. .dma_mask = &spi_dmamask,
  306. .coherent_dma_mask = DMA_BIT_MASK(32),
  307. },
  308. .resource = spi0_resources,
  309. .num_resources = ARRAY_SIZE(spi0_resources),
  310. };
  311. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PA4, AT91_PIN_PA5, AT91_PIN_PA6 };
  312. static struct resource spi1_resources[] = {
  313. [0] = {
  314. .start = AT91SAM9261_BASE_SPI1,
  315. .end = AT91SAM9261_BASE_SPI1 + SZ_16K - 1,
  316. .flags = IORESOURCE_MEM,
  317. },
  318. [1] = {
  319. .start = AT91SAM9261_ID_SPI1,
  320. .end = AT91SAM9261_ID_SPI1,
  321. .flags = IORESOURCE_IRQ,
  322. },
  323. };
  324. static struct platform_device at91sam9261_spi1_device = {
  325. .name = "atmel_spi",
  326. .id = 1,
  327. .dev = {
  328. .dma_mask = &spi_dmamask,
  329. .coherent_dma_mask = DMA_BIT_MASK(32),
  330. },
  331. .resource = spi1_resources,
  332. .num_resources = ARRAY_SIZE(spi1_resources),
  333. };
  334. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB28, AT91_PIN_PA24, AT91_PIN_PA25, AT91_PIN_PA26 };
  335. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  336. {
  337. int i;
  338. unsigned long cs_pin;
  339. short enable_spi0 = 0;
  340. short enable_spi1 = 0;
  341. /* Choose SPI chip-selects */
  342. for (i = 0; i < nr_devices; i++) {
  343. if (devices[i].controller_data)
  344. cs_pin = (unsigned long) devices[i].controller_data;
  345. else if (devices[i].bus_num == 0)
  346. cs_pin = spi0_standard_cs[devices[i].chip_select];
  347. else
  348. cs_pin = spi1_standard_cs[devices[i].chip_select];
  349. if (devices[i].bus_num == 0)
  350. enable_spi0 = 1;
  351. else
  352. enable_spi1 = 1;
  353. /* enable chip-select pin */
  354. at91_set_gpio_output(cs_pin, 1);
  355. /* pass chip-select pin to driver */
  356. devices[i].controller_data = (void *) cs_pin;
  357. }
  358. spi_register_board_info(devices, nr_devices);
  359. /* Configure SPI bus(es) */
  360. if (enable_spi0) {
  361. at91_set_A_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  362. at91_set_A_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  363. at91_set_A_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  364. at91_clock_associate("spi0_clk", &at91sam9261_spi0_device.dev, "spi_clk");
  365. platform_device_register(&at91sam9261_spi0_device);
  366. }
  367. if (enable_spi1) {
  368. at91_set_A_periph(AT91_PIN_PB30, 0); /* SPI1_MISO */
  369. at91_set_A_periph(AT91_PIN_PB31, 0); /* SPI1_MOSI */
  370. at91_set_A_periph(AT91_PIN_PB29, 0); /* SPI1_SPCK */
  371. at91_clock_associate("spi1_clk", &at91sam9261_spi1_device.dev, "spi_clk");
  372. platform_device_register(&at91sam9261_spi1_device);
  373. }
  374. }
  375. #else
  376. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  377. #endif
  378. /* --------------------------------------------------------------------
  379. * LCD Controller
  380. * -------------------------------------------------------------------- */
  381. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  382. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  383. static struct atmel_lcdfb_info lcdc_data;
  384. static struct resource lcdc_resources[] = {
  385. [0] = {
  386. .start = AT91SAM9261_LCDC_BASE,
  387. .end = AT91SAM9261_LCDC_BASE + SZ_4K - 1,
  388. .flags = IORESOURCE_MEM,
  389. },
  390. [1] = {
  391. .start = AT91SAM9261_ID_LCDC,
  392. .end = AT91SAM9261_ID_LCDC,
  393. .flags = IORESOURCE_IRQ,
  394. },
  395. #if defined(CONFIG_FB_INTSRAM)
  396. [2] = {
  397. .start = AT91SAM9261_SRAM_BASE,
  398. .end = AT91SAM9261_SRAM_BASE + AT91SAM9261_SRAM_SIZE - 1,
  399. .flags = IORESOURCE_MEM,
  400. },
  401. #endif
  402. };
  403. static struct platform_device at91_lcdc_device = {
  404. .name = "atmel_lcdfb",
  405. .id = 0,
  406. .dev = {
  407. .dma_mask = &lcdc_dmamask,
  408. .coherent_dma_mask = DMA_BIT_MASK(32),
  409. .platform_data = &lcdc_data,
  410. },
  411. .resource = lcdc_resources,
  412. .num_resources = ARRAY_SIZE(lcdc_resources),
  413. };
  414. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  415. {
  416. if (!data) {
  417. return;
  418. }
  419. #if defined(CONFIG_FB_ATMEL_STN)
  420. at91_set_A_periph(AT91_PIN_PB0, 0); /* LCDVSYNC */
  421. at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
  422. at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
  423. at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
  424. at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
  425. at91_set_A_periph(AT91_PIN_PB5, 0); /* LCDD0 */
  426. at91_set_A_periph(AT91_PIN_PB6, 0); /* LCDD1 */
  427. at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
  428. at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
  429. #else
  430. at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
  431. at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
  432. at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
  433. at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
  434. at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
  435. at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
  436. at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
  437. at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
  438. at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
  439. at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
  440. at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
  441. at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
  442. at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
  443. at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
  444. at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
  445. at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
  446. at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
  447. at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
  448. at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
  449. at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
  450. at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
  451. at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
  452. #endif
  453. lcdc_data = *data;
  454. platform_device_register(&at91_lcdc_device);
  455. }
  456. #else
  457. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  458. #endif
  459. /* --------------------------------------------------------------------
  460. * Timer/Counter block
  461. * -------------------------------------------------------------------- */
  462. #ifdef CONFIG_ATMEL_TCLIB
  463. static struct resource tcb_resources[] = {
  464. [0] = {
  465. .start = AT91SAM9261_BASE_TCB0,
  466. .end = AT91SAM9261_BASE_TCB0 + SZ_16K - 1,
  467. .flags = IORESOURCE_MEM,
  468. },
  469. [1] = {
  470. .start = AT91SAM9261_ID_TC0,
  471. .end = AT91SAM9261_ID_TC0,
  472. .flags = IORESOURCE_IRQ,
  473. },
  474. [2] = {
  475. .start = AT91SAM9261_ID_TC1,
  476. .end = AT91SAM9261_ID_TC1,
  477. .flags = IORESOURCE_IRQ,
  478. },
  479. [3] = {
  480. .start = AT91SAM9261_ID_TC2,
  481. .end = AT91SAM9261_ID_TC2,
  482. .flags = IORESOURCE_IRQ,
  483. },
  484. };
  485. static struct platform_device at91sam9261_tcb_device = {
  486. .name = "atmel_tcb",
  487. .id = 0,
  488. .resource = tcb_resources,
  489. .num_resources = ARRAY_SIZE(tcb_resources),
  490. };
  491. static void __init at91_add_device_tc(void)
  492. {
  493. /* this chip has a separate clock and irq for each TC channel */
  494. at91_clock_associate("tc0_clk", &at91sam9261_tcb_device.dev, "t0_clk");
  495. at91_clock_associate("tc1_clk", &at91sam9261_tcb_device.dev, "t1_clk");
  496. at91_clock_associate("tc2_clk", &at91sam9261_tcb_device.dev, "t2_clk");
  497. platform_device_register(&at91sam9261_tcb_device);
  498. }
  499. #else
  500. static void __init at91_add_device_tc(void) { }
  501. #endif
  502. /* --------------------------------------------------------------------
  503. * RTT
  504. * -------------------------------------------------------------------- */
  505. static struct resource rtt_resources[] = {
  506. {
  507. .start = AT91_BASE_SYS + AT91_RTT,
  508. .end = AT91_BASE_SYS + AT91_RTT + SZ_16 - 1,
  509. .flags = IORESOURCE_MEM,
  510. }
  511. };
  512. static struct platform_device at91sam9261_rtt_device = {
  513. .name = "at91_rtt",
  514. .id = 0,
  515. .resource = rtt_resources,
  516. .num_resources = ARRAY_SIZE(rtt_resources),
  517. };
  518. static void __init at91_add_device_rtt(void)
  519. {
  520. platform_device_register(&at91sam9261_rtt_device);
  521. }
  522. /* --------------------------------------------------------------------
  523. * Watchdog
  524. * -------------------------------------------------------------------- */
  525. #if defined(CONFIG_AT91SAM9_WATCHDOG) || defined(CONFIG_AT91SAM9_WATCHDOG_MODULE)
  526. static struct platform_device at91sam9261_wdt_device = {
  527. .name = "at91_wdt",
  528. .id = -1,
  529. .num_resources = 0,
  530. };
  531. static void __init at91_add_device_watchdog(void)
  532. {
  533. platform_device_register(&at91sam9261_wdt_device);
  534. }
  535. #else
  536. static void __init at91_add_device_watchdog(void) {}
  537. #endif
  538. /* --------------------------------------------------------------------
  539. * SSC -- Synchronous Serial Controller
  540. * -------------------------------------------------------------------- */
  541. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  542. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  543. static struct resource ssc0_resources[] = {
  544. [0] = {
  545. .start = AT91SAM9261_BASE_SSC0,
  546. .end = AT91SAM9261_BASE_SSC0 + SZ_16K - 1,
  547. .flags = IORESOURCE_MEM,
  548. },
  549. [1] = {
  550. .start = AT91SAM9261_ID_SSC0,
  551. .end = AT91SAM9261_ID_SSC0,
  552. .flags = IORESOURCE_IRQ,
  553. },
  554. };
  555. static struct platform_device at91sam9261_ssc0_device = {
  556. .name = "ssc",
  557. .id = 0,
  558. .dev = {
  559. .dma_mask = &ssc0_dmamask,
  560. .coherent_dma_mask = DMA_BIT_MASK(32),
  561. },
  562. .resource = ssc0_resources,
  563. .num_resources = ARRAY_SIZE(ssc0_resources),
  564. };
  565. static inline void configure_ssc0_pins(unsigned pins)
  566. {
  567. if (pins & ATMEL_SSC_TF)
  568. at91_set_A_periph(AT91_PIN_PB21, 1);
  569. if (pins & ATMEL_SSC_TK)
  570. at91_set_A_periph(AT91_PIN_PB22, 1);
  571. if (pins & ATMEL_SSC_TD)
  572. at91_set_A_periph(AT91_PIN_PB23, 1);
  573. if (pins & ATMEL_SSC_RD)
  574. at91_set_A_periph(AT91_PIN_PB24, 1);
  575. if (pins & ATMEL_SSC_RK)
  576. at91_set_A_periph(AT91_PIN_PB25, 1);
  577. if (pins & ATMEL_SSC_RF)
  578. at91_set_A_periph(AT91_PIN_PB26, 1);
  579. }
  580. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  581. static struct resource ssc1_resources[] = {
  582. [0] = {
  583. .start = AT91SAM9261_BASE_SSC1,
  584. .end = AT91SAM9261_BASE_SSC1 + SZ_16K - 1,
  585. .flags = IORESOURCE_MEM,
  586. },
  587. [1] = {
  588. .start = AT91SAM9261_ID_SSC1,
  589. .end = AT91SAM9261_ID_SSC1,
  590. .flags = IORESOURCE_IRQ,
  591. },
  592. };
  593. static struct platform_device at91sam9261_ssc1_device = {
  594. .name = "ssc",
  595. .id = 1,
  596. .dev = {
  597. .dma_mask = &ssc1_dmamask,
  598. .coherent_dma_mask = DMA_BIT_MASK(32),
  599. },
  600. .resource = ssc1_resources,
  601. .num_resources = ARRAY_SIZE(ssc1_resources),
  602. };
  603. static inline void configure_ssc1_pins(unsigned pins)
  604. {
  605. if (pins & ATMEL_SSC_TF)
  606. at91_set_B_periph(AT91_PIN_PA17, 1);
  607. if (pins & ATMEL_SSC_TK)
  608. at91_set_B_periph(AT91_PIN_PA18, 1);
  609. if (pins & ATMEL_SSC_TD)
  610. at91_set_B_periph(AT91_PIN_PA19, 1);
  611. if (pins & ATMEL_SSC_RD)
  612. at91_set_B_periph(AT91_PIN_PA20, 1);
  613. if (pins & ATMEL_SSC_RK)
  614. at91_set_B_periph(AT91_PIN_PA21, 1);
  615. if (pins & ATMEL_SSC_RF)
  616. at91_set_B_periph(AT91_PIN_PA22, 1);
  617. }
  618. static u64 ssc2_dmamask = DMA_BIT_MASK(32);
  619. static struct resource ssc2_resources[] = {
  620. [0] = {
  621. .start = AT91SAM9261_BASE_SSC2,
  622. .end = AT91SAM9261_BASE_SSC2 + SZ_16K - 1,
  623. .flags = IORESOURCE_MEM,
  624. },
  625. [1] = {
  626. .start = AT91SAM9261_ID_SSC2,
  627. .end = AT91SAM9261_ID_SSC2,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. };
  631. static struct platform_device at91sam9261_ssc2_device = {
  632. .name = "ssc",
  633. .id = 2,
  634. .dev = {
  635. .dma_mask = &ssc2_dmamask,
  636. .coherent_dma_mask = DMA_BIT_MASK(32),
  637. },
  638. .resource = ssc2_resources,
  639. .num_resources = ARRAY_SIZE(ssc2_resources),
  640. };
  641. static inline void configure_ssc2_pins(unsigned pins)
  642. {
  643. if (pins & ATMEL_SSC_TF)
  644. at91_set_B_periph(AT91_PIN_PC25, 1);
  645. if (pins & ATMEL_SSC_TK)
  646. at91_set_B_periph(AT91_PIN_PC26, 1);
  647. if (pins & ATMEL_SSC_TD)
  648. at91_set_B_periph(AT91_PIN_PC27, 1);
  649. if (pins & ATMEL_SSC_RD)
  650. at91_set_B_periph(AT91_PIN_PC28, 1);
  651. if (pins & ATMEL_SSC_RK)
  652. at91_set_B_periph(AT91_PIN_PC29, 1);
  653. if (pins & ATMEL_SSC_RF)
  654. at91_set_B_periph(AT91_PIN_PC30, 1);
  655. }
  656. /*
  657. * SSC controllers are accessed through library code, instead of any
  658. * kind of all-singing/all-dancing driver. For example one could be
  659. * used by a particular I2S audio codec's driver, while another one
  660. * on the same system might be used by a custom data capture driver.
  661. */
  662. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  663. {
  664. struct platform_device *pdev;
  665. /*
  666. * NOTE: caller is responsible for passing information matching
  667. * "pins" to whatever will be using each particular controller.
  668. */
  669. switch (id) {
  670. case AT91SAM9261_ID_SSC0:
  671. pdev = &at91sam9261_ssc0_device;
  672. configure_ssc0_pins(pins);
  673. at91_clock_associate("ssc0_clk", &pdev->dev, "pclk");
  674. break;
  675. case AT91SAM9261_ID_SSC1:
  676. pdev = &at91sam9261_ssc1_device;
  677. configure_ssc1_pins(pins);
  678. at91_clock_associate("ssc1_clk", &pdev->dev, "pclk");
  679. break;
  680. case AT91SAM9261_ID_SSC2:
  681. pdev = &at91sam9261_ssc2_device;
  682. configure_ssc2_pins(pins);
  683. at91_clock_associate("ssc2_clk", &pdev->dev, "pclk");
  684. break;
  685. default:
  686. return;
  687. }
  688. platform_device_register(pdev);
  689. }
  690. #else
  691. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  692. #endif
  693. /* --------------------------------------------------------------------
  694. * UART
  695. * -------------------------------------------------------------------- */
  696. #if defined(CONFIG_SERIAL_ATMEL)
  697. static struct resource dbgu_resources[] = {
  698. [0] = {
  699. .start = AT91_VA_BASE_SYS + AT91_DBGU,
  700. .end = AT91_VA_BASE_SYS + AT91_DBGU + SZ_512 - 1,
  701. .flags = IORESOURCE_MEM,
  702. },
  703. [1] = {
  704. .start = AT91_ID_SYS,
  705. .end = AT91_ID_SYS,
  706. .flags = IORESOURCE_IRQ,
  707. },
  708. };
  709. static struct atmel_uart_data dbgu_data = {
  710. .use_dma_tx = 0,
  711. .use_dma_rx = 0, /* DBGU not capable of receive DMA */
  712. .regs = (void __iomem *)(AT91_VA_BASE_SYS + AT91_DBGU),
  713. };
  714. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  715. static struct platform_device at91sam9261_dbgu_device = {
  716. .name = "atmel_usart",
  717. .id = 0,
  718. .dev = {
  719. .dma_mask = &dbgu_dmamask,
  720. .coherent_dma_mask = DMA_BIT_MASK(32),
  721. .platform_data = &dbgu_data,
  722. },
  723. .resource = dbgu_resources,
  724. .num_resources = ARRAY_SIZE(dbgu_resources),
  725. };
  726. static inline void configure_dbgu_pins(void)
  727. {
  728. at91_set_A_periph(AT91_PIN_PA9, 0); /* DRXD */
  729. at91_set_A_periph(AT91_PIN_PA10, 1); /* DTXD */
  730. }
  731. static struct resource uart0_resources[] = {
  732. [0] = {
  733. .start = AT91SAM9261_BASE_US0,
  734. .end = AT91SAM9261_BASE_US0 + SZ_16K - 1,
  735. .flags = IORESOURCE_MEM,
  736. },
  737. [1] = {
  738. .start = AT91SAM9261_ID_US0,
  739. .end = AT91SAM9261_ID_US0,
  740. .flags = IORESOURCE_IRQ,
  741. },
  742. };
  743. static struct atmel_uart_data uart0_data = {
  744. .use_dma_tx = 1,
  745. .use_dma_rx = 1,
  746. };
  747. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  748. static struct platform_device at91sam9261_uart0_device = {
  749. .name = "atmel_usart",
  750. .id = 1,
  751. .dev = {
  752. .dma_mask = &uart0_dmamask,
  753. .coherent_dma_mask = DMA_BIT_MASK(32),
  754. .platform_data = &uart0_data,
  755. },
  756. .resource = uart0_resources,
  757. .num_resources = ARRAY_SIZE(uart0_resources),
  758. };
  759. static inline void configure_usart0_pins(unsigned pins)
  760. {
  761. at91_set_A_periph(AT91_PIN_PC8, 1); /* TXD0 */
  762. at91_set_A_periph(AT91_PIN_PC9, 0); /* RXD0 */
  763. if (pins & ATMEL_UART_RTS)
  764. at91_set_A_periph(AT91_PIN_PC10, 0); /* RTS0 */
  765. if (pins & ATMEL_UART_CTS)
  766. at91_set_A_periph(AT91_PIN_PC11, 0); /* CTS0 */
  767. }
  768. static struct resource uart1_resources[] = {
  769. [0] = {
  770. .start = AT91SAM9261_BASE_US1,
  771. .end = AT91SAM9261_BASE_US1 + SZ_16K - 1,
  772. .flags = IORESOURCE_MEM,
  773. },
  774. [1] = {
  775. .start = AT91SAM9261_ID_US1,
  776. .end = AT91SAM9261_ID_US1,
  777. .flags = IORESOURCE_IRQ,
  778. },
  779. };
  780. static struct atmel_uart_data uart1_data = {
  781. .use_dma_tx = 1,
  782. .use_dma_rx = 1,
  783. };
  784. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  785. static struct platform_device at91sam9261_uart1_device = {
  786. .name = "atmel_usart",
  787. .id = 2,
  788. .dev = {
  789. .dma_mask = &uart1_dmamask,
  790. .coherent_dma_mask = DMA_BIT_MASK(32),
  791. .platform_data = &uart1_data,
  792. },
  793. .resource = uart1_resources,
  794. .num_resources = ARRAY_SIZE(uart1_resources),
  795. };
  796. static inline void configure_usart1_pins(unsigned pins)
  797. {
  798. at91_set_A_periph(AT91_PIN_PC12, 1); /* TXD1 */
  799. at91_set_A_periph(AT91_PIN_PC13, 0); /* RXD1 */
  800. if (pins & ATMEL_UART_RTS)
  801. at91_set_B_periph(AT91_PIN_PA12, 0); /* RTS1 */
  802. if (pins & ATMEL_UART_CTS)
  803. at91_set_B_periph(AT91_PIN_PA13, 0); /* CTS1 */
  804. }
  805. static struct resource uart2_resources[] = {
  806. [0] = {
  807. .start = AT91SAM9261_BASE_US2,
  808. .end = AT91SAM9261_BASE_US2 + SZ_16K - 1,
  809. .flags = IORESOURCE_MEM,
  810. },
  811. [1] = {
  812. .start = AT91SAM9261_ID_US2,
  813. .end = AT91SAM9261_ID_US2,
  814. .flags = IORESOURCE_IRQ,
  815. },
  816. };
  817. static struct atmel_uart_data uart2_data = {
  818. .use_dma_tx = 1,
  819. .use_dma_rx = 1,
  820. };
  821. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  822. static struct platform_device at91sam9261_uart2_device = {
  823. .name = "atmel_usart",
  824. .id = 3,
  825. .dev = {
  826. .dma_mask = &uart2_dmamask,
  827. .coherent_dma_mask = DMA_BIT_MASK(32),
  828. .platform_data = &uart2_data,
  829. },
  830. .resource = uart2_resources,
  831. .num_resources = ARRAY_SIZE(uart2_resources),
  832. };
  833. static inline void configure_usart2_pins(unsigned pins)
  834. {
  835. at91_set_A_periph(AT91_PIN_PC15, 0); /* RXD2 */
  836. at91_set_A_periph(AT91_PIN_PC14, 1); /* TXD2 */
  837. if (pins & ATMEL_UART_RTS)
  838. at91_set_B_periph(AT91_PIN_PA15, 0); /* RTS2*/
  839. if (pins & ATMEL_UART_CTS)
  840. at91_set_B_periph(AT91_PIN_PA16, 0); /* CTS2 */
  841. }
  842. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  843. struct platform_device *atmel_default_console_device; /* the serial console device */
  844. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  845. {
  846. struct platform_device *pdev;
  847. switch (id) {
  848. case 0: /* DBGU */
  849. pdev = &at91sam9261_dbgu_device;
  850. configure_dbgu_pins();
  851. at91_clock_associate("mck", &pdev->dev, "usart");
  852. break;
  853. case AT91SAM9261_ID_US0:
  854. pdev = &at91sam9261_uart0_device;
  855. configure_usart0_pins(pins);
  856. at91_clock_associate("usart0_clk", &pdev->dev, "usart");
  857. break;
  858. case AT91SAM9261_ID_US1:
  859. pdev = &at91sam9261_uart1_device;
  860. configure_usart1_pins(pins);
  861. at91_clock_associate("usart1_clk", &pdev->dev, "usart");
  862. break;
  863. case AT91SAM9261_ID_US2:
  864. pdev = &at91sam9261_uart2_device;
  865. configure_usart2_pins(pins);
  866. at91_clock_associate("usart2_clk", &pdev->dev, "usart");
  867. break;
  868. default:
  869. return;
  870. }
  871. pdev->id = portnr; /* update to mapped ID */
  872. if (portnr < ATMEL_MAX_UART)
  873. at91_uarts[portnr] = pdev;
  874. }
  875. void __init at91_set_serial_console(unsigned portnr)
  876. {
  877. if (portnr < ATMEL_MAX_UART)
  878. atmel_default_console_device = at91_uarts[portnr];
  879. }
  880. void __init at91_add_device_serial(void)
  881. {
  882. int i;
  883. for (i = 0; i < ATMEL_MAX_UART; i++) {
  884. if (at91_uarts[i])
  885. platform_device_register(at91_uarts[i]);
  886. }
  887. if (!atmel_default_console_device)
  888. printk(KERN_INFO "AT91: No default serial console defined.\n");
  889. }
  890. #else
  891. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  892. void __init at91_set_serial_console(unsigned portnr) {}
  893. void __init at91_add_device_serial(void) {}
  894. #endif
  895. /* -------------------------------------------------------------------- */
  896. /*
  897. * These devices are always present and don't need any board-specific
  898. * setup.
  899. */
  900. static int __init at91_add_standard_devices(void)
  901. {
  902. at91_add_device_rtt();
  903. at91_add_device_watchdog();
  904. at91_add_device_tc();
  905. return 0;
  906. }
  907. arch_initcall(at91_add_standard_devices);