sky2.c 124 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.24"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. /* This is the worst case number of transmit list elements for a single skb:
  60. VLAN + TSO + CKSUM + Data + skb_frags * DMA */
  61. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define TX_MAX_PENDING 4096
  64. #define TX_DEF_PENDING 127
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  125. { 0 }
  126. };
  127. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  128. /* Avoid conditionals by using array */
  129. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  130. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  131. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  132. static void sky2_set_multicast(struct net_device *dev);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  209. reg = sky2_read32(hw, B2_GP_IO);
  210. reg |= GLB_GPIO_STAT_RACE_DIS;
  211. sky2_write32(hw, B2_GP_IO, reg);
  212. sky2_read32(hw, B2_GP_IO);
  213. }
  214. }
  215. static void sky2_power_aux(struct sky2_hw *hw)
  216. {
  217. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  218. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  219. else
  220. /* enable bits are inverted */
  221. sky2_write8(hw, B2_Y2_CLK_GATE,
  222. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  223. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  224. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  225. /* switch power to VAUX */
  226. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  227. sky2_write8(hw, B0_POWER_CTRL,
  228. (PC_VAUX_ENA | PC_VCC_ENA |
  229. PC_VAUX_ON | PC_VCC_OFF));
  230. }
  231. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  232. {
  233. u16 reg;
  234. /* disable all GMAC IRQ's */
  235. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  237. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  239. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  240. reg = gma_read16(hw, port, GM_RX_CTRL);
  241. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  242. gma_write16(hw, port, GM_RX_CTRL, reg);
  243. }
  244. /* flow control to advertise bits */
  245. static const u16 copper_fc_adv[] = {
  246. [FC_NONE] = 0,
  247. [FC_TX] = PHY_M_AN_ASP,
  248. [FC_RX] = PHY_M_AN_PC,
  249. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  250. };
  251. /* flow control to advertise bits when using 1000BaseX */
  252. static const u16 fiber_fc_adv[] = {
  253. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  254. [FC_TX] = PHY_M_P_ASYM_MD_X,
  255. [FC_RX] = PHY_M_P_SYM_MD_X,
  256. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  257. };
  258. /* flow control to GMA disable bits */
  259. static const u16 gm_fc_disable[] = {
  260. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  261. [FC_TX] = GM_GPCR_FC_RX_DIS,
  262. [FC_RX] = GM_GPCR_FC_TX_DIS,
  263. [FC_BOTH] = 0,
  264. };
  265. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  266. {
  267. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  268. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  269. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  270. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  271. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  272. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  273. PHY_M_EC_MAC_S_MSK);
  274. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  275. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  276. if (hw->chip_id == CHIP_ID_YUKON_EC)
  277. /* set downshift counter to 3x and enable downshift */
  278. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  279. else
  280. /* set master & slave downshift counter to 1x */
  281. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  282. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  283. }
  284. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  285. if (sky2_is_copper(hw)) {
  286. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  287. /* enable automatic crossover */
  288. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  289. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  290. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  291. u16 spec;
  292. /* Enable Class A driver for FE+ A0 */
  293. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  294. spec |= PHY_M_FESC_SEL_CL_A;
  295. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  296. }
  297. } else {
  298. /* disable energy detect */
  299. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  300. /* enable automatic crossover */
  301. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  302. /* downshift on PHY 88E1112 and 88E1149 is changed */
  303. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  304. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  305. /* set downshift counter to 3x and enable downshift */
  306. ctrl &= ~PHY_M_PC_DSC_MSK;
  307. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  308. }
  309. }
  310. } else {
  311. /* workaround for deviation #4.88 (CRC errors) */
  312. /* disable Automatic Crossover */
  313. ctrl &= ~PHY_M_PC_MDIX_MSK;
  314. }
  315. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  316. /* special setup for PHY 88E1112 Fiber */
  317. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  318. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  319. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  320. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  321. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  322. ctrl &= ~PHY_M_MAC_MD_MSK;
  323. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  324. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  325. if (hw->pmd_type == 'P') {
  326. /* select page 1 to access Fiber registers */
  327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  328. /* for SFP-module set SIGDET polarity to low */
  329. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  330. ctrl |= PHY_M_FIB_SIGD_POL;
  331. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  332. }
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  334. }
  335. ctrl = PHY_CT_RESET;
  336. ct1000 = 0;
  337. adv = PHY_AN_CSMA;
  338. reg = 0;
  339. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  340. if (sky2_is_copper(hw)) {
  341. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  342. ct1000 |= PHY_M_1000C_AFD;
  343. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  344. ct1000 |= PHY_M_1000C_AHD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Full)
  346. adv |= PHY_M_AN_100_FD;
  347. if (sky2->advertising & ADVERTISED_100baseT_Half)
  348. adv |= PHY_M_AN_100_HD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Full)
  350. adv |= PHY_M_AN_10_FD;
  351. if (sky2->advertising & ADVERTISED_10baseT_Half)
  352. adv |= PHY_M_AN_10_HD;
  353. } else { /* special defines for FIBER (88E1040S only) */
  354. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  355. adv |= PHY_M_AN_1000X_AFD;
  356. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  357. adv |= PHY_M_AN_1000X_AHD;
  358. }
  359. /* Restart Auto-negotiation */
  360. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  361. } else {
  362. /* forced speed/duplex settings */
  363. ct1000 = PHY_M_1000C_MSE;
  364. /* Disable auto update for duplex flow control and duplex */
  365. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  366. switch (sky2->speed) {
  367. case SPEED_1000:
  368. ctrl |= PHY_CT_SP1000;
  369. reg |= GM_GPCR_SPEED_1000;
  370. break;
  371. case SPEED_100:
  372. ctrl |= PHY_CT_SP100;
  373. reg |= GM_GPCR_SPEED_100;
  374. break;
  375. }
  376. if (sky2->duplex == DUPLEX_FULL) {
  377. reg |= GM_GPCR_DUP_FULL;
  378. ctrl |= PHY_CT_DUP_MD;
  379. } else if (sky2->speed < SPEED_1000)
  380. sky2->flow_mode = FC_NONE;
  381. }
  382. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  383. if (sky2_is_copper(hw))
  384. adv |= copper_fc_adv[sky2->flow_mode];
  385. else
  386. adv |= fiber_fc_adv[sky2->flow_mode];
  387. } else {
  388. reg |= GM_GPCR_AU_FCT_DIS;
  389. reg |= gm_fc_disable[sky2->flow_mode];
  390. /* Forward pause packets to GMAC? */
  391. if (sky2->flow_mode & FC_RX)
  392. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  393. else
  394. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  395. }
  396. gma_write16(hw, port, GM_GP_CTRL, reg);
  397. if (hw->flags & SKY2_HW_GIGABIT)
  398. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  399. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  400. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  401. /* Setup Phy LED's */
  402. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  403. ledover = 0;
  404. switch (hw->chip_id) {
  405. case CHIP_ID_YUKON_FE:
  406. /* on 88E3082 these bits are at 11..9 (shifted left) */
  407. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  408. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  409. /* delete ACT LED control bits */
  410. ctrl &= ~PHY_M_FELP_LED1_MSK;
  411. /* change ACT LED control to blink mode */
  412. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  413. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  414. break;
  415. case CHIP_ID_YUKON_FE_P:
  416. /* Enable Link Partner Next Page */
  417. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  418. ctrl |= PHY_M_PC_ENA_LIP_NP;
  419. /* disable Energy Detect and enable scrambler */
  420. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  421. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  422. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  423. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  424. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  425. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  426. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  427. break;
  428. case CHIP_ID_YUKON_XL:
  429. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  430. /* select page 3 to access LED control register */
  431. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  432. /* set LED Function Control register */
  433. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  434. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  435. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  436. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  437. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  438. /* set Polarity Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  440. (PHY_M_POLC_LS1_P_MIX(4) |
  441. PHY_M_POLC_IS0_P_MIX(4) |
  442. PHY_M_POLC_LOS_CTRL(2) |
  443. PHY_M_POLC_INIT_CTRL(2) |
  444. PHY_M_POLC_STA1_CTRL(2) |
  445. PHY_M_POLC_STA0_CTRL(2)));
  446. /* restore page register */
  447. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  448. break;
  449. case CHIP_ID_YUKON_EC_U:
  450. case CHIP_ID_YUKON_EX:
  451. case CHIP_ID_YUKON_SUPR:
  452. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  453. /* select page 3 to access LED control register */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  455. /* set LED Function Control register */
  456. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  457. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  458. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  459. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  460. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  461. /* set Blink Rate in LED Timer Control Register */
  462. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  463. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  464. /* restore page register */
  465. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  466. break;
  467. default:
  468. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  469. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  470. /* turn off the Rx LED (LED_RX) */
  471. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  472. }
  473. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  474. /* apply fixes in PHY AFE */
  475. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  476. /* increase differential signal amplitude in 10BASE-T */
  477. gm_phy_write(hw, port, 0x18, 0xaa99);
  478. gm_phy_write(hw, port, 0x17, 0x2011);
  479. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  480. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  481. gm_phy_write(hw, port, 0x18, 0xa204);
  482. gm_phy_write(hw, port, 0x17, 0x2002);
  483. }
  484. /* set page register to 0 */
  485. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  486. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  487. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  488. /* apply workaround for integrated resistors calibration */
  489. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  490. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  491. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  492. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  493. /* no effect on Yukon-XL */
  494. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  495. if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
  496. || sky2->speed == SPEED_100) {
  497. /* turn on 100 Mbps LED (LED_LINK100) */
  498. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  499. }
  500. if (ledover)
  501. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  502. }
  503. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  504. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  505. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  506. else
  507. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  508. }
  509. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  510. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  511. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  512. {
  513. u32 reg1;
  514. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  515. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  516. reg1 &= ~phy_power[port];
  517. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  518. reg1 |= coma_mode[port];
  519. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  520. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  521. sky2_pci_read32(hw, PCI_DEV_REG1);
  522. if (hw->chip_id == CHIP_ID_YUKON_FE)
  523. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  524. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  525. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  526. }
  527. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  528. {
  529. u32 reg1;
  530. u16 ctrl;
  531. /* release GPHY Control reset */
  532. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  533. /* release GMAC reset */
  534. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  535. if (hw->flags & SKY2_HW_NEWER_PHY) {
  536. /* select page 2 to access MAC control register */
  537. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  538. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  539. /* allow GMII Power Down */
  540. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  541. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  542. /* set page register back to 0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  544. }
  545. /* setup General Purpose Control Register */
  546. gma_write16(hw, port, GM_GP_CTRL,
  547. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  548. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  549. GM_GPCR_AU_SPD_DIS);
  550. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  551. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  552. /* select page 2 to access MAC control register */
  553. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  554. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  555. /* enable Power Down */
  556. ctrl |= PHY_M_PC_POW_D_ENA;
  557. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  558. /* set page register back to 0 */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  560. }
  561. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  562. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  563. }
  564. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  565. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  566. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  567. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  568. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  569. }
  570. /* Force a renegotiation */
  571. static void sky2_phy_reinit(struct sky2_port *sky2)
  572. {
  573. spin_lock_bh(&sky2->phy_lock);
  574. sky2_phy_init(sky2->hw, sky2->port);
  575. spin_unlock_bh(&sky2->phy_lock);
  576. }
  577. /* Put device in state to listen for Wake On Lan */
  578. static void sky2_wol_init(struct sky2_port *sky2)
  579. {
  580. struct sky2_hw *hw = sky2->hw;
  581. unsigned port = sky2->port;
  582. enum flow_control save_mode;
  583. u16 ctrl;
  584. u32 reg1;
  585. /* Bring hardware out of reset */
  586. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  587. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  588. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  589. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  590. /* Force to 10/100
  591. * sky2_reset will re-enable on resume
  592. */
  593. save_mode = sky2->flow_mode;
  594. ctrl = sky2->advertising;
  595. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  596. sky2->flow_mode = FC_NONE;
  597. spin_lock_bh(&sky2->phy_lock);
  598. sky2_phy_power_up(hw, port);
  599. sky2_phy_init(hw, port);
  600. spin_unlock_bh(&sky2->phy_lock);
  601. sky2->flow_mode = save_mode;
  602. sky2->advertising = ctrl;
  603. /* Set GMAC to no flow control and auto update for speed/duplex */
  604. gma_write16(hw, port, GM_GP_CTRL,
  605. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  606. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  607. /* Set WOL address */
  608. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  609. sky2->netdev->dev_addr, ETH_ALEN);
  610. /* Turn on appropriate WOL control bits */
  611. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  612. ctrl = 0;
  613. if (sky2->wol & WAKE_PHY)
  614. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  615. else
  616. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  617. if (sky2->wol & WAKE_MAGIC)
  618. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  619. else
  620. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  621. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  622. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  623. /* Turn on legacy PCI-Express PME mode */
  624. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  625. reg1 |= PCI_Y2_PME_LEGACY;
  626. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  627. /* block receiver */
  628. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  629. }
  630. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  631. {
  632. struct net_device *dev = hw->dev[port];
  633. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  634. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  635. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  636. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  637. /* Yukon-Extreme B0 and further Extreme devices */
  638. /* enable Store & Forward mode for TX */
  639. if (dev->mtu <= ETH_DATA_LEN)
  640. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  641. TX_JUMBO_DIS | TX_STFW_ENA);
  642. else
  643. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  644. TX_JUMBO_ENA| TX_STFW_ENA);
  645. } else {
  646. if (dev->mtu <= ETH_DATA_LEN)
  647. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  648. else {
  649. /* set Tx GMAC FIFO Almost Empty Threshold */
  650. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  651. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  652. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  653. /* Can't do offload because of lack of store/forward */
  654. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  655. }
  656. }
  657. }
  658. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  659. {
  660. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  661. u16 reg;
  662. u32 rx_reg;
  663. int i;
  664. const u8 *addr = hw->dev[port]->dev_addr;
  665. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  666. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  667. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  668. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  669. /* WA DEV_472 -- looks like crossed wires on port 2 */
  670. /* clear GMAC 1 Control reset */
  671. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  672. do {
  673. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  674. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  675. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  676. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  677. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  678. }
  679. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  680. /* Enable Transmit FIFO Underrun */
  681. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  682. spin_lock_bh(&sky2->phy_lock);
  683. sky2_phy_power_up(hw, port);
  684. sky2_phy_init(hw, port);
  685. spin_unlock_bh(&sky2->phy_lock);
  686. /* MIB clear */
  687. reg = gma_read16(hw, port, GM_PHY_ADDR);
  688. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  689. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  690. gma_read16(hw, port, i);
  691. gma_write16(hw, port, GM_PHY_ADDR, reg);
  692. /* transmit control */
  693. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  694. /* receive control reg: unicast + multicast + no FCS */
  695. gma_write16(hw, port, GM_RX_CTRL,
  696. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  697. /* transmit flow control */
  698. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  699. /* transmit parameter */
  700. gma_write16(hw, port, GM_TX_PARAM,
  701. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  702. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  703. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  704. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  705. /* serial mode register */
  706. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  707. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  708. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  709. reg |= GM_SMOD_JUMBO_ENA;
  710. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  711. /* virtual address for data */
  712. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  713. /* physical address: used for pause frames */
  714. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  715. /* ignore counter overflows */
  716. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  717. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  718. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  719. /* Configure Rx MAC FIFO */
  720. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  721. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  722. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  723. hw->chip_id == CHIP_ID_YUKON_FE_P)
  724. rx_reg |= GMF_RX_OVER_ON;
  725. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  726. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  727. /* Hardware errata - clear flush mask */
  728. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  729. } else {
  730. /* Flush Rx MAC FIFO on any flow control or error */
  731. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  732. }
  733. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  734. reg = RX_GMF_FL_THR_DEF + 1;
  735. /* Another magic mystery workaround from sk98lin */
  736. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  737. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  738. reg = 0x178;
  739. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  740. /* Configure Tx MAC FIFO */
  741. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  742. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  743. /* On chips without ram buffer, pause is controled by MAC level */
  744. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  745. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  746. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  747. sky2_set_tx_stfwd(hw, port);
  748. }
  749. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  750. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  751. /* disable dynamic watermark */
  752. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  753. reg &= ~TX_DYN_WM_ENA;
  754. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  755. }
  756. }
  757. /* Assign Ram Buffer allocation to queue */
  758. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  759. {
  760. u32 end;
  761. /* convert from K bytes to qwords used for hw register */
  762. start *= 1024/8;
  763. space *= 1024/8;
  764. end = start + space - 1;
  765. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  766. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  767. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  768. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  769. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  770. if (q == Q_R1 || q == Q_R2) {
  771. u32 tp = space - space/4;
  772. /* On receive queue's set the thresholds
  773. * give receiver priority when > 3/4 full
  774. * send pause when down to 2K
  775. */
  776. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  777. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  778. tp = space - 2048/8;
  779. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  780. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  781. } else {
  782. /* Enable store & forward on Tx queue's because
  783. * Tx FIFO is only 1K on Yukon
  784. */
  785. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  786. }
  787. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  788. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  789. }
  790. /* Setup Bus Memory Interface */
  791. static void sky2_qset(struct sky2_hw *hw, u16 q)
  792. {
  793. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  794. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  795. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  796. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  797. }
  798. /* Setup prefetch unit registers. This is the interface between
  799. * hardware and driver list elements
  800. */
  801. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  802. dma_addr_t addr, u32 last)
  803. {
  804. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  805. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  806. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  807. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  808. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  809. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  810. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  811. }
  812. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  813. {
  814. struct sky2_tx_le *le = sky2->tx_le + *slot;
  815. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  816. le->ctrl = 0;
  817. return le;
  818. }
  819. static void tx_init(struct sky2_port *sky2)
  820. {
  821. struct sky2_tx_le *le;
  822. sky2->tx_prod = sky2->tx_cons = 0;
  823. sky2->tx_tcpsum = 0;
  824. sky2->tx_last_mss = 0;
  825. le = get_tx_le(sky2, &sky2->tx_prod);
  826. le->addr = 0;
  827. le->opcode = OP_ADDR64 | HW_OWNER;
  828. sky2->tx_last_upper = 0;
  829. }
  830. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  831. struct sky2_tx_le *le)
  832. {
  833. return sky2->tx_ring + (le - sky2->tx_le);
  834. }
  835. /* Update chip's next pointer */
  836. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  837. {
  838. /* Make sure write' to descriptors are complete before we tell hardware */
  839. wmb();
  840. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  841. /* Synchronize I/O on since next processor may write to tail */
  842. mmiowb();
  843. }
  844. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  845. {
  846. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  847. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  848. le->ctrl = 0;
  849. return le;
  850. }
  851. /* Build description to hardware for one receive segment */
  852. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  853. dma_addr_t map, unsigned len)
  854. {
  855. struct sky2_rx_le *le;
  856. if (sizeof(dma_addr_t) > sizeof(u32)) {
  857. le = sky2_next_rx(sky2);
  858. le->addr = cpu_to_le32(upper_32_bits(map));
  859. le->opcode = OP_ADDR64 | HW_OWNER;
  860. }
  861. le = sky2_next_rx(sky2);
  862. le->addr = cpu_to_le32(lower_32_bits(map));
  863. le->length = cpu_to_le16(len);
  864. le->opcode = op | HW_OWNER;
  865. }
  866. /* Build description to hardware for one possibly fragmented skb */
  867. static void sky2_rx_submit(struct sky2_port *sky2,
  868. const struct rx_ring_info *re)
  869. {
  870. int i;
  871. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  872. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  873. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  874. }
  875. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  876. unsigned size)
  877. {
  878. struct sk_buff *skb = re->skb;
  879. int i;
  880. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  881. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  882. return -EIO;
  883. pci_unmap_len_set(re, data_size, size);
  884. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  885. re->frag_addr[i] = pci_map_page(pdev,
  886. skb_shinfo(skb)->frags[i].page,
  887. skb_shinfo(skb)->frags[i].page_offset,
  888. skb_shinfo(skb)->frags[i].size,
  889. PCI_DMA_FROMDEVICE);
  890. return 0;
  891. }
  892. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  893. {
  894. struct sk_buff *skb = re->skb;
  895. int i;
  896. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  897. PCI_DMA_FROMDEVICE);
  898. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  899. pci_unmap_page(pdev, re->frag_addr[i],
  900. skb_shinfo(skb)->frags[i].size,
  901. PCI_DMA_FROMDEVICE);
  902. }
  903. /* Tell chip where to start receive checksum.
  904. * Actually has two checksums, but set both same to avoid possible byte
  905. * order problems.
  906. */
  907. static void rx_set_checksum(struct sky2_port *sky2)
  908. {
  909. struct sky2_rx_le *le = sky2_next_rx(sky2);
  910. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  911. le->ctrl = 0;
  912. le->opcode = OP_TCPSTART | HW_OWNER;
  913. sky2_write32(sky2->hw,
  914. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  915. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  916. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  917. }
  918. /*
  919. * The RX Stop command will not work for Yukon-2 if the BMU does not
  920. * reach the end of packet and since we can't make sure that we have
  921. * incoming data, we must reset the BMU while it is not doing a DMA
  922. * transfer. Since it is possible that the RX path is still active,
  923. * the RX RAM buffer will be stopped first, so any possible incoming
  924. * data will not trigger a DMA. After the RAM buffer is stopped, the
  925. * BMU is polled until any DMA in progress is ended and only then it
  926. * will be reset.
  927. */
  928. static void sky2_rx_stop(struct sky2_port *sky2)
  929. {
  930. struct sky2_hw *hw = sky2->hw;
  931. unsigned rxq = rxqaddr[sky2->port];
  932. int i;
  933. /* disable the RAM Buffer receive queue */
  934. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  935. for (i = 0; i < 0xffff; i++)
  936. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  937. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  938. goto stopped;
  939. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  940. sky2->netdev->name);
  941. stopped:
  942. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  943. /* reset the Rx prefetch unit */
  944. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  945. mmiowb();
  946. }
  947. /* Clean out receive buffer area, assumes receiver hardware stopped */
  948. static void sky2_rx_clean(struct sky2_port *sky2)
  949. {
  950. unsigned i;
  951. memset(sky2->rx_le, 0, RX_LE_BYTES);
  952. for (i = 0; i < sky2->rx_pending; i++) {
  953. struct rx_ring_info *re = sky2->rx_ring + i;
  954. if (re->skb) {
  955. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  956. kfree_skb(re->skb);
  957. re->skb = NULL;
  958. }
  959. }
  960. skb_queue_purge(&sky2->rx_recycle);
  961. }
  962. /* Basic MII support */
  963. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  964. {
  965. struct mii_ioctl_data *data = if_mii(ifr);
  966. struct sky2_port *sky2 = netdev_priv(dev);
  967. struct sky2_hw *hw = sky2->hw;
  968. int err = -EOPNOTSUPP;
  969. if (!netif_running(dev))
  970. return -ENODEV; /* Phy still in reset */
  971. switch (cmd) {
  972. case SIOCGMIIPHY:
  973. data->phy_id = PHY_ADDR_MARV;
  974. /* fallthru */
  975. case SIOCGMIIREG: {
  976. u16 val = 0;
  977. spin_lock_bh(&sky2->phy_lock);
  978. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  979. spin_unlock_bh(&sky2->phy_lock);
  980. data->val_out = val;
  981. break;
  982. }
  983. case SIOCSMIIREG:
  984. if (!capable(CAP_NET_ADMIN))
  985. return -EPERM;
  986. spin_lock_bh(&sky2->phy_lock);
  987. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  988. data->val_in);
  989. spin_unlock_bh(&sky2->phy_lock);
  990. break;
  991. }
  992. return err;
  993. }
  994. #ifdef SKY2_VLAN_TAG_USED
  995. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  996. {
  997. if (onoff) {
  998. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  999. RX_VLAN_STRIP_ON);
  1000. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1001. TX_VLAN_TAG_ON);
  1002. } else {
  1003. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1004. RX_VLAN_STRIP_OFF);
  1005. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1006. TX_VLAN_TAG_OFF);
  1007. }
  1008. }
  1009. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1010. {
  1011. struct sky2_port *sky2 = netdev_priv(dev);
  1012. struct sky2_hw *hw = sky2->hw;
  1013. u16 port = sky2->port;
  1014. netif_tx_lock_bh(dev);
  1015. napi_disable(&hw->napi);
  1016. sky2->vlgrp = grp;
  1017. sky2_set_vlan_mode(hw, port, grp != NULL);
  1018. sky2_read32(hw, B0_Y2_SP_LISR);
  1019. napi_enable(&hw->napi);
  1020. netif_tx_unlock_bh(dev);
  1021. }
  1022. #endif
  1023. /* Amount of required worst case padding in rx buffer */
  1024. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1025. {
  1026. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1027. }
  1028. /*
  1029. * Allocate an skb for receiving. If the MTU is large enough
  1030. * make the skb non-linear with a fragment list of pages.
  1031. */
  1032. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1033. {
  1034. struct sk_buff *skb;
  1035. int i;
  1036. skb = __skb_dequeue(&sky2->rx_recycle);
  1037. if (!skb)
  1038. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
  1039. + sky2_rx_pad(sky2->hw));
  1040. if (!skb)
  1041. goto nomem;
  1042. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1043. unsigned char *start;
  1044. /*
  1045. * Workaround for a bug in FIFO that cause hang
  1046. * if the FIFO if the receive buffer is not 64 byte aligned.
  1047. * The buffer returned from netdev_alloc_skb is
  1048. * aligned except if slab debugging is enabled.
  1049. */
  1050. start = PTR_ALIGN(skb->data, 8);
  1051. skb_reserve(skb, start - skb->data);
  1052. } else
  1053. skb_reserve(skb, NET_IP_ALIGN);
  1054. for (i = 0; i < sky2->rx_nfrags; i++) {
  1055. struct page *page = alloc_page(GFP_ATOMIC);
  1056. if (!page)
  1057. goto free_partial;
  1058. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1059. }
  1060. return skb;
  1061. free_partial:
  1062. kfree_skb(skb);
  1063. nomem:
  1064. return NULL;
  1065. }
  1066. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1067. {
  1068. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1069. }
  1070. /*
  1071. * Allocate and setup receiver buffer pool.
  1072. * Normal case this ends up creating one list element for skb
  1073. * in the receive ring. Worst case if using large MTU and each
  1074. * allocation falls on a different 64 bit region, that results
  1075. * in 6 list elements per ring entry.
  1076. * One element is used for checksum enable/disable, and one
  1077. * extra to avoid wrap.
  1078. */
  1079. static int sky2_rx_start(struct sky2_port *sky2)
  1080. {
  1081. struct sky2_hw *hw = sky2->hw;
  1082. struct rx_ring_info *re;
  1083. unsigned rxq = rxqaddr[sky2->port];
  1084. unsigned i, size, thresh;
  1085. sky2->rx_put = sky2->rx_next = 0;
  1086. sky2_qset(hw, rxq);
  1087. /* On PCI express lowering the watermark gives better performance */
  1088. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1089. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1090. /* These chips have no ram buffer?
  1091. * MAC Rx RAM Read is controlled by hardware */
  1092. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1093. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1094. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1095. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1096. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1097. if (!(hw->flags & SKY2_HW_NEW_LE))
  1098. rx_set_checksum(sky2);
  1099. /* Space needed for frame data + headers rounded up */
  1100. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1101. /* Stopping point for hardware truncation */
  1102. thresh = (size - 8) / sizeof(u32);
  1103. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1104. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1105. /* Compute residue after pages */
  1106. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1107. /* Optimize to handle small packets and headers */
  1108. if (size < copybreak)
  1109. size = copybreak;
  1110. if (size < ETH_HLEN)
  1111. size = ETH_HLEN;
  1112. sky2->rx_data_size = size;
  1113. skb_queue_head_init(&sky2->rx_recycle);
  1114. /* Fill Rx ring */
  1115. for (i = 0; i < sky2->rx_pending; i++) {
  1116. re = sky2->rx_ring + i;
  1117. re->skb = sky2_rx_alloc(sky2);
  1118. if (!re->skb)
  1119. goto nomem;
  1120. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1121. dev_kfree_skb(re->skb);
  1122. re->skb = NULL;
  1123. goto nomem;
  1124. }
  1125. sky2_rx_submit(sky2, re);
  1126. }
  1127. /*
  1128. * The receiver hangs if it receives frames larger than the
  1129. * packet buffer. As a workaround, truncate oversize frames, but
  1130. * the register is limited to 9 bits, so if you do frames > 2052
  1131. * you better get the MTU right!
  1132. */
  1133. if (thresh > 0x1ff)
  1134. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1135. else {
  1136. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1137. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1138. }
  1139. /* Tell chip about available buffers */
  1140. sky2_rx_update(sky2, rxq);
  1141. return 0;
  1142. nomem:
  1143. sky2_rx_clean(sky2);
  1144. return -ENOMEM;
  1145. }
  1146. /* Bring up network interface. */
  1147. static int sky2_up(struct net_device *dev)
  1148. {
  1149. struct sky2_port *sky2 = netdev_priv(dev);
  1150. struct sky2_hw *hw = sky2->hw;
  1151. unsigned port = sky2->port;
  1152. u32 imask, ramsize;
  1153. int cap, err = -ENOMEM;
  1154. struct net_device *otherdev = hw->dev[sky2->port^1];
  1155. /*
  1156. * On dual port PCI-X card, there is an problem where status
  1157. * can be received out of order due to split transactions
  1158. */
  1159. if (otherdev && netif_running(otherdev) &&
  1160. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1161. u16 cmd;
  1162. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1163. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1164. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1165. }
  1166. netif_carrier_off(dev);
  1167. /* must be power of 2 */
  1168. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1169. sky2->tx_ring_size *
  1170. sizeof(struct sky2_tx_le),
  1171. &sky2->tx_le_map);
  1172. if (!sky2->tx_le)
  1173. goto err_out;
  1174. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1175. GFP_KERNEL);
  1176. if (!sky2->tx_ring)
  1177. goto err_out;
  1178. tx_init(sky2);
  1179. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1180. &sky2->rx_le_map);
  1181. if (!sky2->rx_le)
  1182. goto err_out;
  1183. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1184. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1185. GFP_KERNEL);
  1186. if (!sky2->rx_ring)
  1187. goto err_out;
  1188. sky2_mac_init(hw, port);
  1189. /* Register is number of 4K blocks on internal RAM buffer. */
  1190. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1191. if (ramsize > 0) {
  1192. u32 rxspace;
  1193. hw->flags |= SKY2_HW_RAM_BUFFER;
  1194. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1195. if (ramsize < 16)
  1196. rxspace = ramsize / 2;
  1197. else
  1198. rxspace = 8 + (2*(ramsize - 16))/3;
  1199. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1200. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1201. /* Make sure SyncQ is disabled */
  1202. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1203. RB_RST_SET);
  1204. }
  1205. sky2_qset(hw, txqaddr[port]);
  1206. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1207. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1208. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1209. /* Set almost empty threshold */
  1210. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1211. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1212. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1213. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1214. sky2->tx_ring_size - 1);
  1215. #ifdef SKY2_VLAN_TAG_USED
  1216. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1217. #endif
  1218. err = sky2_rx_start(sky2);
  1219. if (err)
  1220. goto err_out;
  1221. /* Enable interrupts from phy/mac for port */
  1222. imask = sky2_read32(hw, B0_IMSK);
  1223. imask |= portirq_msk[port];
  1224. sky2_write32(hw, B0_IMSK, imask);
  1225. sky2_read32(hw, B0_IMSK);
  1226. if (netif_msg_ifup(sky2))
  1227. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1228. return 0;
  1229. err_out:
  1230. if (sky2->rx_le) {
  1231. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1232. sky2->rx_le, sky2->rx_le_map);
  1233. sky2->rx_le = NULL;
  1234. }
  1235. if (sky2->tx_le) {
  1236. pci_free_consistent(hw->pdev,
  1237. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1238. sky2->tx_le, sky2->tx_le_map);
  1239. sky2->tx_le = NULL;
  1240. }
  1241. kfree(sky2->tx_ring);
  1242. kfree(sky2->rx_ring);
  1243. sky2->tx_ring = NULL;
  1244. sky2->rx_ring = NULL;
  1245. return err;
  1246. }
  1247. /* Modular subtraction in ring */
  1248. static inline int tx_inuse(const struct sky2_port *sky2)
  1249. {
  1250. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1251. }
  1252. /* Number of list elements available for next tx */
  1253. static inline int tx_avail(const struct sky2_port *sky2)
  1254. {
  1255. return sky2->tx_pending - tx_inuse(sky2);
  1256. }
  1257. /* Estimate of number of transmit list elements required */
  1258. static unsigned tx_le_req(const struct sk_buff *skb)
  1259. {
  1260. unsigned count;
  1261. count = sizeof(dma_addr_t) / sizeof(u32);
  1262. count += skb_shinfo(skb)->nr_frags * count;
  1263. if (skb_is_gso(skb))
  1264. ++count;
  1265. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1266. ++count;
  1267. return count;
  1268. }
  1269. /*
  1270. * Put one packet in ring for transmit.
  1271. * A single packet can generate multiple list elements, and
  1272. * the number of ring elements will probably be less than the number
  1273. * of list elements used.
  1274. */
  1275. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1276. {
  1277. struct sky2_port *sky2 = netdev_priv(dev);
  1278. struct sky2_hw *hw = sky2->hw;
  1279. struct sky2_tx_le *le = NULL;
  1280. struct tx_ring_info *re;
  1281. unsigned i, len;
  1282. dma_addr_t mapping;
  1283. u32 upper;
  1284. u16 slot;
  1285. u16 mss;
  1286. u8 ctrl;
  1287. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1288. return NETDEV_TX_BUSY;
  1289. len = skb_headlen(skb);
  1290. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1291. if (pci_dma_mapping_error(hw->pdev, mapping))
  1292. goto mapping_error;
  1293. slot = sky2->tx_prod;
  1294. if (unlikely(netif_msg_tx_queued(sky2)))
  1295. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1296. dev->name, slot, skb->len);
  1297. /* Send high bits if needed */
  1298. upper = upper_32_bits(mapping);
  1299. if (upper != sky2->tx_last_upper) {
  1300. le = get_tx_le(sky2, &slot);
  1301. le->addr = cpu_to_le32(upper);
  1302. sky2->tx_last_upper = upper;
  1303. le->opcode = OP_ADDR64 | HW_OWNER;
  1304. }
  1305. /* Check for TCP Segmentation Offload */
  1306. mss = skb_shinfo(skb)->gso_size;
  1307. if (mss != 0) {
  1308. if (!(hw->flags & SKY2_HW_NEW_LE))
  1309. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1310. if (mss != sky2->tx_last_mss) {
  1311. le = get_tx_le(sky2, &slot);
  1312. le->addr = cpu_to_le32(mss);
  1313. if (hw->flags & SKY2_HW_NEW_LE)
  1314. le->opcode = OP_MSS | HW_OWNER;
  1315. else
  1316. le->opcode = OP_LRGLEN | HW_OWNER;
  1317. sky2->tx_last_mss = mss;
  1318. }
  1319. }
  1320. ctrl = 0;
  1321. #ifdef SKY2_VLAN_TAG_USED
  1322. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1323. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1324. if (!le) {
  1325. le = get_tx_le(sky2, &slot);
  1326. le->addr = 0;
  1327. le->opcode = OP_VLAN|HW_OWNER;
  1328. } else
  1329. le->opcode |= OP_VLAN;
  1330. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1331. ctrl |= INS_VLAN;
  1332. }
  1333. #endif
  1334. /* Handle TCP checksum offload */
  1335. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1336. /* On Yukon EX (some versions) encoding change. */
  1337. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1338. ctrl |= CALSUM; /* auto checksum */
  1339. else {
  1340. const unsigned offset = skb_transport_offset(skb);
  1341. u32 tcpsum;
  1342. tcpsum = offset << 16; /* sum start */
  1343. tcpsum |= offset + skb->csum_offset; /* sum write */
  1344. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1345. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1346. ctrl |= UDPTCP;
  1347. if (tcpsum != sky2->tx_tcpsum) {
  1348. sky2->tx_tcpsum = tcpsum;
  1349. le = get_tx_le(sky2, &slot);
  1350. le->addr = cpu_to_le32(tcpsum);
  1351. le->length = 0; /* initial checksum value */
  1352. le->ctrl = 1; /* one packet */
  1353. le->opcode = OP_TCPLISW | HW_OWNER;
  1354. }
  1355. }
  1356. }
  1357. le = get_tx_le(sky2, &slot);
  1358. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1359. le->length = cpu_to_le16(len);
  1360. le->ctrl = ctrl;
  1361. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1362. re = tx_le_re(sky2, le);
  1363. re->skb = skb;
  1364. pci_unmap_addr_set(re, mapaddr, mapping);
  1365. pci_unmap_len_set(re, maplen, len);
  1366. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1367. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1368. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1369. frag->size, PCI_DMA_TODEVICE);
  1370. if (pci_dma_mapping_error(hw->pdev, mapping))
  1371. goto mapping_unwind;
  1372. upper = upper_32_bits(mapping);
  1373. if (upper != sky2->tx_last_upper) {
  1374. le = get_tx_le(sky2, &slot);
  1375. le->addr = cpu_to_le32(upper);
  1376. sky2->tx_last_upper = upper;
  1377. le->opcode = OP_ADDR64 | HW_OWNER;
  1378. }
  1379. le = get_tx_le(sky2, &slot);
  1380. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1381. le->length = cpu_to_le16(frag->size);
  1382. le->ctrl = ctrl;
  1383. le->opcode = OP_BUFFER | HW_OWNER;
  1384. re = tx_le_re(sky2, le);
  1385. re->skb = skb;
  1386. pci_unmap_addr_set(re, mapaddr, mapping);
  1387. pci_unmap_len_set(re, maplen, frag->size);
  1388. }
  1389. le->ctrl |= EOP;
  1390. sky2->tx_prod = slot;
  1391. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1392. netif_stop_queue(dev);
  1393. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1394. return NETDEV_TX_OK;
  1395. mapping_unwind:
  1396. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1397. le = sky2->tx_le + i;
  1398. re = sky2->tx_ring + i;
  1399. switch(le->opcode & ~HW_OWNER) {
  1400. case OP_LARGESEND:
  1401. case OP_PACKET:
  1402. pci_unmap_single(hw->pdev,
  1403. pci_unmap_addr(re, mapaddr),
  1404. pci_unmap_len(re, maplen),
  1405. PCI_DMA_TODEVICE);
  1406. break;
  1407. case OP_BUFFER:
  1408. pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
  1409. pci_unmap_len(re, maplen),
  1410. PCI_DMA_TODEVICE);
  1411. break;
  1412. }
  1413. }
  1414. mapping_error:
  1415. if (net_ratelimit())
  1416. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1417. dev_kfree_skb(skb);
  1418. return NETDEV_TX_OK;
  1419. }
  1420. /*
  1421. * Free ring elements from starting at tx_cons until "done"
  1422. *
  1423. * NB:
  1424. * 1. The hardware will tell us about partial completion of multi-part
  1425. * buffers so make sure not to free skb to early.
  1426. * 2. This may run in parallel start_xmit because the it only
  1427. * looks at the tail of the queue of FIFO (tx_cons), not
  1428. * the head (tx_prod)
  1429. */
  1430. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1431. {
  1432. struct net_device *dev = sky2->netdev;
  1433. struct pci_dev *pdev = sky2->hw->pdev;
  1434. unsigned idx;
  1435. BUG_ON(done >= sky2->tx_ring_size);
  1436. for (idx = sky2->tx_cons; idx != done;
  1437. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1438. struct sky2_tx_le *le = sky2->tx_le + idx;
  1439. struct tx_ring_info *re = sky2->tx_ring + idx;
  1440. switch(le->opcode & ~HW_OWNER) {
  1441. case OP_LARGESEND:
  1442. case OP_PACKET:
  1443. pci_unmap_single(pdev,
  1444. pci_unmap_addr(re, mapaddr),
  1445. pci_unmap_len(re, maplen),
  1446. PCI_DMA_TODEVICE);
  1447. break;
  1448. case OP_BUFFER:
  1449. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1450. pci_unmap_len(re, maplen),
  1451. PCI_DMA_TODEVICE);
  1452. break;
  1453. }
  1454. if (le->ctrl & EOP) {
  1455. struct sk_buff *skb = re->skb;
  1456. if (unlikely(netif_msg_tx_done(sky2)))
  1457. printk(KERN_DEBUG "%s: tx done %u\n",
  1458. dev->name, idx);
  1459. dev->stats.tx_packets++;
  1460. dev->stats.tx_bytes += skb->len;
  1461. if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
  1462. && skb_recycle_check(skb, sky2->rx_data_size
  1463. + sky2_rx_pad(sky2->hw)))
  1464. __skb_queue_head(&sky2->rx_recycle, skb);
  1465. else
  1466. dev_kfree_skb_any(skb);
  1467. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1468. }
  1469. }
  1470. sky2->tx_cons = idx;
  1471. smp_mb();
  1472. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1473. netif_wake_queue(dev);
  1474. }
  1475. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1476. {
  1477. /* Disable Force Sync bit and Enable Alloc bit */
  1478. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1479. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1480. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1481. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1482. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1483. /* Reset the PCI FIFO of the async Tx queue */
  1484. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1485. BMU_RST_SET | BMU_FIFO_RST);
  1486. /* Reset the Tx prefetch units */
  1487. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1488. PREF_UNIT_RST_SET);
  1489. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1490. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1491. }
  1492. /* Network shutdown */
  1493. static int sky2_down(struct net_device *dev)
  1494. {
  1495. struct sky2_port *sky2 = netdev_priv(dev);
  1496. struct sky2_hw *hw = sky2->hw;
  1497. unsigned port = sky2->port;
  1498. u16 ctrl;
  1499. u32 imask;
  1500. /* Never really got started! */
  1501. if (!sky2->tx_le)
  1502. return 0;
  1503. if (netif_msg_ifdown(sky2))
  1504. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1505. /* Force flow control off */
  1506. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1507. /* Stop transmitter */
  1508. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1509. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1510. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1511. RB_RST_SET | RB_DIS_OP_MD);
  1512. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1513. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1514. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1515. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1516. /* Workaround shared GMAC reset */
  1517. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1518. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1519. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1520. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1521. /* Force any delayed status interrrupt and NAPI */
  1522. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1523. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1524. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1525. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1526. sky2_rx_stop(sky2);
  1527. /* Disable port IRQ */
  1528. imask = sky2_read32(hw, B0_IMSK);
  1529. imask &= ~portirq_msk[port];
  1530. sky2_write32(hw, B0_IMSK, imask);
  1531. sky2_read32(hw, B0_IMSK);
  1532. synchronize_irq(hw->pdev->irq);
  1533. napi_synchronize(&hw->napi);
  1534. spin_lock_bh(&sky2->phy_lock);
  1535. sky2_phy_power_down(hw, port);
  1536. spin_unlock_bh(&sky2->phy_lock);
  1537. /* turn off LED's */
  1538. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1539. sky2_tx_reset(hw, port);
  1540. /* Free any pending frames stuck in HW queue */
  1541. sky2_tx_complete(sky2, sky2->tx_prod);
  1542. sky2_rx_clean(sky2);
  1543. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1544. sky2->rx_le, sky2->rx_le_map);
  1545. kfree(sky2->rx_ring);
  1546. pci_free_consistent(hw->pdev,
  1547. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1548. sky2->tx_le, sky2->tx_le_map);
  1549. kfree(sky2->tx_ring);
  1550. sky2->tx_le = NULL;
  1551. sky2->rx_le = NULL;
  1552. sky2->rx_ring = NULL;
  1553. sky2->tx_ring = NULL;
  1554. return 0;
  1555. }
  1556. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1557. {
  1558. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1559. return SPEED_1000;
  1560. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1561. if (aux & PHY_M_PS_SPEED_100)
  1562. return SPEED_100;
  1563. else
  1564. return SPEED_10;
  1565. }
  1566. switch (aux & PHY_M_PS_SPEED_MSK) {
  1567. case PHY_M_PS_SPEED_1000:
  1568. return SPEED_1000;
  1569. case PHY_M_PS_SPEED_100:
  1570. return SPEED_100;
  1571. default:
  1572. return SPEED_10;
  1573. }
  1574. }
  1575. static void sky2_link_up(struct sky2_port *sky2)
  1576. {
  1577. struct sky2_hw *hw = sky2->hw;
  1578. unsigned port = sky2->port;
  1579. u16 reg;
  1580. static const char *fc_name[] = {
  1581. [FC_NONE] = "none",
  1582. [FC_TX] = "tx",
  1583. [FC_RX] = "rx",
  1584. [FC_BOTH] = "both",
  1585. };
  1586. /* enable Rx/Tx */
  1587. reg = gma_read16(hw, port, GM_GP_CTRL);
  1588. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1589. gma_write16(hw, port, GM_GP_CTRL, reg);
  1590. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1591. netif_carrier_on(sky2->netdev);
  1592. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1593. /* Turn on link LED */
  1594. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1595. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1596. if (netif_msg_link(sky2))
  1597. printk(KERN_INFO PFX
  1598. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1599. sky2->netdev->name, sky2->speed,
  1600. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1601. fc_name[sky2->flow_status]);
  1602. }
  1603. static void sky2_link_down(struct sky2_port *sky2)
  1604. {
  1605. struct sky2_hw *hw = sky2->hw;
  1606. unsigned port = sky2->port;
  1607. u16 reg;
  1608. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1609. reg = gma_read16(hw, port, GM_GP_CTRL);
  1610. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1611. gma_write16(hw, port, GM_GP_CTRL, reg);
  1612. netif_carrier_off(sky2->netdev);
  1613. /* Turn on link LED */
  1614. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1615. if (netif_msg_link(sky2))
  1616. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1617. sky2_phy_init(hw, port);
  1618. }
  1619. static enum flow_control sky2_flow(int rx, int tx)
  1620. {
  1621. if (rx)
  1622. return tx ? FC_BOTH : FC_RX;
  1623. else
  1624. return tx ? FC_TX : FC_NONE;
  1625. }
  1626. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1627. {
  1628. struct sky2_hw *hw = sky2->hw;
  1629. unsigned port = sky2->port;
  1630. u16 advert, lpa;
  1631. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1632. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1633. if (lpa & PHY_M_AN_RF) {
  1634. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1635. return -1;
  1636. }
  1637. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1638. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1639. sky2->netdev->name);
  1640. return -1;
  1641. }
  1642. sky2->speed = sky2_phy_speed(hw, aux);
  1643. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1644. /* Since the pause result bits seem to in different positions on
  1645. * different chips. look at registers.
  1646. */
  1647. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1648. /* Shift for bits in fiber PHY */
  1649. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1650. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1651. if (advert & ADVERTISE_1000XPAUSE)
  1652. advert |= ADVERTISE_PAUSE_CAP;
  1653. if (advert & ADVERTISE_1000XPSE_ASYM)
  1654. advert |= ADVERTISE_PAUSE_ASYM;
  1655. if (lpa & LPA_1000XPAUSE)
  1656. lpa |= LPA_PAUSE_CAP;
  1657. if (lpa & LPA_1000XPAUSE_ASYM)
  1658. lpa |= LPA_PAUSE_ASYM;
  1659. }
  1660. sky2->flow_status = FC_NONE;
  1661. if (advert & ADVERTISE_PAUSE_CAP) {
  1662. if (lpa & LPA_PAUSE_CAP)
  1663. sky2->flow_status = FC_BOTH;
  1664. else if (advert & ADVERTISE_PAUSE_ASYM)
  1665. sky2->flow_status = FC_RX;
  1666. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1667. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1668. sky2->flow_status = FC_TX;
  1669. }
  1670. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1671. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1672. sky2->flow_status = FC_NONE;
  1673. if (sky2->flow_status & FC_TX)
  1674. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1675. else
  1676. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1677. return 0;
  1678. }
  1679. /* Interrupt from PHY */
  1680. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1681. {
  1682. struct net_device *dev = hw->dev[port];
  1683. struct sky2_port *sky2 = netdev_priv(dev);
  1684. u16 istatus, phystat;
  1685. if (!netif_running(dev))
  1686. return;
  1687. spin_lock(&sky2->phy_lock);
  1688. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1689. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1690. if (netif_msg_intr(sky2))
  1691. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1692. sky2->netdev->name, istatus, phystat);
  1693. if (istatus & PHY_M_IS_AN_COMPL) {
  1694. if (sky2_autoneg_done(sky2, phystat) == 0)
  1695. sky2_link_up(sky2);
  1696. goto out;
  1697. }
  1698. if (istatus & PHY_M_IS_LSP_CHANGE)
  1699. sky2->speed = sky2_phy_speed(hw, phystat);
  1700. if (istatus & PHY_M_IS_DUP_CHANGE)
  1701. sky2->duplex =
  1702. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1703. if (istatus & PHY_M_IS_LST_CHANGE) {
  1704. if (phystat & PHY_M_PS_LINK_UP)
  1705. sky2_link_up(sky2);
  1706. else
  1707. sky2_link_down(sky2);
  1708. }
  1709. out:
  1710. spin_unlock(&sky2->phy_lock);
  1711. }
  1712. /* Transmit timeout is only called if we are running, carrier is up
  1713. * and tx queue is full (stopped).
  1714. */
  1715. static void sky2_tx_timeout(struct net_device *dev)
  1716. {
  1717. struct sky2_port *sky2 = netdev_priv(dev);
  1718. struct sky2_hw *hw = sky2->hw;
  1719. if (netif_msg_timer(sky2))
  1720. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1721. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1722. dev->name, sky2->tx_cons, sky2->tx_prod,
  1723. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1724. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1725. /* can't restart safely under softirq */
  1726. schedule_work(&hw->restart_work);
  1727. }
  1728. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1729. {
  1730. struct sky2_port *sky2 = netdev_priv(dev);
  1731. struct sky2_hw *hw = sky2->hw;
  1732. unsigned port = sky2->port;
  1733. int err;
  1734. u16 ctl, mode;
  1735. u32 imask;
  1736. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1737. return -EINVAL;
  1738. if (new_mtu > ETH_DATA_LEN &&
  1739. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1740. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1741. return -EINVAL;
  1742. if (!netif_running(dev)) {
  1743. dev->mtu = new_mtu;
  1744. return 0;
  1745. }
  1746. imask = sky2_read32(hw, B0_IMSK);
  1747. sky2_write32(hw, B0_IMSK, 0);
  1748. dev->trans_start = jiffies; /* prevent tx timeout */
  1749. netif_stop_queue(dev);
  1750. napi_disable(&hw->napi);
  1751. synchronize_irq(hw->pdev->irq);
  1752. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1753. sky2_set_tx_stfwd(hw, port);
  1754. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1755. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1756. sky2_rx_stop(sky2);
  1757. sky2_rx_clean(sky2);
  1758. dev->mtu = new_mtu;
  1759. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1760. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1761. if (dev->mtu > ETH_DATA_LEN)
  1762. mode |= GM_SMOD_JUMBO_ENA;
  1763. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1764. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1765. err = sky2_rx_start(sky2);
  1766. sky2_write32(hw, B0_IMSK, imask);
  1767. sky2_read32(hw, B0_Y2_SP_LISR);
  1768. napi_enable(&hw->napi);
  1769. if (err)
  1770. dev_close(dev);
  1771. else {
  1772. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1773. netif_wake_queue(dev);
  1774. }
  1775. return err;
  1776. }
  1777. /* For small just reuse existing skb for next receive */
  1778. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1779. const struct rx_ring_info *re,
  1780. unsigned length)
  1781. {
  1782. struct sk_buff *skb;
  1783. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1784. if (likely(skb)) {
  1785. skb_reserve(skb, 2);
  1786. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1787. length, PCI_DMA_FROMDEVICE);
  1788. skb_copy_from_linear_data(re->skb, skb->data, length);
  1789. skb->ip_summed = re->skb->ip_summed;
  1790. skb->csum = re->skb->csum;
  1791. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1792. length, PCI_DMA_FROMDEVICE);
  1793. re->skb->ip_summed = CHECKSUM_NONE;
  1794. skb_put(skb, length);
  1795. }
  1796. return skb;
  1797. }
  1798. /* Adjust length of skb with fragments to match received data */
  1799. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1800. unsigned int length)
  1801. {
  1802. int i, num_frags;
  1803. unsigned int size;
  1804. /* put header into skb */
  1805. size = min(length, hdr_space);
  1806. skb->tail += size;
  1807. skb->len += size;
  1808. length -= size;
  1809. num_frags = skb_shinfo(skb)->nr_frags;
  1810. for (i = 0; i < num_frags; i++) {
  1811. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1812. if (length == 0) {
  1813. /* don't need this page */
  1814. __free_page(frag->page);
  1815. --skb_shinfo(skb)->nr_frags;
  1816. } else {
  1817. size = min(length, (unsigned) PAGE_SIZE);
  1818. frag->size = size;
  1819. skb->data_len += size;
  1820. skb->truesize += size;
  1821. skb->len += size;
  1822. length -= size;
  1823. }
  1824. }
  1825. }
  1826. /* Normal packet - take skb from ring element and put in a new one */
  1827. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1828. struct rx_ring_info *re,
  1829. unsigned int length)
  1830. {
  1831. struct sk_buff *skb, *nskb;
  1832. unsigned hdr_space = sky2->rx_data_size;
  1833. /* Don't be tricky about reusing pages (yet) */
  1834. nskb = sky2_rx_alloc(sky2);
  1835. if (unlikely(!nskb))
  1836. return NULL;
  1837. skb = re->skb;
  1838. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1839. prefetch(skb->data);
  1840. re->skb = nskb;
  1841. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1842. dev_kfree_skb(nskb);
  1843. re->skb = skb;
  1844. return NULL;
  1845. }
  1846. if (skb_shinfo(skb)->nr_frags)
  1847. skb_put_frags(skb, hdr_space, length);
  1848. else
  1849. skb_put(skb, length);
  1850. return skb;
  1851. }
  1852. /*
  1853. * Receive one packet.
  1854. * For larger packets, get new buffer.
  1855. */
  1856. static struct sk_buff *sky2_receive(struct net_device *dev,
  1857. u16 length, u32 status)
  1858. {
  1859. struct sky2_port *sky2 = netdev_priv(dev);
  1860. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1861. struct sk_buff *skb = NULL;
  1862. u16 count = (status & GMR_FS_LEN) >> 16;
  1863. #ifdef SKY2_VLAN_TAG_USED
  1864. /* Account for vlan tag */
  1865. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1866. count -= VLAN_HLEN;
  1867. #endif
  1868. if (unlikely(netif_msg_rx_status(sky2)))
  1869. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1870. dev->name, sky2->rx_next, status, length);
  1871. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1872. prefetch(sky2->rx_ring + sky2->rx_next);
  1873. /* This chip has hardware problems that generates bogus status.
  1874. * So do only marginal checking and expect higher level protocols
  1875. * to handle crap frames.
  1876. */
  1877. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1878. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1879. length != count)
  1880. goto okay;
  1881. if (status & GMR_FS_ANY_ERR)
  1882. goto error;
  1883. if (!(status & GMR_FS_RX_OK))
  1884. goto resubmit;
  1885. /* if length reported by DMA does not match PHY, packet was truncated */
  1886. if (length != count)
  1887. goto len_error;
  1888. okay:
  1889. if (length < copybreak)
  1890. skb = receive_copy(sky2, re, length);
  1891. else
  1892. skb = receive_new(sky2, re, length);
  1893. resubmit:
  1894. sky2_rx_submit(sky2, re);
  1895. return skb;
  1896. len_error:
  1897. /* Truncation of overlength packets
  1898. causes PHY length to not match MAC length */
  1899. ++dev->stats.rx_length_errors;
  1900. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1901. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1902. dev->name, status, length);
  1903. goto resubmit;
  1904. error:
  1905. ++dev->stats.rx_errors;
  1906. if (status & GMR_FS_RX_FF_OV) {
  1907. dev->stats.rx_over_errors++;
  1908. goto resubmit;
  1909. }
  1910. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1911. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1912. dev->name, status, length);
  1913. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1914. dev->stats.rx_length_errors++;
  1915. if (status & GMR_FS_FRAGMENT)
  1916. dev->stats.rx_frame_errors++;
  1917. if (status & GMR_FS_CRC_ERR)
  1918. dev->stats.rx_crc_errors++;
  1919. goto resubmit;
  1920. }
  1921. /* Transmit complete */
  1922. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1923. {
  1924. struct sky2_port *sky2 = netdev_priv(dev);
  1925. if (netif_running(dev))
  1926. sky2_tx_complete(sky2, last);
  1927. }
  1928. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1929. u32 status, struct sk_buff *skb)
  1930. {
  1931. #ifdef SKY2_VLAN_TAG_USED
  1932. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1933. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1934. if (skb->ip_summed == CHECKSUM_NONE)
  1935. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  1936. else
  1937. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  1938. vlan_tag, skb);
  1939. return;
  1940. }
  1941. #endif
  1942. if (skb->ip_summed == CHECKSUM_NONE)
  1943. netif_receive_skb(skb);
  1944. else
  1945. napi_gro_receive(&sky2->hw->napi, skb);
  1946. }
  1947. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  1948. unsigned packets, unsigned bytes)
  1949. {
  1950. if (packets) {
  1951. struct net_device *dev = hw->dev[port];
  1952. dev->stats.rx_packets += packets;
  1953. dev->stats.rx_bytes += bytes;
  1954. dev->last_rx = jiffies;
  1955. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  1956. }
  1957. }
  1958. /* Process status response ring */
  1959. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1960. {
  1961. int work_done = 0;
  1962. unsigned int total_bytes[2] = { 0 };
  1963. unsigned int total_packets[2] = { 0 };
  1964. rmb();
  1965. do {
  1966. struct sky2_port *sky2;
  1967. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1968. unsigned port;
  1969. struct net_device *dev;
  1970. struct sk_buff *skb;
  1971. u32 status;
  1972. u16 length;
  1973. u8 opcode = le->opcode;
  1974. if (!(opcode & HW_OWNER))
  1975. break;
  1976. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1977. port = le->css & CSS_LINK_BIT;
  1978. dev = hw->dev[port];
  1979. sky2 = netdev_priv(dev);
  1980. length = le16_to_cpu(le->length);
  1981. status = le32_to_cpu(le->status);
  1982. le->opcode = 0;
  1983. switch (opcode & ~HW_OWNER) {
  1984. case OP_RXSTAT:
  1985. total_packets[port]++;
  1986. total_bytes[port] += length;
  1987. skb = sky2_receive(dev, length, status);
  1988. if (unlikely(!skb)) {
  1989. dev->stats.rx_dropped++;
  1990. break;
  1991. }
  1992. /* This chip reports checksum status differently */
  1993. if (hw->flags & SKY2_HW_NEW_LE) {
  1994. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  1995. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1996. (le->css & CSS_TCPUDPCSOK))
  1997. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1998. else
  1999. skb->ip_summed = CHECKSUM_NONE;
  2000. }
  2001. skb->protocol = eth_type_trans(skb, dev);
  2002. sky2_skb_rx(sky2, status, skb);
  2003. /* Stop after net poll weight */
  2004. if (++work_done >= to_do)
  2005. goto exit_loop;
  2006. break;
  2007. #ifdef SKY2_VLAN_TAG_USED
  2008. case OP_RXVLAN:
  2009. sky2->rx_tag = length;
  2010. break;
  2011. case OP_RXCHKSVLAN:
  2012. sky2->rx_tag = length;
  2013. /* fall through */
  2014. #endif
  2015. case OP_RXCHKS:
  2016. if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2017. break;
  2018. /* If this happens then driver assuming wrong format */
  2019. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  2020. if (net_ratelimit())
  2021. printk(KERN_NOTICE "%s: unexpected"
  2022. " checksum status\n",
  2023. dev->name);
  2024. break;
  2025. }
  2026. /* Both checksum counters are programmed to start at
  2027. * the same offset, so unless there is a problem they
  2028. * should match. This failure is an early indication that
  2029. * hardware receive checksumming won't work.
  2030. */
  2031. if (likely(status >> 16 == (status & 0xffff))) {
  2032. skb = sky2->rx_ring[sky2->rx_next].skb;
  2033. skb->ip_summed = CHECKSUM_COMPLETE;
  2034. skb->csum = le16_to_cpu(status);
  2035. } else {
  2036. printk(KERN_NOTICE PFX "%s: hardware receive "
  2037. "checksum problem (status = %#x)\n",
  2038. dev->name, status);
  2039. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2040. sky2_write32(sky2->hw,
  2041. Q_ADDR(rxqaddr[port], Q_CSR),
  2042. BMU_DIS_RX_CHKSUM);
  2043. }
  2044. break;
  2045. case OP_TXINDEXLE:
  2046. /* TX index reports status for both ports */
  2047. sky2_tx_done(hw->dev[0], status & 0xfff);
  2048. if (hw->dev[1])
  2049. sky2_tx_done(hw->dev[1],
  2050. ((status >> 24) & 0xff)
  2051. | (u16)(length & 0xf) << 8);
  2052. break;
  2053. default:
  2054. if (net_ratelimit())
  2055. printk(KERN_WARNING PFX
  2056. "unknown status opcode 0x%x\n", opcode);
  2057. }
  2058. } while (hw->st_idx != idx);
  2059. /* Fully processed status ring so clear irq */
  2060. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2061. exit_loop:
  2062. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2063. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2064. return work_done;
  2065. }
  2066. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2067. {
  2068. struct net_device *dev = hw->dev[port];
  2069. if (net_ratelimit())
  2070. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2071. dev->name, status);
  2072. if (status & Y2_IS_PAR_RD1) {
  2073. if (net_ratelimit())
  2074. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2075. dev->name);
  2076. /* Clear IRQ */
  2077. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2078. }
  2079. if (status & Y2_IS_PAR_WR1) {
  2080. if (net_ratelimit())
  2081. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2082. dev->name);
  2083. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2084. }
  2085. if (status & Y2_IS_PAR_MAC1) {
  2086. if (net_ratelimit())
  2087. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2088. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2089. }
  2090. if (status & Y2_IS_PAR_RX1) {
  2091. if (net_ratelimit())
  2092. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2093. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2094. }
  2095. if (status & Y2_IS_TCP_TXA1) {
  2096. if (net_ratelimit())
  2097. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2098. dev->name);
  2099. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2100. }
  2101. }
  2102. static void sky2_hw_intr(struct sky2_hw *hw)
  2103. {
  2104. struct pci_dev *pdev = hw->pdev;
  2105. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2106. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2107. status &= hwmsk;
  2108. if (status & Y2_IS_TIST_OV)
  2109. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2110. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2111. u16 pci_err;
  2112. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2113. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2114. if (net_ratelimit())
  2115. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2116. pci_err);
  2117. sky2_pci_write16(hw, PCI_STATUS,
  2118. pci_err | PCI_STATUS_ERROR_BITS);
  2119. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2120. }
  2121. if (status & Y2_IS_PCI_EXP) {
  2122. /* PCI-Express uncorrectable Error occurred */
  2123. u32 err;
  2124. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2125. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2126. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2127. 0xfffffffful);
  2128. if (net_ratelimit())
  2129. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2130. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2131. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2132. }
  2133. if (status & Y2_HWE_L1_MASK)
  2134. sky2_hw_error(hw, 0, status);
  2135. status >>= 8;
  2136. if (status & Y2_HWE_L1_MASK)
  2137. sky2_hw_error(hw, 1, status);
  2138. }
  2139. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2140. {
  2141. struct net_device *dev = hw->dev[port];
  2142. struct sky2_port *sky2 = netdev_priv(dev);
  2143. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2144. if (netif_msg_intr(sky2))
  2145. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2146. dev->name, status);
  2147. if (status & GM_IS_RX_CO_OV)
  2148. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2149. if (status & GM_IS_TX_CO_OV)
  2150. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2151. if (status & GM_IS_RX_FF_OR) {
  2152. ++dev->stats.rx_fifo_errors;
  2153. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2154. }
  2155. if (status & GM_IS_TX_FF_UR) {
  2156. ++dev->stats.tx_fifo_errors;
  2157. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2158. }
  2159. }
  2160. /* This should never happen it is a bug. */
  2161. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2162. {
  2163. struct net_device *dev = hw->dev[port];
  2164. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2165. dev_err(&hw->pdev->dev, PFX
  2166. "%s: descriptor error q=%#x get=%u put=%u\n",
  2167. dev->name, (unsigned) q, (unsigned) idx,
  2168. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2169. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2170. }
  2171. static int sky2_rx_hung(struct net_device *dev)
  2172. {
  2173. struct sky2_port *sky2 = netdev_priv(dev);
  2174. struct sky2_hw *hw = sky2->hw;
  2175. unsigned port = sky2->port;
  2176. unsigned rxq = rxqaddr[port];
  2177. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2178. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2179. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2180. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2181. /* If idle and MAC or PCI is stuck */
  2182. if (sky2->check.last == dev->last_rx &&
  2183. ((mac_rp == sky2->check.mac_rp &&
  2184. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2185. /* Check if the PCI RX hang */
  2186. (fifo_rp == sky2->check.fifo_rp &&
  2187. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2188. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2189. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2190. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2191. return 1;
  2192. } else {
  2193. sky2->check.last = dev->last_rx;
  2194. sky2->check.mac_rp = mac_rp;
  2195. sky2->check.mac_lev = mac_lev;
  2196. sky2->check.fifo_rp = fifo_rp;
  2197. sky2->check.fifo_lev = fifo_lev;
  2198. return 0;
  2199. }
  2200. }
  2201. static void sky2_watchdog(unsigned long arg)
  2202. {
  2203. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2204. /* Check for lost IRQ once a second */
  2205. if (sky2_read32(hw, B0_ISRC)) {
  2206. napi_schedule(&hw->napi);
  2207. } else {
  2208. int i, active = 0;
  2209. for (i = 0; i < hw->ports; i++) {
  2210. struct net_device *dev = hw->dev[i];
  2211. if (!netif_running(dev))
  2212. continue;
  2213. ++active;
  2214. /* For chips with Rx FIFO, check if stuck */
  2215. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2216. sky2_rx_hung(dev)) {
  2217. pr_info(PFX "%s: receiver hang detected\n",
  2218. dev->name);
  2219. schedule_work(&hw->restart_work);
  2220. return;
  2221. }
  2222. }
  2223. if (active == 0)
  2224. return;
  2225. }
  2226. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2227. }
  2228. /* Hardware/software error handling */
  2229. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2230. {
  2231. if (net_ratelimit())
  2232. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2233. if (status & Y2_IS_HW_ERR)
  2234. sky2_hw_intr(hw);
  2235. if (status & Y2_IS_IRQ_MAC1)
  2236. sky2_mac_intr(hw, 0);
  2237. if (status & Y2_IS_IRQ_MAC2)
  2238. sky2_mac_intr(hw, 1);
  2239. if (status & Y2_IS_CHK_RX1)
  2240. sky2_le_error(hw, 0, Q_R1);
  2241. if (status & Y2_IS_CHK_RX2)
  2242. sky2_le_error(hw, 1, Q_R2);
  2243. if (status & Y2_IS_CHK_TXA1)
  2244. sky2_le_error(hw, 0, Q_XA1);
  2245. if (status & Y2_IS_CHK_TXA2)
  2246. sky2_le_error(hw, 1, Q_XA2);
  2247. }
  2248. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2249. {
  2250. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2251. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2252. int work_done = 0;
  2253. u16 idx;
  2254. if (unlikely(status & Y2_IS_ERROR))
  2255. sky2_err_intr(hw, status);
  2256. if (status & Y2_IS_IRQ_PHY1)
  2257. sky2_phy_intr(hw, 0);
  2258. if (status & Y2_IS_IRQ_PHY2)
  2259. sky2_phy_intr(hw, 1);
  2260. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2261. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2262. if (work_done >= work_limit)
  2263. goto done;
  2264. }
  2265. napi_complete(napi);
  2266. sky2_read32(hw, B0_Y2_SP_LISR);
  2267. done:
  2268. return work_done;
  2269. }
  2270. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2271. {
  2272. struct sky2_hw *hw = dev_id;
  2273. u32 status;
  2274. /* Reading this mask interrupts as side effect */
  2275. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2276. if (status == 0 || status == ~0)
  2277. return IRQ_NONE;
  2278. prefetch(&hw->st_le[hw->st_idx]);
  2279. napi_schedule(&hw->napi);
  2280. return IRQ_HANDLED;
  2281. }
  2282. #ifdef CONFIG_NET_POLL_CONTROLLER
  2283. static void sky2_netpoll(struct net_device *dev)
  2284. {
  2285. struct sky2_port *sky2 = netdev_priv(dev);
  2286. napi_schedule(&sky2->hw->napi);
  2287. }
  2288. #endif
  2289. /* Chip internal frequency for clock calculations */
  2290. static u32 sky2_mhz(const struct sky2_hw *hw)
  2291. {
  2292. switch (hw->chip_id) {
  2293. case CHIP_ID_YUKON_EC:
  2294. case CHIP_ID_YUKON_EC_U:
  2295. case CHIP_ID_YUKON_EX:
  2296. case CHIP_ID_YUKON_SUPR:
  2297. case CHIP_ID_YUKON_UL_2:
  2298. return 125;
  2299. case CHIP_ID_YUKON_FE:
  2300. return 100;
  2301. case CHIP_ID_YUKON_FE_P:
  2302. return 50;
  2303. case CHIP_ID_YUKON_XL:
  2304. return 156;
  2305. default:
  2306. BUG();
  2307. }
  2308. }
  2309. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2310. {
  2311. return sky2_mhz(hw) * us;
  2312. }
  2313. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2314. {
  2315. return clk / sky2_mhz(hw);
  2316. }
  2317. static int __devinit sky2_init(struct sky2_hw *hw)
  2318. {
  2319. u8 t8;
  2320. /* Enable all clocks and check for bad PCI access */
  2321. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2322. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2323. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2324. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2325. switch(hw->chip_id) {
  2326. case CHIP_ID_YUKON_XL:
  2327. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2328. break;
  2329. case CHIP_ID_YUKON_EC_U:
  2330. hw->flags = SKY2_HW_GIGABIT
  2331. | SKY2_HW_NEWER_PHY
  2332. | SKY2_HW_ADV_POWER_CTL;
  2333. break;
  2334. case CHIP_ID_YUKON_EX:
  2335. hw->flags = SKY2_HW_GIGABIT
  2336. | SKY2_HW_NEWER_PHY
  2337. | SKY2_HW_NEW_LE
  2338. | SKY2_HW_ADV_POWER_CTL;
  2339. /* New transmit checksum */
  2340. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2341. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2342. break;
  2343. case CHIP_ID_YUKON_EC:
  2344. /* This rev is really old, and requires untested workarounds */
  2345. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2346. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2347. return -EOPNOTSUPP;
  2348. }
  2349. hw->flags = SKY2_HW_GIGABIT;
  2350. break;
  2351. case CHIP_ID_YUKON_FE:
  2352. break;
  2353. case CHIP_ID_YUKON_FE_P:
  2354. hw->flags = SKY2_HW_NEWER_PHY
  2355. | SKY2_HW_NEW_LE
  2356. | SKY2_HW_AUTO_TX_SUM
  2357. | SKY2_HW_ADV_POWER_CTL;
  2358. break;
  2359. case CHIP_ID_YUKON_SUPR:
  2360. hw->flags = SKY2_HW_GIGABIT
  2361. | SKY2_HW_NEWER_PHY
  2362. | SKY2_HW_NEW_LE
  2363. | SKY2_HW_AUTO_TX_SUM
  2364. | SKY2_HW_ADV_POWER_CTL;
  2365. break;
  2366. case CHIP_ID_YUKON_UL_2:
  2367. hw->flags = SKY2_HW_GIGABIT
  2368. | SKY2_HW_ADV_POWER_CTL;
  2369. break;
  2370. default:
  2371. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2372. hw->chip_id);
  2373. return -EOPNOTSUPP;
  2374. }
  2375. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2376. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2377. hw->flags |= SKY2_HW_FIBRE_PHY;
  2378. hw->ports = 1;
  2379. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2380. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2381. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2382. ++hw->ports;
  2383. }
  2384. return 0;
  2385. }
  2386. static void sky2_reset(struct sky2_hw *hw)
  2387. {
  2388. struct pci_dev *pdev = hw->pdev;
  2389. u16 status;
  2390. int i, cap;
  2391. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2392. /* disable ASF */
  2393. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2394. status = sky2_read16(hw, HCU_CCSR);
  2395. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2396. HCU_CCSR_UC_STATE_MSK);
  2397. sky2_write16(hw, HCU_CCSR, status);
  2398. } else
  2399. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2400. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2401. /* do a SW reset */
  2402. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2403. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2404. /* allow writes to PCI config */
  2405. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2406. /* clear PCI errors, if any */
  2407. status = sky2_pci_read16(hw, PCI_STATUS);
  2408. status |= PCI_STATUS_ERROR_BITS;
  2409. sky2_pci_write16(hw, PCI_STATUS, status);
  2410. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2411. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2412. if (cap) {
  2413. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2414. 0xfffffffful);
  2415. /* If error bit is stuck on ignore it */
  2416. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2417. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2418. else
  2419. hwe_mask |= Y2_IS_PCI_EXP;
  2420. }
  2421. sky2_power_on(hw);
  2422. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2423. for (i = 0; i < hw->ports; i++) {
  2424. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2425. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2426. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2427. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2428. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2429. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2430. | GMC_BYP_RETR_ON);
  2431. }
  2432. /* Clear I2C IRQ noise */
  2433. sky2_write32(hw, B2_I2C_IRQ, 1);
  2434. /* turn off hardware timer (unused) */
  2435. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2436. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2437. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2438. /* Turn off descriptor polling */
  2439. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2440. /* Turn off receive timestamp */
  2441. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2442. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2443. /* enable the Tx Arbiters */
  2444. for (i = 0; i < hw->ports; i++)
  2445. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2446. /* Initialize ram interface */
  2447. for (i = 0; i < hw->ports; i++) {
  2448. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2449. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2450. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2451. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2452. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2453. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2454. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2455. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2456. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2457. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2458. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2459. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2460. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2461. }
  2462. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2463. for (i = 0; i < hw->ports; i++)
  2464. sky2_gmac_reset(hw, i);
  2465. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2466. hw->st_idx = 0;
  2467. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2468. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2469. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2470. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2471. /* Set the list last index */
  2472. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2473. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2474. sky2_write8(hw, STAT_FIFO_WM, 16);
  2475. /* set Status-FIFO ISR watermark */
  2476. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2477. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2478. else
  2479. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2480. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2481. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2482. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2483. /* enable status unit */
  2484. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2485. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2486. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2487. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2488. }
  2489. /* Take device down (offline).
  2490. * Equivalent to doing dev_stop() but this does not
  2491. * inform upper layers of the transistion.
  2492. */
  2493. static void sky2_detach(struct net_device *dev)
  2494. {
  2495. if (netif_running(dev)) {
  2496. netif_device_detach(dev); /* stop txq */
  2497. sky2_down(dev);
  2498. }
  2499. }
  2500. /* Bring device back after doing sky2_detach */
  2501. static int sky2_reattach(struct net_device *dev)
  2502. {
  2503. int err = 0;
  2504. if (netif_running(dev)) {
  2505. err = sky2_up(dev);
  2506. if (err) {
  2507. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2508. dev->name, err);
  2509. dev_close(dev);
  2510. } else {
  2511. netif_device_attach(dev);
  2512. sky2_set_multicast(dev);
  2513. }
  2514. }
  2515. return err;
  2516. }
  2517. static void sky2_restart(struct work_struct *work)
  2518. {
  2519. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2520. int i;
  2521. rtnl_lock();
  2522. for (i = 0; i < hw->ports; i++)
  2523. sky2_detach(hw->dev[i]);
  2524. napi_disable(&hw->napi);
  2525. sky2_write32(hw, B0_IMSK, 0);
  2526. sky2_reset(hw);
  2527. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2528. napi_enable(&hw->napi);
  2529. for (i = 0; i < hw->ports; i++)
  2530. sky2_reattach(hw->dev[i]);
  2531. rtnl_unlock();
  2532. }
  2533. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2534. {
  2535. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2536. }
  2537. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2538. {
  2539. const struct sky2_port *sky2 = netdev_priv(dev);
  2540. wol->supported = sky2_wol_supported(sky2->hw);
  2541. wol->wolopts = sky2->wol;
  2542. }
  2543. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2544. {
  2545. struct sky2_port *sky2 = netdev_priv(dev);
  2546. struct sky2_hw *hw = sky2->hw;
  2547. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2548. || !device_can_wakeup(&hw->pdev->dev))
  2549. return -EOPNOTSUPP;
  2550. sky2->wol = wol->wolopts;
  2551. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2552. hw->chip_id == CHIP_ID_YUKON_EX ||
  2553. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2554. sky2_write32(hw, B0_CTST, sky2->wol
  2555. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2556. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2557. if (!netif_running(dev))
  2558. sky2_wol_init(sky2);
  2559. return 0;
  2560. }
  2561. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2562. {
  2563. if (sky2_is_copper(hw)) {
  2564. u32 modes = SUPPORTED_10baseT_Half
  2565. | SUPPORTED_10baseT_Full
  2566. | SUPPORTED_100baseT_Half
  2567. | SUPPORTED_100baseT_Full
  2568. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2569. if (hw->flags & SKY2_HW_GIGABIT)
  2570. modes |= SUPPORTED_1000baseT_Half
  2571. | SUPPORTED_1000baseT_Full;
  2572. return modes;
  2573. } else
  2574. return SUPPORTED_1000baseT_Half
  2575. | SUPPORTED_1000baseT_Full
  2576. | SUPPORTED_Autoneg
  2577. | SUPPORTED_FIBRE;
  2578. }
  2579. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2580. {
  2581. struct sky2_port *sky2 = netdev_priv(dev);
  2582. struct sky2_hw *hw = sky2->hw;
  2583. ecmd->transceiver = XCVR_INTERNAL;
  2584. ecmd->supported = sky2_supported_modes(hw);
  2585. ecmd->phy_address = PHY_ADDR_MARV;
  2586. if (sky2_is_copper(hw)) {
  2587. ecmd->port = PORT_TP;
  2588. ecmd->speed = sky2->speed;
  2589. } else {
  2590. ecmd->speed = SPEED_1000;
  2591. ecmd->port = PORT_FIBRE;
  2592. }
  2593. ecmd->advertising = sky2->advertising;
  2594. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2595. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2596. ecmd->duplex = sky2->duplex;
  2597. return 0;
  2598. }
  2599. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2600. {
  2601. struct sky2_port *sky2 = netdev_priv(dev);
  2602. const struct sky2_hw *hw = sky2->hw;
  2603. u32 supported = sky2_supported_modes(hw);
  2604. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2605. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2606. ecmd->advertising = supported;
  2607. sky2->duplex = -1;
  2608. sky2->speed = -1;
  2609. } else {
  2610. u32 setting;
  2611. switch (ecmd->speed) {
  2612. case SPEED_1000:
  2613. if (ecmd->duplex == DUPLEX_FULL)
  2614. setting = SUPPORTED_1000baseT_Full;
  2615. else if (ecmd->duplex == DUPLEX_HALF)
  2616. setting = SUPPORTED_1000baseT_Half;
  2617. else
  2618. return -EINVAL;
  2619. break;
  2620. case SPEED_100:
  2621. if (ecmd->duplex == DUPLEX_FULL)
  2622. setting = SUPPORTED_100baseT_Full;
  2623. else if (ecmd->duplex == DUPLEX_HALF)
  2624. setting = SUPPORTED_100baseT_Half;
  2625. else
  2626. return -EINVAL;
  2627. break;
  2628. case SPEED_10:
  2629. if (ecmd->duplex == DUPLEX_FULL)
  2630. setting = SUPPORTED_10baseT_Full;
  2631. else if (ecmd->duplex == DUPLEX_HALF)
  2632. setting = SUPPORTED_10baseT_Half;
  2633. else
  2634. return -EINVAL;
  2635. break;
  2636. default:
  2637. return -EINVAL;
  2638. }
  2639. if ((setting & supported) == 0)
  2640. return -EINVAL;
  2641. sky2->speed = ecmd->speed;
  2642. sky2->duplex = ecmd->duplex;
  2643. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2644. }
  2645. sky2->advertising = ecmd->advertising;
  2646. if (netif_running(dev)) {
  2647. sky2_phy_reinit(sky2);
  2648. sky2_set_multicast(dev);
  2649. }
  2650. return 0;
  2651. }
  2652. static void sky2_get_drvinfo(struct net_device *dev,
  2653. struct ethtool_drvinfo *info)
  2654. {
  2655. struct sky2_port *sky2 = netdev_priv(dev);
  2656. strcpy(info->driver, DRV_NAME);
  2657. strcpy(info->version, DRV_VERSION);
  2658. strcpy(info->fw_version, "N/A");
  2659. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2660. }
  2661. static const struct sky2_stat {
  2662. char name[ETH_GSTRING_LEN];
  2663. u16 offset;
  2664. } sky2_stats[] = {
  2665. { "tx_bytes", GM_TXO_OK_HI },
  2666. { "rx_bytes", GM_RXO_OK_HI },
  2667. { "tx_broadcast", GM_TXF_BC_OK },
  2668. { "rx_broadcast", GM_RXF_BC_OK },
  2669. { "tx_multicast", GM_TXF_MC_OK },
  2670. { "rx_multicast", GM_RXF_MC_OK },
  2671. { "tx_unicast", GM_TXF_UC_OK },
  2672. { "rx_unicast", GM_RXF_UC_OK },
  2673. { "tx_mac_pause", GM_TXF_MPAUSE },
  2674. { "rx_mac_pause", GM_RXF_MPAUSE },
  2675. { "collisions", GM_TXF_COL },
  2676. { "late_collision",GM_TXF_LAT_COL },
  2677. { "aborted", GM_TXF_ABO_COL },
  2678. { "single_collisions", GM_TXF_SNG_COL },
  2679. { "multi_collisions", GM_TXF_MUL_COL },
  2680. { "rx_short", GM_RXF_SHT },
  2681. { "rx_runt", GM_RXE_FRAG },
  2682. { "rx_64_byte_packets", GM_RXF_64B },
  2683. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2684. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2685. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2686. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2687. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2688. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2689. { "rx_too_long", GM_RXF_LNG_ERR },
  2690. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2691. { "rx_jabber", GM_RXF_JAB_PKT },
  2692. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2693. { "tx_64_byte_packets", GM_TXF_64B },
  2694. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2695. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2696. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2697. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2698. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2699. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2700. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2701. };
  2702. static u32 sky2_get_rx_csum(struct net_device *dev)
  2703. {
  2704. struct sky2_port *sky2 = netdev_priv(dev);
  2705. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2706. }
  2707. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2708. {
  2709. struct sky2_port *sky2 = netdev_priv(dev);
  2710. if (data)
  2711. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2712. else
  2713. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2714. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2715. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2716. return 0;
  2717. }
  2718. static u32 sky2_get_msglevel(struct net_device *netdev)
  2719. {
  2720. struct sky2_port *sky2 = netdev_priv(netdev);
  2721. return sky2->msg_enable;
  2722. }
  2723. static int sky2_nway_reset(struct net_device *dev)
  2724. {
  2725. struct sky2_port *sky2 = netdev_priv(dev);
  2726. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2727. return -EINVAL;
  2728. sky2_phy_reinit(sky2);
  2729. sky2_set_multicast(dev);
  2730. return 0;
  2731. }
  2732. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2733. {
  2734. struct sky2_hw *hw = sky2->hw;
  2735. unsigned port = sky2->port;
  2736. int i;
  2737. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2738. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2739. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2740. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2741. for (i = 2; i < count; i++)
  2742. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2743. }
  2744. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2745. {
  2746. struct sky2_port *sky2 = netdev_priv(netdev);
  2747. sky2->msg_enable = value;
  2748. }
  2749. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2750. {
  2751. switch (sset) {
  2752. case ETH_SS_STATS:
  2753. return ARRAY_SIZE(sky2_stats);
  2754. default:
  2755. return -EOPNOTSUPP;
  2756. }
  2757. }
  2758. static void sky2_get_ethtool_stats(struct net_device *dev,
  2759. struct ethtool_stats *stats, u64 * data)
  2760. {
  2761. struct sky2_port *sky2 = netdev_priv(dev);
  2762. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2763. }
  2764. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2765. {
  2766. int i;
  2767. switch (stringset) {
  2768. case ETH_SS_STATS:
  2769. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2770. memcpy(data + i * ETH_GSTRING_LEN,
  2771. sky2_stats[i].name, ETH_GSTRING_LEN);
  2772. break;
  2773. }
  2774. }
  2775. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2776. {
  2777. struct sky2_port *sky2 = netdev_priv(dev);
  2778. struct sky2_hw *hw = sky2->hw;
  2779. unsigned port = sky2->port;
  2780. const struct sockaddr *addr = p;
  2781. if (!is_valid_ether_addr(addr->sa_data))
  2782. return -EADDRNOTAVAIL;
  2783. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2784. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2785. dev->dev_addr, ETH_ALEN);
  2786. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2787. dev->dev_addr, ETH_ALEN);
  2788. /* virtual address for data */
  2789. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2790. /* physical address: used for pause frames */
  2791. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2792. return 0;
  2793. }
  2794. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2795. {
  2796. u32 bit;
  2797. bit = ether_crc(ETH_ALEN, addr) & 63;
  2798. filter[bit >> 3] |= 1 << (bit & 7);
  2799. }
  2800. static void sky2_set_multicast(struct net_device *dev)
  2801. {
  2802. struct sky2_port *sky2 = netdev_priv(dev);
  2803. struct sky2_hw *hw = sky2->hw;
  2804. unsigned port = sky2->port;
  2805. struct dev_mc_list *list = dev->mc_list;
  2806. u16 reg;
  2807. u8 filter[8];
  2808. int rx_pause;
  2809. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2810. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2811. memset(filter, 0, sizeof(filter));
  2812. reg = gma_read16(hw, port, GM_RX_CTRL);
  2813. reg |= GM_RXCR_UCF_ENA;
  2814. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2815. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2816. else if (dev->flags & IFF_ALLMULTI)
  2817. memset(filter, 0xff, sizeof(filter));
  2818. else if (dev->mc_count == 0 && !rx_pause)
  2819. reg &= ~GM_RXCR_MCF_ENA;
  2820. else {
  2821. int i;
  2822. reg |= GM_RXCR_MCF_ENA;
  2823. if (rx_pause)
  2824. sky2_add_filter(filter, pause_mc_addr);
  2825. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2826. sky2_add_filter(filter, list->dmi_addr);
  2827. }
  2828. gma_write16(hw, port, GM_MC_ADDR_H1,
  2829. (u16) filter[0] | ((u16) filter[1] << 8));
  2830. gma_write16(hw, port, GM_MC_ADDR_H2,
  2831. (u16) filter[2] | ((u16) filter[3] << 8));
  2832. gma_write16(hw, port, GM_MC_ADDR_H3,
  2833. (u16) filter[4] | ((u16) filter[5] << 8));
  2834. gma_write16(hw, port, GM_MC_ADDR_H4,
  2835. (u16) filter[6] | ((u16) filter[7] << 8));
  2836. gma_write16(hw, port, GM_RX_CTRL, reg);
  2837. }
  2838. /* Can have one global because blinking is controlled by
  2839. * ethtool and that is always under RTNL mutex
  2840. */
  2841. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2842. {
  2843. struct sky2_hw *hw = sky2->hw;
  2844. unsigned port = sky2->port;
  2845. spin_lock_bh(&sky2->phy_lock);
  2846. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2847. hw->chip_id == CHIP_ID_YUKON_EX ||
  2848. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2849. u16 pg;
  2850. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2851. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2852. switch (mode) {
  2853. case MO_LED_OFF:
  2854. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2855. PHY_M_LEDC_LOS_CTRL(8) |
  2856. PHY_M_LEDC_INIT_CTRL(8) |
  2857. PHY_M_LEDC_STA1_CTRL(8) |
  2858. PHY_M_LEDC_STA0_CTRL(8));
  2859. break;
  2860. case MO_LED_ON:
  2861. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2862. PHY_M_LEDC_LOS_CTRL(9) |
  2863. PHY_M_LEDC_INIT_CTRL(9) |
  2864. PHY_M_LEDC_STA1_CTRL(9) |
  2865. PHY_M_LEDC_STA0_CTRL(9));
  2866. break;
  2867. case MO_LED_BLINK:
  2868. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2869. PHY_M_LEDC_LOS_CTRL(0xa) |
  2870. PHY_M_LEDC_INIT_CTRL(0xa) |
  2871. PHY_M_LEDC_STA1_CTRL(0xa) |
  2872. PHY_M_LEDC_STA0_CTRL(0xa));
  2873. break;
  2874. case MO_LED_NORM:
  2875. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2876. PHY_M_LEDC_LOS_CTRL(1) |
  2877. PHY_M_LEDC_INIT_CTRL(8) |
  2878. PHY_M_LEDC_STA1_CTRL(7) |
  2879. PHY_M_LEDC_STA0_CTRL(7));
  2880. }
  2881. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2882. } else
  2883. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2884. PHY_M_LED_MO_DUP(mode) |
  2885. PHY_M_LED_MO_10(mode) |
  2886. PHY_M_LED_MO_100(mode) |
  2887. PHY_M_LED_MO_1000(mode) |
  2888. PHY_M_LED_MO_RX(mode) |
  2889. PHY_M_LED_MO_TX(mode));
  2890. spin_unlock_bh(&sky2->phy_lock);
  2891. }
  2892. /* blink LED's for finding board */
  2893. static int sky2_phys_id(struct net_device *dev, u32 data)
  2894. {
  2895. struct sky2_port *sky2 = netdev_priv(dev);
  2896. unsigned int i;
  2897. if (data == 0)
  2898. data = UINT_MAX;
  2899. for (i = 0; i < data; i++) {
  2900. sky2_led(sky2, MO_LED_ON);
  2901. if (msleep_interruptible(500))
  2902. break;
  2903. sky2_led(sky2, MO_LED_OFF);
  2904. if (msleep_interruptible(500))
  2905. break;
  2906. }
  2907. sky2_led(sky2, MO_LED_NORM);
  2908. return 0;
  2909. }
  2910. static void sky2_get_pauseparam(struct net_device *dev,
  2911. struct ethtool_pauseparam *ecmd)
  2912. {
  2913. struct sky2_port *sky2 = netdev_priv(dev);
  2914. switch (sky2->flow_mode) {
  2915. case FC_NONE:
  2916. ecmd->tx_pause = ecmd->rx_pause = 0;
  2917. break;
  2918. case FC_TX:
  2919. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2920. break;
  2921. case FC_RX:
  2922. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2923. break;
  2924. case FC_BOTH:
  2925. ecmd->tx_pause = ecmd->rx_pause = 1;
  2926. }
  2927. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  2928. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2929. }
  2930. static int sky2_set_pauseparam(struct net_device *dev,
  2931. struct ethtool_pauseparam *ecmd)
  2932. {
  2933. struct sky2_port *sky2 = netdev_priv(dev);
  2934. if (ecmd->autoneg == AUTONEG_ENABLE)
  2935. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  2936. else
  2937. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  2938. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2939. if (netif_running(dev))
  2940. sky2_phy_reinit(sky2);
  2941. return 0;
  2942. }
  2943. static int sky2_get_coalesce(struct net_device *dev,
  2944. struct ethtool_coalesce *ecmd)
  2945. {
  2946. struct sky2_port *sky2 = netdev_priv(dev);
  2947. struct sky2_hw *hw = sky2->hw;
  2948. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2949. ecmd->tx_coalesce_usecs = 0;
  2950. else {
  2951. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2952. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2953. }
  2954. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2955. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2956. ecmd->rx_coalesce_usecs = 0;
  2957. else {
  2958. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2959. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2960. }
  2961. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2962. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2963. ecmd->rx_coalesce_usecs_irq = 0;
  2964. else {
  2965. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2966. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2967. }
  2968. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2969. return 0;
  2970. }
  2971. /* Note: this affect both ports */
  2972. static int sky2_set_coalesce(struct net_device *dev,
  2973. struct ethtool_coalesce *ecmd)
  2974. {
  2975. struct sky2_port *sky2 = netdev_priv(dev);
  2976. struct sky2_hw *hw = sky2->hw;
  2977. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2978. if (ecmd->tx_coalesce_usecs > tmax ||
  2979. ecmd->rx_coalesce_usecs > tmax ||
  2980. ecmd->rx_coalesce_usecs_irq > tmax)
  2981. return -EINVAL;
  2982. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  2983. return -EINVAL;
  2984. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2985. return -EINVAL;
  2986. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2987. return -EINVAL;
  2988. if (ecmd->tx_coalesce_usecs == 0)
  2989. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2990. else {
  2991. sky2_write32(hw, STAT_TX_TIMER_INI,
  2992. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2993. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2994. }
  2995. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2996. if (ecmd->rx_coalesce_usecs == 0)
  2997. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2998. else {
  2999. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3000. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3001. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3002. }
  3003. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3004. if (ecmd->rx_coalesce_usecs_irq == 0)
  3005. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3006. else {
  3007. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3008. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3009. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3010. }
  3011. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3012. return 0;
  3013. }
  3014. static void sky2_get_ringparam(struct net_device *dev,
  3015. struct ethtool_ringparam *ering)
  3016. {
  3017. struct sky2_port *sky2 = netdev_priv(dev);
  3018. ering->rx_max_pending = RX_MAX_PENDING;
  3019. ering->rx_mini_max_pending = 0;
  3020. ering->rx_jumbo_max_pending = 0;
  3021. ering->tx_max_pending = TX_MAX_PENDING;
  3022. ering->rx_pending = sky2->rx_pending;
  3023. ering->rx_mini_pending = 0;
  3024. ering->rx_jumbo_pending = 0;
  3025. ering->tx_pending = sky2->tx_pending;
  3026. }
  3027. static int sky2_set_ringparam(struct net_device *dev,
  3028. struct ethtool_ringparam *ering)
  3029. {
  3030. struct sky2_port *sky2 = netdev_priv(dev);
  3031. if (ering->rx_pending > RX_MAX_PENDING ||
  3032. ering->rx_pending < 8 ||
  3033. ering->tx_pending < TX_MIN_PENDING ||
  3034. ering->tx_pending > TX_MAX_PENDING)
  3035. return -EINVAL;
  3036. sky2_detach(dev);
  3037. sky2->rx_pending = ering->rx_pending;
  3038. sky2->tx_pending = ering->tx_pending;
  3039. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3040. return sky2_reattach(dev);
  3041. }
  3042. static int sky2_get_regs_len(struct net_device *dev)
  3043. {
  3044. return 0x4000;
  3045. }
  3046. /*
  3047. * Returns copy of control register region
  3048. * Note: ethtool_get_regs always provides full size (16k) buffer
  3049. */
  3050. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3051. void *p)
  3052. {
  3053. const struct sky2_port *sky2 = netdev_priv(dev);
  3054. const void __iomem *io = sky2->hw->regs;
  3055. unsigned int b;
  3056. regs->version = 1;
  3057. for (b = 0; b < 128; b++) {
  3058. /* This complicated switch statement is to make sure and
  3059. * only access regions that are unreserved.
  3060. * Some blocks are only valid on dual port cards.
  3061. * and block 3 has some special diagnostic registers that
  3062. * are poison.
  3063. */
  3064. switch (b) {
  3065. case 3:
  3066. /* skip diagnostic ram region */
  3067. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3068. break;
  3069. /* dual port cards only */
  3070. case 5: /* Tx Arbiter 2 */
  3071. case 9: /* RX2 */
  3072. case 14 ... 15: /* TX2 */
  3073. case 17: case 19: /* Ram Buffer 2 */
  3074. case 22 ... 23: /* Tx Ram Buffer 2 */
  3075. case 25: /* Rx MAC Fifo 1 */
  3076. case 27: /* Tx MAC Fifo 2 */
  3077. case 31: /* GPHY 2 */
  3078. case 40 ... 47: /* Pattern Ram 2 */
  3079. case 52: case 54: /* TCP Segmentation 2 */
  3080. case 112 ... 116: /* GMAC 2 */
  3081. if (sky2->hw->ports == 1)
  3082. goto reserved;
  3083. /* fall through */
  3084. case 0: /* Control */
  3085. case 2: /* Mac address */
  3086. case 4: /* Tx Arbiter 1 */
  3087. case 7: /* PCI express reg */
  3088. case 8: /* RX1 */
  3089. case 12 ... 13: /* TX1 */
  3090. case 16: case 18:/* Rx Ram Buffer 1 */
  3091. case 20 ... 21: /* Tx Ram Buffer 1 */
  3092. case 24: /* Rx MAC Fifo 1 */
  3093. case 26: /* Tx MAC Fifo 1 */
  3094. case 28 ... 29: /* Descriptor and status unit */
  3095. case 30: /* GPHY 1*/
  3096. case 32 ... 39: /* Pattern Ram 1 */
  3097. case 48: case 50: /* TCP Segmentation 1 */
  3098. case 56 ... 60: /* PCI space */
  3099. case 80 ... 84: /* GMAC 1 */
  3100. memcpy_fromio(p, io, 128);
  3101. break;
  3102. default:
  3103. reserved:
  3104. memset(p, 0, 128);
  3105. }
  3106. p += 128;
  3107. io += 128;
  3108. }
  3109. }
  3110. /* In order to do Jumbo packets on these chips, need to turn off the
  3111. * transmit store/forward. Therefore checksum offload won't work.
  3112. */
  3113. static int no_tx_offload(struct net_device *dev)
  3114. {
  3115. const struct sky2_port *sky2 = netdev_priv(dev);
  3116. const struct sky2_hw *hw = sky2->hw;
  3117. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3118. }
  3119. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3120. {
  3121. if (data && no_tx_offload(dev))
  3122. return -EINVAL;
  3123. return ethtool_op_set_tx_csum(dev, data);
  3124. }
  3125. static int sky2_set_tso(struct net_device *dev, u32 data)
  3126. {
  3127. if (data && no_tx_offload(dev))
  3128. return -EINVAL;
  3129. return ethtool_op_set_tso(dev, data);
  3130. }
  3131. static int sky2_get_eeprom_len(struct net_device *dev)
  3132. {
  3133. struct sky2_port *sky2 = netdev_priv(dev);
  3134. struct sky2_hw *hw = sky2->hw;
  3135. u16 reg2;
  3136. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3137. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3138. }
  3139. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3140. {
  3141. unsigned long start = jiffies;
  3142. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3143. /* Can take up to 10.6 ms for write */
  3144. if (time_after(jiffies, start + HZ/4)) {
  3145. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3146. return -ETIMEDOUT;
  3147. }
  3148. mdelay(1);
  3149. }
  3150. return 0;
  3151. }
  3152. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3153. u16 offset, size_t length)
  3154. {
  3155. int rc = 0;
  3156. while (length > 0) {
  3157. u32 val;
  3158. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3159. rc = sky2_vpd_wait(hw, cap, 0);
  3160. if (rc)
  3161. break;
  3162. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3163. memcpy(data, &val, min(sizeof(val), length));
  3164. offset += sizeof(u32);
  3165. data += sizeof(u32);
  3166. length -= sizeof(u32);
  3167. }
  3168. return rc;
  3169. }
  3170. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3171. u16 offset, unsigned int length)
  3172. {
  3173. unsigned int i;
  3174. int rc = 0;
  3175. for (i = 0; i < length; i += sizeof(u32)) {
  3176. u32 val = *(u32 *)(data + i);
  3177. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3178. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3179. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3180. if (rc)
  3181. break;
  3182. }
  3183. return rc;
  3184. }
  3185. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3186. u8 *data)
  3187. {
  3188. struct sky2_port *sky2 = netdev_priv(dev);
  3189. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3190. if (!cap)
  3191. return -EINVAL;
  3192. eeprom->magic = SKY2_EEPROM_MAGIC;
  3193. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3194. }
  3195. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3196. u8 *data)
  3197. {
  3198. struct sky2_port *sky2 = netdev_priv(dev);
  3199. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3200. if (!cap)
  3201. return -EINVAL;
  3202. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3203. return -EINVAL;
  3204. /* Partial writes not supported */
  3205. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3206. return -EINVAL;
  3207. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3208. }
  3209. static const struct ethtool_ops sky2_ethtool_ops = {
  3210. .get_settings = sky2_get_settings,
  3211. .set_settings = sky2_set_settings,
  3212. .get_drvinfo = sky2_get_drvinfo,
  3213. .get_wol = sky2_get_wol,
  3214. .set_wol = sky2_set_wol,
  3215. .get_msglevel = sky2_get_msglevel,
  3216. .set_msglevel = sky2_set_msglevel,
  3217. .nway_reset = sky2_nway_reset,
  3218. .get_regs_len = sky2_get_regs_len,
  3219. .get_regs = sky2_get_regs,
  3220. .get_link = ethtool_op_get_link,
  3221. .get_eeprom_len = sky2_get_eeprom_len,
  3222. .get_eeprom = sky2_get_eeprom,
  3223. .set_eeprom = sky2_set_eeprom,
  3224. .set_sg = ethtool_op_set_sg,
  3225. .set_tx_csum = sky2_set_tx_csum,
  3226. .set_tso = sky2_set_tso,
  3227. .get_rx_csum = sky2_get_rx_csum,
  3228. .set_rx_csum = sky2_set_rx_csum,
  3229. .get_strings = sky2_get_strings,
  3230. .get_coalesce = sky2_get_coalesce,
  3231. .set_coalesce = sky2_set_coalesce,
  3232. .get_ringparam = sky2_get_ringparam,
  3233. .set_ringparam = sky2_set_ringparam,
  3234. .get_pauseparam = sky2_get_pauseparam,
  3235. .set_pauseparam = sky2_set_pauseparam,
  3236. .phys_id = sky2_phys_id,
  3237. .get_sset_count = sky2_get_sset_count,
  3238. .get_ethtool_stats = sky2_get_ethtool_stats,
  3239. };
  3240. #ifdef CONFIG_SKY2_DEBUG
  3241. static struct dentry *sky2_debug;
  3242. /*
  3243. * Read and parse the first part of Vital Product Data
  3244. */
  3245. #define VPD_SIZE 128
  3246. #define VPD_MAGIC 0x82
  3247. static const struct vpd_tag {
  3248. char tag[2];
  3249. char *label;
  3250. } vpd_tags[] = {
  3251. { "PN", "Part Number" },
  3252. { "EC", "Engineering Level" },
  3253. { "MN", "Manufacturer" },
  3254. { "SN", "Serial Number" },
  3255. { "YA", "Asset Tag" },
  3256. { "VL", "First Error Log Message" },
  3257. { "VF", "Second Error Log Message" },
  3258. { "VB", "Boot Agent ROM Configuration" },
  3259. { "VE", "EFI UNDI Configuration" },
  3260. };
  3261. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3262. {
  3263. size_t vpd_size;
  3264. loff_t offs;
  3265. u8 len;
  3266. unsigned char *buf;
  3267. u16 reg2;
  3268. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3269. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3270. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3271. buf = kmalloc(vpd_size, GFP_KERNEL);
  3272. if (!buf) {
  3273. seq_puts(seq, "no memory!\n");
  3274. return;
  3275. }
  3276. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3277. seq_puts(seq, "VPD read failed\n");
  3278. goto out;
  3279. }
  3280. if (buf[0] != VPD_MAGIC) {
  3281. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3282. goto out;
  3283. }
  3284. len = buf[1];
  3285. if (len == 0 || len > vpd_size - 4) {
  3286. seq_printf(seq, "Invalid id length: %d\n", len);
  3287. goto out;
  3288. }
  3289. seq_printf(seq, "%.*s\n", len, buf + 3);
  3290. offs = len + 3;
  3291. while (offs < vpd_size - 4) {
  3292. int i;
  3293. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3294. break;
  3295. len = buf[offs + 2];
  3296. if (offs + len + 3 >= vpd_size)
  3297. break;
  3298. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3299. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3300. seq_printf(seq, " %s: %.*s\n",
  3301. vpd_tags[i].label, len, buf + offs + 3);
  3302. break;
  3303. }
  3304. }
  3305. offs += len + 3;
  3306. }
  3307. out:
  3308. kfree(buf);
  3309. }
  3310. static int sky2_debug_show(struct seq_file *seq, void *v)
  3311. {
  3312. struct net_device *dev = seq->private;
  3313. const struct sky2_port *sky2 = netdev_priv(dev);
  3314. struct sky2_hw *hw = sky2->hw;
  3315. unsigned port = sky2->port;
  3316. unsigned idx, last;
  3317. int sop;
  3318. sky2_show_vpd(seq, hw);
  3319. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3320. sky2_read32(hw, B0_ISRC),
  3321. sky2_read32(hw, B0_IMSK),
  3322. sky2_read32(hw, B0_Y2_SP_ICR));
  3323. if (!netif_running(dev)) {
  3324. seq_printf(seq, "network not running\n");
  3325. return 0;
  3326. }
  3327. napi_disable(&hw->napi);
  3328. last = sky2_read16(hw, STAT_PUT_IDX);
  3329. if (hw->st_idx == last)
  3330. seq_puts(seq, "Status ring (empty)\n");
  3331. else {
  3332. seq_puts(seq, "Status ring\n");
  3333. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3334. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3335. const struct sky2_status_le *le = hw->st_le + idx;
  3336. seq_printf(seq, "[%d] %#x %d %#x\n",
  3337. idx, le->opcode, le->length, le->status);
  3338. }
  3339. seq_puts(seq, "\n");
  3340. }
  3341. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3342. sky2->tx_cons, sky2->tx_prod,
  3343. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3344. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3345. /* Dump contents of tx ring */
  3346. sop = 1;
  3347. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3348. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3349. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3350. u32 a = le32_to_cpu(le->addr);
  3351. if (sop)
  3352. seq_printf(seq, "%u:", idx);
  3353. sop = 0;
  3354. switch(le->opcode & ~HW_OWNER) {
  3355. case OP_ADDR64:
  3356. seq_printf(seq, " %#x:", a);
  3357. break;
  3358. case OP_LRGLEN:
  3359. seq_printf(seq, " mtu=%d", a);
  3360. break;
  3361. case OP_VLAN:
  3362. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3363. break;
  3364. case OP_TCPLISW:
  3365. seq_printf(seq, " csum=%#x", a);
  3366. break;
  3367. case OP_LARGESEND:
  3368. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3369. break;
  3370. case OP_PACKET:
  3371. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3372. break;
  3373. case OP_BUFFER:
  3374. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3375. break;
  3376. default:
  3377. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3378. a, le16_to_cpu(le->length));
  3379. }
  3380. if (le->ctrl & EOP) {
  3381. seq_putc(seq, '\n');
  3382. sop = 1;
  3383. }
  3384. }
  3385. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3386. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3387. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3388. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3389. sky2_read32(hw, B0_Y2_SP_LISR);
  3390. napi_enable(&hw->napi);
  3391. return 0;
  3392. }
  3393. static int sky2_debug_open(struct inode *inode, struct file *file)
  3394. {
  3395. return single_open(file, sky2_debug_show, inode->i_private);
  3396. }
  3397. static const struct file_operations sky2_debug_fops = {
  3398. .owner = THIS_MODULE,
  3399. .open = sky2_debug_open,
  3400. .read = seq_read,
  3401. .llseek = seq_lseek,
  3402. .release = single_release,
  3403. };
  3404. /*
  3405. * Use network device events to create/remove/rename
  3406. * debugfs file entries
  3407. */
  3408. static int sky2_device_event(struct notifier_block *unused,
  3409. unsigned long event, void *ptr)
  3410. {
  3411. struct net_device *dev = ptr;
  3412. struct sky2_port *sky2 = netdev_priv(dev);
  3413. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3414. return NOTIFY_DONE;
  3415. switch(event) {
  3416. case NETDEV_CHANGENAME:
  3417. if (sky2->debugfs) {
  3418. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3419. sky2_debug, dev->name);
  3420. }
  3421. break;
  3422. case NETDEV_GOING_DOWN:
  3423. if (sky2->debugfs) {
  3424. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3425. dev->name);
  3426. debugfs_remove(sky2->debugfs);
  3427. sky2->debugfs = NULL;
  3428. }
  3429. break;
  3430. case NETDEV_UP:
  3431. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3432. sky2_debug, dev,
  3433. &sky2_debug_fops);
  3434. if (IS_ERR(sky2->debugfs))
  3435. sky2->debugfs = NULL;
  3436. }
  3437. return NOTIFY_DONE;
  3438. }
  3439. static struct notifier_block sky2_notifier = {
  3440. .notifier_call = sky2_device_event,
  3441. };
  3442. static __init void sky2_debug_init(void)
  3443. {
  3444. struct dentry *ent;
  3445. ent = debugfs_create_dir("sky2", NULL);
  3446. if (!ent || IS_ERR(ent))
  3447. return;
  3448. sky2_debug = ent;
  3449. register_netdevice_notifier(&sky2_notifier);
  3450. }
  3451. static __exit void sky2_debug_cleanup(void)
  3452. {
  3453. if (sky2_debug) {
  3454. unregister_netdevice_notifier(&sky2_notifier);
  3455. debugfs_remove(sky2_debug);
  3456. sky2_debug = NULL;
  3457. }
  3458. }
  3459. #else
  3460. #define sky2_debug_init()
  3461. #define sky2_debug_cleanup()
  3462. #endif
  3463. /* Two copies of network device operations to handle special case of
  3464. not allowing netpoll on second port */
  3465. static const struct net_device_ops sky2_netdev_ops[2] = {
  3466. {
  3467. .ndo_open = sky2_up,
  3468. .ndo_stop = sky2_down,
  3469. .ndo_start_xmit = sky2_xmit_frame,
  3470. .ndo_do_ioctl = sky2_ioctl,
  3471. .ndo_validate_addr = eth_validate_addr,
  3472. .ndo_set_mac_address = sky2_set_mac_address,
  3473. .ndo_set_multicast_list = sky2_set_multicast,
  3474. .ndo_change_mtu = sky2_change_mtu,
  3475. .ndo_tx_timeout = sky2_tx_timeout,
  3476. #ifdef SKY2_VLAN_TAG_USED
  3477. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3478. #endif
  3479. #ifdef CONFIG_NET_POLL_CONTROLLER
  3480. .ndo_poll_controller = sky2_netpoll,
  3481. #endif
  3482. },
  3483. {
  3484. .ndo_open = sky2_up,
  3485. .ndo_stop = sky2_down,
  3486. .ndo_start_xmit = sky2_xmit_frame,
  3487. .ndo_do_ioctl = sky2_ioctl,
  3488. .ndo_validate_addr = eth_validate_addr,
  3489. .ndo_set_mac_address = sky2_set_mac_address,
  3490. .ndo_set_multicast_list = sky2_set_multicast,
  3491. .ndo_change_mtu = sky2_change_mtu,
  3492. .ndo_tx_timeout = sky2_tx_timeout,
  3493. #ifdef SKY2_VLAN_TAG_USED
  3494. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3495. #endif
  3496. },
  3497. };
  3498. /* Initialize network device */
  3499. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3500. unsigned port,
  3501. int highmem, int wol)
  3502. {
  3503. struct sky2_port *sky2;
  3504. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3505. if (!dev) {
  3506. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3507. return NULL;
  3508. }
  3509. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3510. dev->irq = hw->pdev->irq;
  3511. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3512. dev->watchdog_timeo = TX_WATCHDOG;
  3513. dev->netdev_ops = &sky2_netdev_ops[port];
  3514. sky2 = netdev_priv(dev);
  3515. sky2->netdev = dev;
  3516. sky2->hw = hw;
  3517. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3518. /* Auto speed and flow control */
  3519. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3520. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3521. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3522. sky2->flow_mode = FC_BOTH;
  3523. sky2->duplex = -1;
  3524. sky2->speed = -1;
  3525. sky2->advertising = sky2_supported_modes(hw);
  3526. sky2->wol = wol;
  3527. spin_lock_init(&sky2->phy_lock);
  3528. sky2->tx_pending = TX_DEF_PENDING;
  3529. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3530. sky2->rx_pending = RX_DEF_PENDING;
  3531. hw->dev[port] = dev;
  3532. sky2->port = port;
  3533. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3534. if (highmem)
  3535. dev->features |= NETIF_F_HIGHDMA;
  3536. #ifdef SKY2_VLAN_TAG_USED
  3537. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3538. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3539. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3540. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3541. }
  3542. #endif
  3543. /* read the mac address */
  3544. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3545. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3546. return dev;
  3547. }
  3548. static void __devinit sky2_show_addr(struct net_device *dev)
  3549. {
  3550. const struct sky2_port *sky2 = netdev_priv(dev);
  3551. if (netif_msg_probe(sky2))
  3552. printk(KERN_INFO PFX "%s: addr %pM\n",
  3553. dev->name, dev->dev_addr);
  3554. }
  3555. /* Handle software interrupt used during MSI test */
  3556. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3557. {
  3558. struct sky2_hw *hw = dev_id;
  3559. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3560. if (status == 0)
  3561. return IRQ_NONE;
  3562. if (status & Y2_IS_IRQ_SW) {
  3563. hw->flags |= SKY2_HW_USE_MSI;
  3564. wake_up(&hw->msi_wait);
  3565. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3566. }
  3567. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3568. return IRQ_HANDLED;
  3569. }
  3570. /* Test interrupt path by forcing a a software IRQ */
  3571. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3572. {
  3573. struct pci_dev *pdev = hw->pdev;
  3574. int err;
  3575. init_waitqueue_head (&hw->msi_wait);
  3576. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3577. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3578. if (err) {
  3579. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3580. return err;
  3581. }
  3582. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3583. sky2_read8(hw, B0_CTST);
  3584. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3585. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3586. /* MSI test failed, go back to INTx mode */
  3587. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3588. "switching to INTx mode.\n");
  3589. err = -EOPNOTSUPP;
  3590. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3591. }
  3592. sky2_write32(hw, B0_IMSK, 0);
  3593. sky2_read32(hw, B0_IMSK);
  3594. free_irq(pdev->irq, hw);
  3595. return err;
  3596. }
  3597. /* This driver supports yukon2 chipset only */
  3598. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3599. {
  3600. const char *name[] = {
  3601. "XL", /* 0xb3 */
  3602. "EC Ultra", /* 0xb4 */
  3603. "Extreme", /* 0xb5 */
  3604. "EC", /* 0xb6 */
  3605. "FE", /* 0xb7 */
  3606. "FE+", /* 0xb8 */
  3607. "Supreme", /* 0xb9 */
  3608. "UL 2", /* 0xba */
  3609. };
  3610. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3611. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3612. else
  3613. snprintf(buf, sz, "(chip %#x)", chipid);
  3614. return buf;
  3615. }
  3616. static int __devinit sky2_probe(struct pci_dev *pdev,
  3617. const struct pci_device_id *ent)
  3618. {
  3619. struct net_device *dev;
  3620. struct sky2_hw *hw;
  3621. int err, using_dac = 0, wol_default;
  3622. u32 reg;
  3623. char buf1[16];
  3624. err = pci_enable_device(pdev);
  3625. if (err) {
  3626. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3627. goto err_out;
  3628. }
  3629. /* Get configuration information
  3630. * Note: only regular PCI config access once to test for HW issues
  3631. * other PCI access through shared memory for speed and to
  3632. * avoid MMCONFIG problems.
  3633. */
  3634. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3635. if (err) {
  3636. dev_err(&pdev->dev, "PCI read config failed\n");
  3637. goto err_out;
  3638. }
  3639. if (~reg == 0) {
  3640. dev_err(&pdev->dev, "PCI configuration read error\n");
  3641. goto err_out;
  3642. }
  3643. err = pci_request_regions(pdev, DRV_NAME);
  3644. if (err) {
  3645. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3646. goto err_out_disable;
  3647. }
  3648. pci_set_master(pdev);
  3649. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3650. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3651. using_dac = 1;
  3652. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3653. if (err < 0) {
  3654. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3655. "for consistent allocations\n");
  3656. goto err_out_free_regions;
  3657. }
  3658. } else {
  3659. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3660. if (err) {
  3661. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3662. goto err_out_free_regions;
  3663. }
  3664. }
  3665. #ifdef __BIG_ENDIAN
  3666. /* The sk98lin vendor driver uses hardware byte swapping but
  3667. * this driver uses software swapping.
  3668. */
  3669. reg &= ~PCI_REV_DESC;
  3670. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3671. if (err) {
  3672. dev_err(&pdev->dev, "PCI write config failed\n");
  3673. goto err_out_free_regions;
  3674. }
  3675. #endif
  3676. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3677. err = -ENOMEM;
  3678. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3679. if (!hw) {
  3680. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3681. goto err_out_free_regions;
  3682. }
  3683. hw->pdev = pdev;
  3684. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3685. if (!hw->regs) {
  3686. dev_err(&pdev->dev, "cannot map device registers\n");
  3687. goto err_out_free_hw;
  3688. }
  3689. /* ring for status responses */
  3690. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3691. if (!hw->st_le)
  3692. goto err_out_iounmap;
  3693. err = sky2_init(hw);
  3694. if (err)
  3695. goto err_out_iounmap;
  3696. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3697. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3698. sky2_reset(hw);
  3699. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3700. if (!dev) {
  3701. err = -ENOMEM;
  3702. goto err_out_free_pci;
  3703. }
  3704. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3705. err = sky2_test_msi(hw);
  3706. if (err == -EOPNOTSUPP)
  3707. pci_disable_msi(pdev);
  3708. else if (err)
  3709. goto err_out_free_netdev;
  3710. }
  3711. err = register_netdev(dev);
  3712. if (err) {
  3713. dev_err(&pdev->dev, "cannot register net device\n");
  3714. goto err_out_free_netdev;
  3715. }
  3716. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3717. err = request_irq(pdev->irq, sky2_intr,
  3718. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3719. dev->name, hw);
  3720. if (err) {
  3721. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3722. goto err_out_unregister;
  3723. }
  3724. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3725. napi_enable(&hw->napi);
  3726. sky2_show_addr(dev);
  3727. if (hw->ports > 1) {
  3728. struct net_device *dev1;
  3729. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3730. if (!dev1)
  3731. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3732. else if ((err = register_netdev(dev1))) {
  3733. dev_warn(&pdev->dev,
  3734. "register of second port failed (%d)\n", err);
  3735. hw->dev[1] = NULL;
  3736. free_netdev(dev1);
  3737. } else
  3738. sky2_show_addr(dev1);
  3739. }
  3740. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3741. INIT_WORK(&hw->restart_work, sky2_restart);
  3742. pci_set_drvdata(pdev, hw);
  3743. return 0;
  3744. err_out_unregister:
  3745. if (hw->flags & SKY2_HW_USE_MSI)
  3746. pci_disable_msi(pdev);
  3747. unregister_netdev(dev);
  3748. err_out_free_netdev:
  3749. free_netdev(dev);
  3750. err_out_free_pci:
  3751. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3752. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3753. err_out_iounmap:
  3754. iounmap(hw->regs);
  3755. err_out_free_hw:
  3756. kfree(hw);
  3757. err_out_free_regions:
  3758. pci_release_regions(pdev);
  3759. err_out_disable:
  3760. pci_disable_device(pdev);
  3761. err_out:
  3762. pci_set_drvdata(pdev, NULL);
  3763. return err;
  3764. }
  3765. static void __devexit sky2_remove(struct pci_dev *pdev)
  3766. {
  3767. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3768. int i;
  3769. if (!hw)
  3770. return;
  3771. del_timer_sync(&hw->watchdog_timer);
  3772. cancel_work_sync(&hw->restart_work);
  3773. for (i = hw->ports-1; i >= 0; --i)
  3774. unregister_netdev(hw->dev[i]);
  3775. sky2_write32(hw, B0_IMSK, 0);
  3776. sky2_power_aux(hw);
  3777. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3778. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3779. sky2_read8(hw, B0_CTST);
  3780. free_irq(pdev->irq, hw);
  3781. if (hw->flags & SKY2_HW_USE_MSI)
  3782. pci_disable_msi(pdev);
  3783. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3784. pci_release_regions(pdev);
  3785. pci_disable_device(pdev);
  3786. for (i = hw->ports-1; i >= 0; --i)
  3787. free_netdev(hw->dev[i]);
  3788. iounmap(hw->regs);
  3789. kfree(hw);
  3790. pci_set_drvdata(pdev, NULL);
  3791. }
  3792. #ifdef CONFIG_PM
  3793. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3794. {
  3795. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3796. int i, wol = 0;
  3797. if (!hw)
  3798. return 0;
  3799. del_timer_sync(&hw->watchdog_timer);
  3800. cancel_work_sync(&hw->restart_work);
  3801. rtnl_lock();
  3802. for (i = 0; i < hw->ports; i++) {
  3803. struct net_device *dev = hw->dev[i];
  3804. struct sky2_port *sky2 = netdev_priv(dev);
  3805. sky2_detach(dev);
  3806. if (sky2->wol)
  3807. sky2_wol_init(sky2);
  3808. wol |= sky2->wol;
  3809. }
  3810. sky2_write32(hw, B0_IMSK, 0);
  3811. napi_disable(&hw->napi);
  3812. sky2_power_aux(hw);
  3813. rtnl_unlock();
  3814. pci_save_state(pdev);
  3815. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3816. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3817. return 0;
  3818. }
  3819. static int sky2_resume(struct pci_dev *pdev)
  3820. {
  3821. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3822. int i, err;
  3823. if (!hw)
  3824. return 0;
  3825. err = pci_set_power_state(pdev, PCI_D0);
  3826. if (err)
  3827. goto out;
  3828. err = pci_restore_state(pdev);
  3829. if (err)
  3830. goto out;
  3831. pci_enable_wake(pdev, PCI_D0, 0);
  3832. /* Re-enable all clocks */
  3833. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3834. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3835. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3836. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3837. sky2_reset(hw);
  3838. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3839. napi_enable(&hw->napi);
  3840. rtnl_lock();
  3841. for (i = 0; i < hw->ports; i++) {
  3842. err = sky2_reattach(hw->dev[i]);
  3843. if (err)
  3844. goto out;
  3845. }
  3846. rtnl_unlock();
  3847. return 0;
  3848. out:
  3849. rtnl_unlock();
  3850. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3851. pci_disable_device(pdev);
  3852. return err;
  3853. }
  3854. #endif
  3855. static void sky2_shutdown(struct pci_dev *pdev)
  3856. {
  3857. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3858. int i, wol = 0;
  3859. if (!hw)
  3860. return;
  3861. rtnl_lock();
  3862. del_timer_sync(&hw->watchdog_timer);
  3863. for (i = 0; i < hw->ports; i++) {
  3864. struct net_device *dev = hw->dev[i];
  3865. struct sky2_port *sky2 = netdev_priv(dev);
  3866. if (sky2->wol) {
  3867. wol = 1;
  3868. sky2_wol_init(sky2);
  3869. }
  3870. }
  3871. if (wol)
  3872. sky2_power_aux(hw);
  3873. rtnl_unlock();
  3874. pci_enable_wake(pdev, PCI_D3hot, wol);
  3875. pci_enable_wake(pdev, PCI_D3cold, wol);
  3876. pci_disable_device(pdev);
  3877. pci_set_power_state(pdev, PCI_D3hot);
  3878. }
  3879. static struct pci_driver sky2_driver = {
  3880. .name = DRV_NAME,
  3881. .id_table = sky2_id_table,
  3882. .probe = sky2_probe,
  3883. .remove = __devexit_p(sky2_remove),
  3884. #ifdef CONFIG_PM
  3885. .suspend = sky2_suspend,
  3886. .resume = sky2_resume,
  3887. #endif
  3888. .shutdown = sky2_shutdown,
  3889. };
  3890. static int __init sky2_init_module(void)
  3891. {
  3892. pr_info(PFX "driver version " DRV_VERSION "\n");
  3893. sky2_debug_init();
  3894. return pci_register_driver(&sky2_driver);
  3895. }
  3896. static void __exit sky2_cleanup_module(void)
  3897. {
  3898. pci_unregister_driver(&sky2_driver);
  3899. sky2_debug_cleanup();
  3900. }
  3901. module_init(sky2_init_module);
  3902. module_exit(sky2_cleanup_module);
  3903. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3904. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3905. MODULE_LICENSE("GPL");
  3906. MODULE_VERSION(DRV_VERSION);