cq.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #include <linux/hardirq.h>
  37. #include <linux/export.h>
  38. #include <linux/gfp.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/mlx4/cq.h>
  41. #include "mlx4.h"
  42. #include "icm.h"
  43. struct mlx4_cq_context {
  44. __be32 flags;
  45. u16 reserved1[3];
  46. __be16 page_offset;
  47. __be32 logsize_usrpage;
  48. __be16 cq_period;
  49. __be16 cq_max_count;
  50. u8 reserved2[3];
  51. u8 comp_eqn;
  52. u8 log_page_size;
  53. u8 reserved3[2];
  54. u8 mtt_base_addr_h;
  55. __be32 mtt_base_addr_l;
  56. __be32 last_notified_index;
  57. __be32 solicit_producer_index;
  58. __be32 consumer_index;
  59. __be32 producer_index;
  60. u32 reserved4[2];
  61. __be64 db_rec_addr;
  62. };
  63. #define MLX4_CQ_STATUS_OK ( 0 << 28)
  64. #define MLX4_CQ_STATUS_OVERFLOW ( 9 << 28)
  65. #define MLX4_CQ_STATUS_WRITE_FAIL (10 << 28)
  66. #define MLX4_CQ_FLAG_CC ( 1 << 18)
  67. #define MLX4_CQ_FLAG_OI ( 1 << 17)
  68. #define MLX4_CQ_STATE_ARMED ( 9 << 8)
  69. #define MLX4_CQ_STATE_ARMED_SOL ( 6 << 8)
  70. #define MLX4_EQ_STATE_FIRED (10 << 8)
  71. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn)
  72. {
  73. struct mlx4_cq *cq;
  74. cq = radix_tree_lookup(&mlx4_priv(dev)->cq_table.tree,
  75. cqn & (dev->caps.num_cqs - 1));
  76. if (!cq) {
  77. mlx4_warn(dev, "Completion event for bogus CQ %08x\n", cqn);
  78. return;
  79. }
  80. ++cq->arm_sn;
  81. cq->comp(cq);
  82. }
  83. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type)
  84. {
  85. struct mlx4_cq_table *cq_table = &mlx4_priv(dev)->cq_table;
  86. struct mlx4_cq *cq;
  87. spin_lock(&cq_table->lock);
  88. cq = radix_tree_lookup(&cq_table->tree, cqn & (dev->caps.num_cqs - 1));
  89. if (cq)
  90. atomic_inc(&cq->refcount);
  91. spin_unlock(&cq_table->lock);
  92. if (!cq) {
  93. mlx4_warn(dev, "Async event for bogus CQ %08x\n", cqn);
  94. return;
  95. }
  96. cq->event(cq, event_type);
  97. if (atomic_dec_and_test(&cq->refcount))
  98. complete(&cq->free);
  99. }
  100. static int mlx4_SW2HW_CQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  101. int cq_num)
  102. {
  103. return mlx4_cmd(dev, mailbox->dma, cq_num, 0, MLX4_CMD_SW2HW_CQ,
  104. MLX4_CMD_TIME_CLASS_A);
  105. }
  106. static int mlx4_MODIFY_CQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  107. int cq_num, u32 opmod)
  108. {
  109. return mlx4_cmd(dev, mailbox->dma, cq_num, opmod, MLX4_CMD_MODIFY_CQ,
  110. MLX4_CMD_TIME_CLASS_A);
  111. }
  112. static int mlx4_HW2SW_CQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  113. int cq_num)
  114. {
  115. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, cq_num,
  116. mailbox ? 0 : 1, MLX4_CMD_HW2SW_CQ,
  117. MLX4_CMD_TIME_CLASS_A);
  118. }
  119. int mlx4_cq_modify(struct mlx4_dev *dev, struct mlx4_cq *cq,
  120. u16 count, u16 period)
  121. {
  122. struct mlx4_cmd_mailbox *mailbox;
  123. struct mlx4_cq_context *cq_context;
  124. int err;
  125. mailbox = mlx4_alloc_cmd_mailbox(dev);
  126. if (IS_ERR(mailbox))
  127. return PTR_ERR(mailbox);
  128. cq_context = mailbox->buf;
  129. memset(cq_context, 0, sizeof *cq_context);
  130. cq_context->cq_max_count = cpu_to_be16(count);
  131. cq_context->cq_period = cpu_to_be16(period);
  132. err = mlx4_MODIFY_CQ(dev, mailbox, cq->cqn, 1);
  133. mlx4_free_cmd_mailbox(dev, mailbox);
  134. return err;
  135. }
  136. EXPORT_SYMBOL_GPL(mlx4_cq_modify);
  137. int mlx4_cq_resize(struct mlx4_dev *dev, struct mlx4_cq *cq,
  138. int entries, struct mlx4_mtt *mtt)
  139. {
  140. struct mlx4_cmd_mailbox *mailbox;
  141. struct mlx4_cq_context *cq_context;
  142. u64 mtt_addr;
  143. int err;
  144. mailbox = mlx4_alloc_cmd_mailbox(dev);
  145. if (IS_ERR(mailbox))
  146. return PTR_ERR(mailbox);
  147. cq_context = mailbox->buf;
  148. memset(cq_context, 0, sizeof *cq_context);
  149. cq_context->logsize_usrpage = cpu_to_be32(ilog2(entries) << 24);
  150. cq_context->log_page_size = mtt->page_shift - 12;
  151. mtt_addr = mlx4_mtt_addr(dev, mtt);
  152. cq_context->mtt_base_addr_h = mtt_addr >> 32;
  153. cq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  154. err = mlx4_MODIFY_CQ(dev, mailbox, cq->cqn, 0);
  155. mlx4_free_cmd_mailbox(dev, mailbox);
  156. return err;
  157. }
  158. EXPORT_SYMBOL_GPL(mlx4_cq_resize);
  159. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  160. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  161. unsigned vector, int collapsed)
  162. {
  163. struct mlx4_priv *priv = mlx4_priv(dev);
  164. struct mlx4_cq_table *cq_table = &priv->cq_table;
  165. struct mlx4_cmd_mailbox *mailbox;
  166. struct mlx4_cq_context *cq_context;
  167. u64 mtt_addr;
  168. int err;
  169. if (vector > dev->caps.num_comp_vectors + dev->caps.comp_pool)
  170. return -EINVAL;
  171. cq->vector = vector;
  172. cq->cqn = mlx4_bitmap_alloc(&cq_table->bitmap);
  173. if (cq->cqn == -1)
  174. return -ENOMEM;
  175. err = mlx4_table_get(dev, &cq_table->table, cq->cqn);
  176. if (err)
  177. goto err_out;
  178. err = mlx4_table_get(dev, &cq_table->cmpt_table, cq->cqn);
  179. if (err)
  180. goto err_put;
  181. spin_lock_irq(&cq_table->lock);
  182. err = radix_tree_insert(&cq_table->tree, cq->cqn, cq);
  183. spin_unlock_irq(&cq_table->lock);
  184. if (err)
  185. goto err_cmpt_put;
  186. mailbox = mlx4_alloc_cmd_mailbox(dev);
  187. if (IS_ERR(mailbox)) {
  188. err = PTR_ERR(mailbox);
  189. goto err_radix;
  190. }
  191. cq_context = mailbox->buf;
  192. memset(cq_context, 0, sizeof *cq_context);
  193. cq_context->flags = cpu_to_be32(!!collapsed << 18);
  194. cq_context->logsize_usrpage = cpu_to_be32((ilog2(nent) << 24) | uar->index);
  195. cq_context->comp_eqn = priv->eq_table.eq[vector].eqn;
  196. cq_context->log_page_size = mtt->page_shift - MLX4_ICM_PAGE_SHIFT;
  197. mtt_addr = mlx4_mtt_addr(dev, mtt);
  198. cq_context->mtt_base_addr_h = mtt_addr >> 32;
  199. cq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  200. cq_context->db_rec_addr = cpu_to_be64(db_rec);
  201. err = mlx4_SW2HW_CQ(dev, mailbox, cq->cqn);
  202. mlx4_free_cmd_mailbox(dev, mailbox);
  203. if (err)
  204. goto err_radix;
  205. cq->cons_index = 0;
  206. cq->arm_sn = 1;
  207. cq->uar = uar;
  208. atomic_set(&cq->refcount, 1);
  209. init_completion(&cq->free);
  210. return 0;
  211. err_radix:
  212. spin_lock_irq(&cq_table->lock);
  213. radix_tree_delete(&cq_table->tree, cq->cqn);
  214. spin_unlock_irq(&cq_table->lock);
  215. err_cmpt_put:
  216. mlx4_table_put(dev, &cq_table->cmpt_table, cq->cqn);
  217. err_put:
  218. mlx4_table_put(dev, &cq_table->table, cq->cqn);
  219. err_out:
  220. mlx4_bitmap_free(&cq_table->bitmap, cq->cqn);
  221. return err;
  222. }
  223. EXPORT_SYMBOL_GPL(mlx4_cq_alloc);
  224. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq)
  225. {
  226. struct mlx4_priv *priv = mlx4_priv(dev);
  227. struct mlx4_cq_table *cq_table = &priv->cq_table;
  228. int err;
  229. err = mlx4_HW2SW_CQ(dev, NULL, cq->cqn);
  230. if (err)
  231. mlx4_warn(dev, "HW2SW_CQ failed (%d) for CQN %06x\n", err, cq->cqn);
  232. synchronize_irq(priv->eq_table.eq[cq->vector].irq);
  233. spin_lock_irq(&cq_table->lock);
  234. radix_tree_delete(&cq_table->tree, cq->cqn);
  235. spin_unlock_irq(&cq_table->lock);
  236. if (atomic_dec_and_test(&cq->refcount))
  237. complete(&cq->free);
  238. wait_for_completion(&cq->free);
  239. mlx4_table_put(dev, &cq_table->table, cq->cqn);
  240. mlx4_bitmap_free(&cq_table->bitmap, cq->cqn);
  241. }
  242. EXPORT_SYMBOL_GPL(mlx4_cq_free);
  243. int mlx4_init_cq_table(struct mlx4_dev *dev)
  244. {
  245. struct mlx4_cq_table *cq_table = &mlx4_priv(dev)->cq_table;
  246. int err;
  247. spin_lock_init(&cq_table->lock);
  248. INIT_RADIX_TREE(&cq_table->tree, GFP_ATOMIC);
  249. err = mlx4_bitmap_init(&cq_table->bitmap, dev->caps.num_cqs,
  250. dev->caps.num_cqs - 1, dev->caps.reserved_cqs, 0);
  251. if (err)
  252. return err;
  253. return 0;
  254. }
  255. void mlx4_cleanup_cq_table(struct mlx4_dev *dev)
  256. {
  257. /* Nothing to do to clean up radix_tree */
  258. mlx4_bitmap_cleanup(&mlx4_priv(dev)->cq_table.bitmap);
  259. }