l2cc.txt 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. * ARM L2 Cache Controller
  2. ARM cores often have a separate level 2 cache controller. There are various
  3. implementations of the L2 cache controller with compatible programming models.
  4. The ARM L2 cache representation in the device tree should be done as follows:
  5. Required properties:
  6. - compatible : should be one of:
  7. "arm,pl310-cache"
  8. "arm,l220-cache"
  9. "arm,l210-cache"
  10. "marvell,aurora-system-cache": Marvell Controller designed to be
  11. compatible with the ARM one, with system cache mode (meaning
  12. maintenance operations on L1 are broadcasted to the L2 and L2
  13. performs the same operation).
  14. "marvell,"aurora-outer-cache: Marvell Controller designed to be
  15. compatible with the ARM one with outer cache mode.
  16. "bcm,bcm11351-a2-pl310-cache": For Broadcom bcm11351 chipset where an
  17. offset needs to be added to the address before passing down to the L2
  18. cache controller
  19. - cache-unified : Specifies the cache is a unified cache.
  20. - cache-level : Should be set to 2 for a level 2 cache.
  21. - reg : Physical base address and size of cache controller's memory mapped
  22. registers.
  23. Optional properties:
  24. - arm,data-latency : Cycles of latency for Data RAM accesses. Specifies 3 cells of
  25. read, write and setup latencies. Minimum valid values are 1. Controllers
  26. without setup latency control should use a value of 0.
  27. - arm,tag-latency : Cycles of latency for Tag RAM accesses. Specifies 3 cells of
  28. read, write and setup latencies. Controllers without setup latency control
  29. should use 0. Controllers without separate read and write Tag RAM latency
  30. values should only use the first cell.
  31. - arm,dirty-latency : Cycles of latency for Dirty RAMs. This is a single cell.
  32. - arm,filter-ranges : <start length> Starting address and length of window to
  33. filter. Addresses in the filter window are directed to the M1 port. Other
  34. addresses will go to the M0 port.
  35. - interrupts : 1 combined interrupt.
  36. - cache-id-part: cache id part number to be used if it is not present
  37. on hardware
  38. - wt-override: If present then L2 is forced to Write through mode
  39. Example:
  40. L2: cache-controller {
  41. compatible = "arm,pl310-cache";
  42. reg = <0xfff12000 0x1000>;
  43. arm,data-latency = <1 1 1>;
  44. arm,tag-latency = <2 2 2>;
  45. arm,filter-ranges = <0x80000000 0x8000000>;
  46. cache-unified;
  47. cache-level = <2>;
  48. interrupts = <45>;
  49. };