x86_emulate.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcOne (7<<4) /* Implied '1' */
  59. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  60. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  61. #define SrcMask (0xf<<4)
  62. /* Generic ModRM decode. */
  63. #define ModRM (1<<8)
  64. /* Destination is only written; never read. */
  65. #define Mov (1<<9)
  66. #define BitOp (1<<10)
  67. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  68. #define String (1<<12) /* String instruction (rep capable) */
  69. #define Stack (1<<13) /* Stack instruction (push/pop) */
  70. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  71. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  72. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  73. /* Source 2 operand type */
  74. #define Src2None (0<<29)
  75. #define Src2CL (1<<29)
  76. #define Src2ImmByte (2<<29)
  77. #define Src2One (3<<29)
  78. #define Src2Imm16 (4<<29)
  79. #define Src2Mask (7<<29)
  80. enum {
  81. Group1_80, Group1_81, Group1_82, Group1_83,
  82. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  83. };
  84. static u32 opcode_table[256] = {
  85. /* 0x00 - 0x07 */
  86. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  87. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  88. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  89. /* 0x08 - 0x0F */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. 0, 0, 0, 0,
  93. /* 0x10 - 0x17 */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. 0, 0, 0, 0,
  97. /* 0x18 - 0x1F */
  98. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. 0, 0, 0, 0,
  101. /* 0x20 - 0x27 */
  102. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  105. /* 0x28 - 0x2F */
  106. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  107. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  108. 0, 0, 0, 0,
  109. /* 0x30 - 0x37 */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. 0, 0, 0, 0,
  113. /* 0x38 - 0x3F */
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  117. 0, 0,
  118. /* 0x40 - 0x47 */
  119. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  120. /* 0x48 - 0x4F */
  121. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  122. /* 0x50 - 0x57 */
  123. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  124. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  125. /* 0x58 - 0x5F */
  126. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  127. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  128. /* 0x60 - 0x67 */
  129. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  130. 0, 0, 0, 0,
  131. /* 0x68 - 0x6F */
  132. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  133. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  134. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  135. /* 0x70 - 0x77 */
  136. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  137. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  138. /* 0x78 - 0x7F */
  139. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  140. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  141. /* 0x80 - 0x87 */
  142. Group | Group1_80, Group | Group1_81,
  143. Group | Group1_82, Group | Group1_83,
  144. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  145. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  146. /* 0x88 - 0x8F */
  147. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  148. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  149. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  150. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  151. /* 0x90 - 0x97 */
  152. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  153. /* 0x98 - 0x9F */
  154. 0, 0, SrcImm | Src2Imm16, 0,
  155. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  156. /* 0xA0 - 0xA7 */
  157. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  158. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  159. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  160. ByteOp | ImplicitOps | String, ImplicitOps | String,
  161. /* 0xA8 - 0xAF */
  162. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  163. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  164. ByteOp | ImplicitOps | String, ImplicitOps | String,
  165. /* 0xB0 - 0xB7 */
  166. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  167. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  168. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  169. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  170. /* 0xB8 - 0xBF */
  171. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  172. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  173. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  174. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  175. /* 0xC0 - 0xC7 */
  176. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  177. 0, ImplicitOps | Stack, 0, 0,
  178. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  179. /* 0xC8 - 0xCF */
  180. 0, 0, 0, ImplicitOps | Stack,
  181. ImplicitOps, SrcImmByte, ImplicitOps, ImplicitOps,
  182. /* 0xD0 - 0xD7 */
  183. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  184. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  185. 0, 0, 0, 0,
  186. /* 0xD8 - 0xDF */
  187. 0, 0, 0, 0, 0, 0, 0, 0,
  188. /* 0xE0 - 0xE7 */
  189. 0, 0, 0, 0,
  190. ByteOp | SrcImmUByte, SrcImmUByte,
  191. ByteOp | SrcImmUByte, SrcImmUByte,
  192. /* 0xE8 - 0xEF */
  193. SrcImm | Stack, SrcImm | ImplicitOps,
  194. SrcImmU | Src2Imm16, SrcImmByte | ImplicitOps,
  195. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  196. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  197. /* 0xF0 - 0xF7 */
  198. 0, 0, 0, 0,
  199. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  200. /* 0xF8 - 0xFF */
  201. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  202. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  203. };
  204. static u32 twobyte_table[256] = {
  205. /* 0x00 - 0x0F */
  206. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  207. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  208. /* 0x10 - 0x1F */
  209. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  210. /* 0x20 - 0x2F */
  211. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  212. 0, 0, 0, 0, 0, 0, 0, 0,
  213. /* 0x30 - 0x3F */
  214. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  215. /* 0x40 - 0x47 */
  216. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  217. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  218. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  219. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  220. /* 0x48 - 0x4F */
  221. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  222. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  223. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  224. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  225. /* 0x50 - 0x5F */
  226. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  227. /* 0x60 - 0x6F */
  228. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0x70 - 0x7F */
  230. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  231. /* 0x80 - 0x8F */
  232. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  233. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  234. /* 0x90 - 0x9F */
  235. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  236. /* 0xA0 - 0xA7 */
  237. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  238. DstMem | SrcReg | Src2ImmByte | ModRM,
  239. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  240. /* 0xA8 - 0xAF */
  241. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  242. DstMem | SrcReg | Src2ImmByte | ModRM,
  243. DstMem | SrcReg | Src2CL | ModRM,
  244. ModRM, 0,
  245. /* 0xB0 - 0xB7 */
  246. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  247. DstMem | SrcReg | ModRM | BitOp,
  248. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  249. DstReg | SrcMem16 | ModRM | Mov,
  250. /* 0xB8 - 0xBF */
  251. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  252. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  253. DstReg | SrcMem16 | ModRM | Mov,
  254. /* 0xC0 - 0xCF */
  255. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  256. 0, 0, 0, 0, 0, 0, 0, 0,
  257. /* 0xD0 - 0xDF */
  258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  259. /* 0xE0 - 0xEF */
  260. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  261. /* 0xF0 - 0xFF */
  262. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  263. };
  264. static u32 group_table[] = {
  265. [Group1_80*8] =
  266. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  267. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  268. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  269. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  270. [Group1_81*8] =
  271. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  272. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  273. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  274. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  275. [Group1_82*8] =
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. [Group1_83*8] =
  281. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  282. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  283. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  284. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  285. [Group1A*8] =
  286. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  287. [Group3_Byte*8] =
  288. ByteOp | SrcImm | DstMem | ModRM, 0,
  289. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  290. 0, 0, 0, 0,
  291. [Group3*8] =
  292. DstMem | SrcImm | ModRM, 0,
  293. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  294. 0, 0, 0, 0,
  295. [Group4*8] =
  296. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  297. 0, 0, 0, 0, 0, 0,
  298. [Group5*8] =
  299. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  300. SrcMem | ModRM | Stack, 0,
  301. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  302. [Group7*8] =
  303. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  304. SrcNone | ModRM | DstMem | Mov, 0,
  305. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  306. };
  307. static u32 group2_table[] = {
  308. [Group7*8] =
  309. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  310. SrcNone | ModRM | DstMem | Mov, 0,
  311. SrcMem16 | ModRM | Mov, 0,
  312. };
  313. /* EFLAGS bit definitions. */
  314. #define EFLG_OF (1<<11)
  315. #define EFLG_DF (1<<10)
  316. #define EFLG_SF (1<<7)
  317. #define EFLG_ZF (1<<6)
  318. #define EFLG_AF (1<<4)
  319. #define EFLG_PF (1<<2)
  320. #define EFLG_CF (1<<0)
  321. /*
  322. * Instruction emulation:
  323. * Most instructions are emulated directly via a fragment of inline assembly
  324. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  325. * any modified flags.
  326. */
  327. #if defined(CONFIG_X86_64)
  328. #define _LO32 "k" /* force 32-bit operand */
  329. #define _STK "%%rsp" /* stack pointer */
  330. #elif defined(__i386__)
  331. #define _LO32 "" /* force 32-bit operand */
  332. #define _STK "%%esp" /* stack pointer */
  333. #endif
  334. /*
  335. * These EFLAGS bits are restored from saved value during emulation, and
  336. * any changes are written back to the saved value after emulation.
  337. */
  338. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  339. /* Before executing instruction: restore necessary bits in EFLAGS. */
  340. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  341. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  342. "movl %"_sav",%"_LO32 _tmp"; " \
  343. "push %"_tmp"; " \
  344. "push %"_tmp"; " \
  345. "movl %"_msk",%"_LO32 _tmp"; " \
  346. "andl %"_LO32 _tmp",("_STK"); " \
  347. "pushf; " \
  348. "notl %"_LO32 _tmp"; " \
  349. "andl %"_LO32 _tmp",("_STK"); " \
  350. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  351. "pop %"_tmp"; " \
  352. "orl %"_LO32 _tmp",("_STK"); " \
  353. "popf; " \
  354. "pop %"_sav"; "
  355. /* After executing instruction: write-back necessary bits in EFLAGS. */
  356. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  357. /* _sav |= EFLAGS & _msk; */ \
  358. "pushf; " \
  359. "pop %"_tmp"; " \
  360. "andl %"_msk",%"_LO32 _tmp"; " \
  361. "orl %"_LO32 _tmp",%"_sav"; "
  362. #ifdef CONFIG_X86_64
  363. #define ON64(x) x
  364. #else
  365. #define ON64(x)
  366. #endif
  367. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  368. do { \
  369. __asm__ __volatile__ ( \
  370. _PRE_EFLAGS("0", "4", "2") \
  371. _op _suffix " %"_x"3,%1; " \
  372. _POST_EFLAGS("0", "4", "2") \
  373. : "=m" (_eflags), "=m" ((_dst).val), \
  374. "=&r" (_tmp) \
  375. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  376. } while (0)
  377. /* Raw emulation: instruction has two explicit operands. */
  378. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  379. do { \
  380. unsigned long _tmp; \
  381. \
  382. switch ((_dst).bytes) { \
  383. case 2: \
  384. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  385. break; \
  386. case 4: \
  387. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  388. break; \
  389. case 8: \
  390. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  391. break; \
  392. } \
  393. } while (0)
  394. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  395. do { \
  396. unsigned long _tmp; \
  397. switch ((_dst).bytes) { \
  398. case 1: \
  399. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  400. break; \
  401. default: \
  402. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  403. _wx, _wy, _lx, _ly, _qx, _qy); \
  404. break; \
  405. } \
  406. } while (0)
  407. /* Source operand is byte-sized and may be restricted to just %cl. */
  408. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  409. __emulate_2op(_op, _src, _dst, _eflags, \
  410. "b", "c", "b", "c", "b", "c", "b", "c")
  411. /* Source operand is byte, word, long or quad sized. */
  412. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  413. __emulate_2op(_op, _src, _dst, _eflags, \
  414. "b", "q", "w", "r", _LO32, "r", "", "r")
  415. /* Source operand is word, long or quad sized. */
  416. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  417. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  418. "w", "r", _LO32, "r", "", "r")
  419. /* Instruction has three operands and one operand is stored in ECX register */
  420. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  421. do { \
  422. unsigned long _tmp; \
  423. _type _clv = (_cl).val; \
  424. _type _srcv = (_src).val; \
  425. _type _dstv = (_dst).val; \
  426. \
  427. __asm__ __volatile__ ( \
  428. _PRE_EFLAGS("0", "5", "2") \
  429. _op _suffix " %4,%1 \n" \
  430. _POST_EFLAGS("0", "5", "2") \
  431. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  432. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  433. ); \
  434. \
  435. (_cl).val = (unsigned long) _clv; \
  436. (_src).val = (unsigned long) _srcv; \
  437. (_dst).val = (unsigned long) _dstv; \
  438. } while (0)
  439. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  440. do { \
  441. switch ((_dst).bytes) { \
  442. case 2: \
  443. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  444. "w", unsigned short); \
  445. break; \
  446. case 4: \
  447. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  448. "l", unsigned int); \
  449. break; \
  450. case 8: \
  451. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  452. "q", unsigned long)); \
  453. break; \
  454. } \
  455. } while (0)
  456. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  457. do { \
  458. unsigned long _tmp; \
  459. \
  460. __asm__ __volatile__ ( \
  461. _PRE_EFLAGS("0", "3", "2") \
  462. _op _suffix " %1; " \
  463. _POST_EFLAGS("0", "3", "2") \
  464. : "=m" (_eflags), "+m" ((_dst).val), \
  465. "=&r" (_tmp) \
  466. : "i" (EFLAGS_MASK)); \
  467. } while (0)
  468. /* Instruction has only one explicit operand (no source operand). */
  469. #define emulate_1op(_op, _dst, _eflags) \
  470. do { \
  471. switch ((_dst).bytes) { \
  472. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  473. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  474. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  475. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  476. } \
  477. } while (0)
  478. /* Fetch next part of the instruction being emulated. */
  479. #define insn_fetch(_type, _size, _eip) \
  480. ({ unsigned long _x; \
  481. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  482. if (rc != 0) \
  483. goto done; \
  484. (_eip) += (_size); \
  485. (_type)_x; \
  486. })
  487. static inline unsigned long ad_mask(struct decode_cache *c)
  488. {
  489. return (1UL << (c->ad_bytes << 3)) - 1;
  490. }
  491. /* Access/update address held in a register, based on addressing mode. */
  492. static inline unsigned long
  493. address_mask(struct decode_cache *c, unsigned long reg)
  494. {
  495. if (c->ad_bytes == sizeof(unsigned long))
  496. return reg;
  497. else
  498. return reg & ad_mask(c);
  499. }
  500. static inline unsigned long
  501. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  502. {
  503. return base + address_mask(c, reg);
  504. }
  505. static inline void
  506. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  507. {
  508. if (c->ad_bytes == sizeof(unsigned long))
  509. *reg += inc;
  510. else
  511. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  512. }
  513. static inline void jmp_rel(struct decode_cache *c, int rel)
  514. {
  515. register_address_increment(c, &c->eip, rel);
  516. }
  517. static void set_seg_override(struct decode_cache *c, int seg)
  518. {
  519. c->has_seg_override = true;
  520. c->seg_override = seg;
  521. }
  522. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  523. {
  524. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  525. return 0;
  526. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  527. }
  528. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  529. struct decode_cache *c)
  530. {
  531. if (!c->has_seg_override)
  532. return 0;
  533. return seg_base(ctxt, c->seg_override);
  534. }
  535. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  536. {
  537. return seg_base(ctxt, VCPU_SREG_ES);
  538. }
  539. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  540. {
  541. return seg_base(ctxt, VCPU_SREG_SS);
  542. }
  543. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  544. struct x86_emulate_ops *ops,
  545. unsigned long linear, u8 *dest)
  546. {
  547. struct fetch_cache *fc = &ctxt->decode.fetch;
  548. int rc;
  549. int size;
  550. if (linear < fc->start || linear >= fc->end) {
  551. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  552. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  553. if (rc)
  554. return rc;
  555. fc->start = linear;
  556. fc->end = linear + size;
  557. }
  558. *dest = fc->data[linear - fc->start];
  559. return 0;
  560. }
  561. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  562. struct x86_emulate_ops *ops,
  563. unsigned long eip, void *dest, unsigned size)
  564. {
  565. int rc = 0;
  566. eip += ctxt->cs_base;
  567. while (size--) {
  568. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  569. if (rc)
  570. return rc;
  571. }
  572. return 0;
  573. }
  574. /*
  575. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  576. * pointer into the block that addresses the relevant register.
  577. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  578. */
  579. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  580. int highbyte_regs)
  581. {
  582. void *p;
  583. p = &regs[modrm_reg];
  584. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  585. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  586. return p;
  587. }
  588. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  589. struct x86_emulate_ops *ops,
  590. void *ptr,
  591. u16 *size, unsigned long *address, int op_bytes)
  592. {
  593. int rc;
  594. if (op_bytes == 2)
  595. op_bytes = 3;
  596. *address = 0;
  597. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  598. ctxt->vcpu);
  599. if (rc)
  600. return rc;
  601. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  602. ctxt->vcpu);
  603. return rc;
  604. }
  605. static int test_cc(unsigned int condition, unsigned int flags)
  606. {
  607. int rc = 0;
  608. switch ((condition & 15) >> 1) {
  609. case 0: /* o */
  610. rc |= (flags & EFLG_OF);
  611. break;
  612. case 1: /* b/c/nae */
  613. rc |= (flags & EFLG_CF);
  614. break;
  615. case 2: /* z/e */
  616. rc |= (flags & EFLG_ZF);
  617. break;
  618. case 3: /* be/na */
  619. rc |= (flags & (EFLG_CF|EFLG_ZF));
  620. break;
  621. case 4: /* s */
  622. rc |= (flags & EFLG_SF);
  623. break;
  624. case 5: /* p/pe */
  625. rc |= (flags & EFLG_PF);
  626. break;
  627. case 7: /* le/ng */
  628. rc |= (flags & EFLG_ZF);
  629. /* fall through */
  630. case 6: /* l/nge */
  631. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  632. break;
  633. }
  634. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  635. return (!!rc ^ (condition & 1));
  636. }
  637. static void decode_register_operand(struct operand *op,
  638. struct decode_cache *c,
  639. int inhibit_bytereg)
  640. {
  641. unsigned reg = c->modrm_reg;
  642. int highbyte_regs = c->rex_prefix == 0;
  643. if (!(c->d & ModRM))
  644. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  645. op->type = OP_REG;
  646. if ((c->d & ByteOp) && !inhibit_bytereg) {
  647. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  648. op->val = *(u8 *)op->ptr;
  649. op->bytes = 1;
  650. } else {
  651. op->ptr = decode_register(reg, c->regs, 0);
  652. op->bytes = c->op_bytes;
  653. switch (op->bytes) {
  654. case 2:
  655. op->val = *(u16 *)op->ptr;
  656. break;
  657. case 4:
  658. op->val = *(u32 *)op->ptr;
  659. break;
  660. case 8:
  661. op->val = *(u64 *) op->ptr;
  662. break;
  663. }
  664. }
  665. op->orig_val = op->val;
  666. }
  667. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  668. struct x86_emulate_ops *ops)
  669. {
  670. struct decode_cache *c = &ctxt->decode;
  671. u8 sib;
  672. int index_reg = 0, base_reg = 0, scale;
  673. int rc = 0;
  674. if (c->rex_prefix) {
  675. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  676. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  677. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  678. }
  679. c->modrm = insn_fetch(u8, 1, c->eip);
  680. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  681. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  682. c->modrm_rm |= (c->modrm & 0x07);
  683. c->modrm_ea = 0;
  684. c->use_modrm_ea = 1;
  685. if (c->modrm_mod == 3) {
  686. c->modrm_ptr = decode_register(c->modrm_rm,
  687. c->regs, c->d & ByteOp);
  688. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  689. return rc;
  690. }
  691. if (c->ad_bytes == 2) {
  692. unsigned bx = c->regs[VCPU_REGS_RBX];
  693. unsigned bp = c->regs[VCPU_REGS_RBP];
  694. unsigned si = c->regs[VCPU_REGS_RSI];
  695. unsigned di = c->regs[VCPU_REGS_RDI];
  696. /* 16-bit ModR/M decode. */
  697. switch (c->modrm_mod) {
  698. case 0:
  699. if (c->modrm_rm == 6)
  700. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  701. break;
  702. case 1:
  703. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  704. break;
  705. case 2:
  706. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  707. break;
  708. }
  709. switch (c->modrm_rm) {
  710. case 0:
  711. c->modrm_ea += bx + si;
  712. break;
  713. case 1:
  714. c->modrm_ea += bx + di;
  715. break;
  716. case 2:
  717. c->modrm_ea += bp + si;
  718. break;
  719. case 3:
  720. c->modrm_ea += bp + di;
  721. break;
  722. case 4:
  723. c->modrm_ea += si;
  724. break;
  725. case 5:
  726. c->modrm_ea += di;
  727. break;
  728. case 6:
  729. if (c->modrm_mod != 0)
  730. c->modrm_ea += bp;
  731. break;
  732. case 7:
  733. c->modrm_ea += bx;
  734. break;
  735. }
  736. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  737. (c->modrm_rm == 6 && c->modrm_mod != 0))
  738. if (!c->has_seg_override)
  739. set_seg_override(c, VCPU_SREG_SS);
  740. c->modrm_ea = (u16)c->modrm_ea;
  741. } else {
  742. /* 32/64-bit ModR/M decode. */
  743. if ((c->modrm_rm & 7) == 4) {
  744. sib = insn_fetch(u8, 1, c->eip);
  745. index_reg |= (sib >> 3) & 7;
  746. base_reg |= sib & 7;
  747. scale = sib >> 6;
  748. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  749. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  750. else
  751. c->modrm_ea += c->regs[base_reg];
  752. if (index_reg != 4)
  753. c->modrm_ea += c->regs[index_reg] << scale;
  754. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  755. if (ctxt->mode == X86EMUL_MODE_PROT64)
  756. c->rip_relative = 1;
  757. } else
  758. c->modrm_ea += c->regs[c->modrm_rm];
  759. switch (c->modrm_mod) {
  760. case 0:
  761. if (c->modrm_rm == 5)
  762. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  763. break;
  764. case 1:
  765. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  766. break;
  767. case 2:
  768. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  769. break;
  770. }
  771. }
  772. done:
  773. return rc;
  774. }
  775. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  776. struct x86_emulate_ops *ops)
  777. {
  778. struct decode_cache *c = &ctxt->decode;
  779. int rc = 0;
  780. switch (c->ad_bytes) {
  781. case 2:
  782. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  783. break;
  784. case 4:
  785. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  786. break;
  787. case 8:
  788. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  789. break;
  790. }
  791. done:
  792. return rc;
  793. }
  794. int
  795. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  796. {
  797. struct decode_cache *c = &ctxt->decode;
  798. int rc = 0;
  799. int mode = ctxt->mode;
  800. int def_op_bytes, def_ad_bytes, group;
  801. /* Shadow copy of register state. Committed on successful emulation. */
  802. memset(c, 0, sizeof(struct decode_cache));
  803. c->eip = kvm_rip_read(ctxt->vcpu);
  804. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  805. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  806. switch (mode) {
  807. case X86EMUL_MODE_REAL:
  808. case X86EMUL_MODE_PROT16:
  809. def_op_bytes = def_ad_bytes = 2;
  810. break;
  811. case X86EMUL_MODE_PROT32:
  812. def_op_bytes = def_ad_bytes = 4;
  813. break;
  814. #ifdef CONFIG_X86_64
  815. case X86EMUL_MODE_PROT64:
  816. def_op_bytes = 4;
  817. def_ad_bytes = 8;
  818. break;
  819. #endif
  820. default:
  821. return -1;
  822. }
  823. c->op_bytes = def_op_bytes;
  824. c->ad_bytes = def_ad_bytes;
  825. /* Legacy prefixes. */
  826. for (;;) {
  827. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  828. case 0x66: /* operand-size override */
  829. /* switch between 2/4 bytes */
  830. c->op_bytes = def_op_bytes ^ 6;
  831. break;
  832. case 0x67: /* address-size override */
  833. if (mode == X86EMUL_MODE_PROT64)
  834. /* switch between 4/8 bytes */
  835. c->ad_bytes = def_ad_bytes ^ 12;
  836. else
  837. /* switch between 2/4 bytes */
  838. c->ad_bytes = def_ad_bytes ^ 6;
  839. break;
  840. case 0x26: /* ES override */
  841. case 0x2e: /* CS override */
  842. case 0x36: /* SS override */
  843. case 0x3e: /* DS override */
  844. set_seg_override(c, (c->b >> 3) & 3);
  845. break;
  846. case 0x64: /* FS override */
  847. case 0x65: /* GS override */
  848. set_seg_override(c, c->b & 7);
  849. break;
  850. case 0x40 ... 0x4f: /* REX */
  851. if (mode != X86EMUL_MODE_PROT64)
  852. goto done_prefixes;
  853. c->rex_prefix = c->b;
  854. continue;
  855. case 0xf0: /* LOCK */
  856. c->lock_prefix = 1;
  857. break;
  858. case 0xf2: /* REPNE/REPNZ */
  859. c->rep_prefix = REPNE_PREFIX;
  860. break;
  861. case 0xf3: /* REP/REPE/REPZ */
  862. c->rep_prefix = REPE_PREFIX;
  863. break;
  864. default:
  865. goto done_prefixes;
  866. }
  867. /* Any legacy prefix after a REX prefix nullifies its effect. */
  868. c->rex_prefix = 0;
  869. }
  870. done_prefixes:
  871. /* REX prefix. */
  872. if (c->rex_prefix)
  873. if (c->rex_prefix & 8)
  874. c->op_bytes = 8; /* REX.W */
  875. /* Opcode byte(s). */
  876. c->d = opcode_table[c->b];
  877. if (c->d == 0) {
  878. /* Two-byte opcode? */
  879. if (c->b == 0x0f) {
  880. c->twobyte = 1;
  881. c->b = insn_fetch(u8, 1, c->eip);
  882. c->d = twobyte_table[c->b];
  883. }
  884. }
  885. if (c->d & Group) {
  886. group = c->d & GroupMask;
  887. c->modrm = insn_fetch(u8, 1, c->eip);
  888. --c->eip;
  889. group = (group << 3) + ((c->modrm >> 3) & 7);
  890. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  891. c->d = group2_table[group];
  892. else
  893. c->d = group_table[group];
  894. }
  895. /* Unrecognised? */
  896. if (c->d == 0) {
  897. DPRINTF("Cannot emulate %02x\n", c->b);
  898. return -1;
  899. }
  900. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  901. c->op_bytes = 8;
  902. /* ModRM and SIB bytes. */
  903. if (c->d & ModRM)
  904. rc = decode_modrm(ctxt, ops);
  905. else if (c->d & MemAbs)
  906. rc = decode_abs(ctxt, ops);
  907. if (rc)
  908. goto done;
  909. if (!c->has_seg_override)
  910. set_seg_override(c, VCPU_SREG_DS);
  911. if (!(!c->twobyte && c->b == 0x8d))
  912. c->modrm_ea += seg_override_base(ctxt, c);
  913. if (c->ad_bytes != 8)
  914. c->modrm_ea = (u32)c->modrm_ea;
  915. /*
  916. * Decode and fetch the source operand: register, memory
  917. * or immediate.
  918. */
  919. switch (c->d & SrcMask) {
  920. case SrcNone:
  921. break;
  922. case SrcReg:
  923. decode_register_operand(&c->src, c, 0);
  924. break;
  925. case SrcMem16:
  926. c->src.bytes = 2;
  927. goto srcmem_common;
  928. case SrcMem32:
  929. c->src.bytes = 4;
  930. goto srcmem_common;
  931. case SrcMem:
  932. c->src.bytes = (c->d & ByteOp) ? 1 :
  933. c->op_bytes;
  934. /* Don't fetch the address for invlpg: it could be unmapped. */
  935. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  936. break;
  937. srcmem_common:
  938. /*
  939. * For instructions with a ModR/M byte, switch to register
  940. * access if Mod = 3.
  941. */
  942. if ((c->d & ModRM) && c->modrm_mod == 3) {
  943. c->src.type = OP_REG;
  944. c->src.val = c->modrm_val;
  945. c->src.ptr = c->modrm_ptr;
  946. break;
  947. }
  948. c->src.type = OP_MEM;
  949. break;
  950. case SrcImm:
  951. case SrcImmU:
  952. c->src.type = OP_IMM;
  953. c->src.ptr = (unsigned long *)c->eip;
  954. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  955. if (c->src.bytes == 8)
  956. c->src.bytes = 4;
  957. /* NB. Immediates are sign-extended as necessary. */
  958. switch (c->src.bytes) {
  959. case 1:
  960. c->src.val = insn_fetch(s8, 1, c->eip);
  961. break;
  962. case 2:
  963. c->src.val = insn_fetch(s16, 2, c->eip);
  964. break;
  965. case 4:
  966. c->src.val = insn_fetch(s32, 4, c->eip);
  967. break;
  968. }
  969. if ((c->d & SrcMask) == SrcImmU) {
  970. switch (c->src.bytes) {
  971. case 1:
  972. c->src.val &= 0xff;
  973. break;
  974. case 2:
  975. c->src.val &= 0xffff;
  976. break;
  977. case 4:
  978. c->src.val &= 0xffffffff;
  979. break;
  980. }
  981. }
  982. break;
  983. case SrcImmByte:
  984. case SrcImmUByte:
  985. c->src.type = OP_IMM;
  986. c->src.ptr = (unsigned long *)c->eip;
  987. c->src.bytes = 1;
  988. if ((c->d & SrcMask) == SrcImmByte)
  989. c->src.val = insn_fetch(s8, 1, c->eip);
  990. else
  991. c->src.val = insn_fetch(u8, 1, c->eip);
  992. break;
  993. case SrcOne:
  994. c->src.bytes = 1;
  995. c->src.val = 1;
  996. break;
  997. }
  998. /*
  999. * Decode and fetch the second source operand: register, memory
  1000. * or immediate.
  1001. */
  1002. switch (c->d & Src2Mask) {
  1003. case Src2None:
  1004. break;
  1005. case Src2CL:
  1006. c->src2.bytes = 1;
  1007. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1008. break;
  1009. case Src2ImmByte:
  1010. c->src2.type = OP_IMM;
  1011. c->src2.ptr = (unsigned long *)c->eip;
  1012. c->src2.bytes = 1;
  1013. c->src2.val = insn_fetch(u8, 1, c->eip);
  1014. break;
  1015. case Src2Imm16:
  1016. c->src2.type = OP_IMM;
  1017. c->src2.ptr = (unsigned long *)c->eip;
  1018. c->src2.bytes = 2;
  1019. c->src2.val = insn_fetch(u16, 2, c->eip);
  1020. break;
  1021. case Src2One:
  1022. c->src2.bytes = 1;
  1023. c->src2.val = 1;
  1024. break;
  1025. }
  1026. /* Decode and fetch the destination operand: register or memory. */
  1027. switch (c->d & DstMask) {
  1028. case ImplicitOps:
  1029. /* Special instructions do their own operand decoding. */
  1030. return 0;
  1031. case DstReg:
  1032. decode_register_operand(&c->dst, c,
  1033. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1034. break;
  1035. case DstMem:
  1036. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1037. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1038. c->dst.type = OP_REG;
  1039. c->dst.val = c->dst.orig_val = c->modrm_val;
  1040. c->dst.ptr = c->modrm_ptr;
  1041. break;
  1042. }
  1043. c->dst.type = OP_MEM;
  1044. break;
  1045. case DstAcc:
  1046. c->dst.type = OP_REG;
  1047. c->dst.bytes = c->op_bytes;
  1048. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1049. switch (c->op_bytes) {
  1050. case 1:
  1051. c->dst.val = *(u8 *)c->dst.ptr;
  1052. break;
  1053. case 2:
  1054. c->dst.val = *(u16 *)c->dst.ptr;
  1055. break;
  1056. case 4:
  1057. c->dst.val = *(u32 *)c->dst.ptr;
  1058. break;
  1059. }
  1060. c->dst.orig_val = c->dst.val;
  1061. break;
  1062. }
  1063. if (c->rip_relative)
  1064. c->modrm_ea += c->eip;
  1065. done:
  1066. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1067. }
  1068. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1069. {
  1070. struct decode_cache *c = &ctxt->decode;
  1071. c->dst.type = OP_MEM;
  1072. c->dst.bytes = c->op_bytes;
  1073. c->dst.val = c->src.val;
  1074. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1075. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1076. c->regs[VCPU_REGS_RSP]);
  1077. }
  1078. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops,
  1080. void *dest, int len)
  1081. {
  1082. struct decode_cache *c = &ctxt->decode;
  1083. int rc;
  1084. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1085. c->regs[VCPU_REGS_RSP]),
  1086. dest, len, ctxt->vcpu);
  1087. if (rc != 0)
  1088. return rc;
  1089. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1090. return rc;
  1091. }
  1092. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1093. struct x86_emulate_ops *ops)
  1094. {
  1095. struct decode_cache *c = &ctxt->decode;
  1096. int rc;
  1097. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1098. if (rc != 0)
  1099. return rc;
  1100. return 0;
  1101. }
  1102. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1103. {
  1104. struct decode_cache *c = &ctxt->decode;
  1105. switch (c->modrm_reg) {
  1106. case 0: /* rol */
  1107. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1108. break;
  1109. case 1: /* ror */
  1110. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1111. break;
  1112. case 2: /* rcl */
  1113. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1114. break;
  1115. case 3: /* rcr */
  1116. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1117. break;
  1118. case 4: /* sal/shl */
  1119. case 6: /* sal/shl */
  1120. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1121. break;
  1122. case 5: /* shr */
  1123. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1124. break;
  1125. case 7: /* sar */
  1126. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1127. break;
  1128. }
  1129. }
  1130. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1131. struct x86_emulate_ops *ops)
  1132. {
  1133. struct decode_cache *c = &ctxt->decode;
  1134. int rc = 0;
  1135. switch (c->modrm_reg) {
  1136. case 0 ... 1: /* test */
  1137. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1138. break;
  1139. case 2: /* not */
  1140. c->dst.val = ~c->dst.val;
  1141. break;
  1142. case 3: /* neg */
  1143. emulate_1op("neg", c->dst, ctxt->eflags);
  1144. break;
  1145. default:
  1146. DPRINTF("Cannot emulate %02x\n", c->b);
  1147. rc = X86EMUL_UNHANDLEABLE;
  1148. break;
  1149. }
  1150. return rc;
  1151. }
  1152. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1153. struct x86_emulate_ops *ops)
  1154. {
  1155. struct decode_cache *c = &ctxt->decode;
  1156. switch (c->modrm_reg) {
  1157. case 0: /* inc */
  1158. emulate_1op("inc", c->dst, ctxt->eflags);
  1159. break;
  1160. case 1: /* dec */
  1161. emulate_1op("dec", c->dst, ctxt->eflags);
  1162. break;
  1163. case 2: /* call near abs */ {
  1164. long int old_eip;
  1165. old_eip = c->eip;
  1166. c->eip = c->src.val;
  1167. c->src.val = old_eip;
  1168. emulate_push(ctxt);
  1169. break;
  1170. }
  1171. case 4: /* jmp abs */
  1172. c->eip = c->src.val;
  1173. break;
  1174. case 6: /* push */
  1175. emulate_push(ctxt);
  1176. break;
  1177. }
  1178. return 0;
  1179. }
  1180. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1181. struct x86_emulate_ops *ops,
  1182. unsigned long memop)
  1183. {
  1184. struct decode_cache *c = &ctxt->decode;
  1185. u64 old, new;
  1186. int rc;
  1187. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1188. if (rc != 0)
  1189. return rc;
  1190. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1191. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1192. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1193. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1194. ctxt->eflags &= ~EFLG_ZF;
  1195. } else {
  1196. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1197. (u32) c->regs[VCPU_REGS_RBX];
  1198. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1199. if (rc != 0)
  1200. return rc;
  1201. ctxt->eflags |= EFLG_ZF;
  1202. }
  1203. return 0;
  1204. }
  1205. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1206. struct x86_emulate_ops *ops)
  1207. {
  1208. struct decode_cache *c = &ctxt->decode;
  1209. int rc;
  1210. unsigned long cs;
  1211. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1212. if (rc)
  1213. return rc;
  1214. if (c->op_bytes == 4)
  1215. c->eip = (u32)c->eip;
  1216. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1217. if (rc)
  1218. return rc;
  1219. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1220. return rc;
  1221. }
  1222. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1223. struct x86_emulate_ops *ops)
  1224. {
  1225. int rc;
  1226. struct decode_cache *c = &ctxt->decode;
  1227. switch (c->dst.type) {
  1228. case OP_REG:
  1229. /* The 4-byte case *is* correct:
  1230. * in 64-bit mode we zero-extend.
  1231. */
  1232. switch (c->dst.bytes) {
  1233. case 1:
  1234. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1235. break;
  1236. case 2:
  1237. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1238. break;
  1239. case 4:
  1240. *c->dst.ptr = (u32)c->dst.val;
  1241. break; /* 64b: zero-ext */
  1242. case 8:
  1243. *c->dst.ptr = c->dst.val;
  1244. break;
  1245. }
  1246. break;
  1247. case OP_MEM:
  1248. if (c->lock_prefix)
  1249. rc = ops->cmpxchg_emulated(
  1250. (unsigned long)c->dst.ptr,
  1251. &c->dst.orig_val,
  1252. &c->dst.val,
  1253. c->dst.bytes,
  1254. ctxt->vcpu);
  1255. else
  1256. rc = ops->write_emulated(
  1257. (unsigned long)c->dst.ptr,
  1258. &c->dst.val,
  1259. c->dst.bytes,
  1260. ctxt->vcpu);
  1261. if (rc != 0)
  1262. return rc;
  1263. break;
  1264. case OP_NONE:
  1265. /* no writeback */
  1266. break;
  1267. default:
  1268. break;
  1269. }
  1270. return 0;
  1271. }
  1272. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1273. {
  1274. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1275. /*
  1276. * an sti; sti; sequence only disable interrupts for the first
  1277. * instruction. So, if the last instruction, be it emulated or
  1278. * not, left the system with the INT_STI flag enabled, it
  1279. * means that the last instruction is an sti. We should not
  1280. * leave the flag on in this case. The same goes for mov ss
  1281. */
  1282. if (!(int_shadow & mask))
  1283. ctxt->interruptibility = mask;
  1284. }
  1285. int
  1286. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1287. {
  1288. unsigned long memop = 0;
  1289. u64 msr_data;
  1290. unsigned long saved_eip = 0;
  1291. struct decode_cache *c = &ctxt->decode;
  1292. unsigned int port;
  1293. int io_dir_in;
  1294. int rc = 0;
  1295. ctxt->interruptibility = 0;
  1296. /* Shadow copy of register state. Committed on successful emulation.
  1297. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1298. * modify them.
  1299. */
  1300. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1301. saved_eip = c->eip;
  1302. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1303. memop = c->modrm_ea;
  1304. if (c->rep_prefix && (c->d & String)) {
  1305. /* All REP prefixes have the same first termination condition */
  1306. if (c->regs[VCPU_REGS_RCX] == 0) {
  1307. kvm_rip_write(ctxt->vcpu, c->eip);
  1308. goto done;
  1309. }
  1310. /* The second termination condition only applies for REPE
  1311. * and REPNE. Test if the repeat string operation prefix is
  1312. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1313. * corresponding termination condition according to:
  1314. * - if REPE/REPZ and ZF = 0 then done
  1315. * - if REPNE/REPNZ and ZF = 1 then done
  1316. */
  1317. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1318. (c->b == 0xae) || (c->b == 0xaf)) {
  1319. if ((c->rep_prefix == REPE_PREFIX) &&
  1320. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1321. kvm_rip_write(ctxt->vcpu, c->eip);
  1322. goto done;
  1323. }
  1324. if ((c->rep_prefix == REPNE_PREFIX) &&
  1325. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1326. kvm_rip_write(ctxt->vcpu, c->eip);
  1327. goto done;
  1328. }
  1329. }
  1330. c->regs[VCPU_REGS_RCX]--;
  1331. c->eip = kvm_rip_read(ctxt->vcpu);
  1332. }
  1333. if (c->src.type == OP_MEM) {
  1334. c->src.ptr = (unsigned long *)memop;
  1335. c->src.val = 0;
  1336. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1337. &c->src.val,
  1338. c->src.bytes,
  1339. ctxt->vcpu);
  1340. if (rc != 0)
  1341. goto done;
  1342. c->src.orig_val = c->src.val;
  1343. }
  1344. if ((c->d & DstMask) == ImplicitOps)
  1345. goto special_insn;
  1346. if (c->dst.type == OP_MEM) {
  1347. c->dst.ptr = (unsigned long *)memop;
  1348. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1349. c->dst.val = 0;
  1350. if (c->d & BitOp) {
  1351. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1352. c->dst.ptr = (void *)c->dst.ptr +
  1353. (c->src.val & mask) / 8;
  1354. }
  1355. if (!(c->d & Mov) &&
  1356. /* optimisation - avoid slow emulated read */
  1357. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1358. &c->dst.val,
  1359. c->dst.bytes, ctxt->vcpu)) != 0))
  1360. goto done;
  1361. }
  1362. c->dst.orig_val = c->dst.val;
  1363. special_insn:
  1364. if (c->twobyte)
  1365. goto twobyte_insn;
  1366. switch (c->b) {
  1367. case 0x00 ... 0x05:
  1368. add: /* add */
  1369. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1370. break;
  1371. case 0x08 ... 0x0d:
  1372. or: /* or */
  1373. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1374. break;
  1375. case 0x10 ... 0x15:
  1376. adc: /* adc */
  1377. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1378. break;
  1379. case 0x18 ... 0x1d:
  1380. sbb: /* sbb */
  1381. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1382. break;
  1383. case 0x20 ... 0x25:
  1384. and: /* and */
  1385. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1386. break;
  1387. case 0x28 ... 0x2d:
  1388. sub: /* sub */
  1389. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1390. break;
  1391. case 0x30 ... 0x35:
  1392. xor: /* xor */
  1393. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1394. break;
  1395. case 0x38 ... 0x3d:
  1396. cmp: /* cmp */
  1397. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1398. break;
  1399. case 0x40 ... 0x47: /* inc r16/r32 */
  1400. emulate_1op("inc", c->dst, ctxt->eflags);
  1401. break;
  1402. case 0x48 ... 0x4f: /* dec r16/r32 */
  1403. emulate_1op("dec", c->dst, ctxt->eflags);
  1404. break;
  1405. case 0x50 ... 0x57: /* push reg */
  1406. emulate_push(ctxt);
  1407. break;
  1408. case 0x58 ... 0x5f: /* pop reg */
  1409. pop_instruction:
  1410. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1411. if (rc != 0)
  1412. goto done;
  1413. break;
  1414. case 0x63: /* movsxd */
  1415. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1416. goto cannot_emulate;
  1417. c->dst.val = (s32) c->src.val;
  1418. break;
  1419. case 0x68: /* push imm */
  1420. case 0x6a: /* push imm8 */
  1421. emulate_push(ctxt);
  1422. break;
  1423. case 0x6c: /* insb */
  1424. case 0x6d: /* insw/insd */
  1425. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1426. 1,
  1427. (c->d & ByteOp) ? 1 : c->op_bytes,
  1428. c->rep_prefix ?
  1429. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1430. (ctxt->eflags & EFLG_DF),
  1431. register_address(c, es_base(ctxt),
  1432. c->regs[VCPU_REGS_RDI]),
  1433. c->rep_prefix,
  1434. c->regs[VCPU_REGS_RDX]) == 0) {
  1435. c->eip = saved_eip;
  1436. return -1;
  1437. }
  1438. return 0;
  1439. case 0x6e: /* outsb */
  1440. case 0x6f: /* outsw/outsd */
  1441. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1442. 0,
  1443. (c->d & ByteOp) ? 1 : c->op_bytes,
  1444. c->rep_prefix ?
  1445. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1446. (ctxt->eflags & EFLG_DF),
  1447. register_address(c,
  1448. seg_override_base(ctxt, c),
  1449. c->regs[VCPU_REGS_RSI]),
  1450. c->rep_prefix,
  1451. c->regs[VCPU_REGS_RDX]) == 0) {
  1452. c->eip = saved_eip;
  1453. return -1;
  1454. }
  1455. return 0;
  1456. case 0x70 ... 0x7f: /* jcc (short) */
  1457. if (test_cc(c->b, ctxt->eflags))
  1458. jmp_rel(c, c->src.val);
  1459. break;
  1460. case 0x80 ... 0x83: /* Grp1 */
  1461. switch (c->modrm_reg) {
  1462. case 0:
  1463. goto add;
  1464. case 1:
  1465. goto or;
  1466. case 2:
  1467. goto adc;
  1468. case 3:
  1469. goto sbb;
  1470. case 4:
  1471. goto and;
  1472. case 5:
  1473. goto sub;
  1474. case 6:
  1475. goto xor;
  1476. case 7:
  1477. goto cmp;
  1478. }
  1479. break;
  1480. case 0x84 ... 0x85:
  1481. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1482. break;
  1483. case 0x86 ... 0x87: /* xchg */
  1484. xchg:
  1485. /* Write back the register source. */
  1486. switch (c->dst.bytes) {
  1487. case 1:
  1488. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1489. break;
  1490. case 2:
  1491. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1492. break;
  1493. case 4:
  1494. *c->src.ptr = (u32) c->dst.val;
  1495. break; /* 64b reg: zero-extend */
  1496. case 8:
  1497. *c->src.ptr = c->dst.val;
  1498. break;
  1499. }
  1500. /*
  1501. * Write back the memory destination with implicit LOCK
  1502. * prefix.
  1503. */
  1504. c->dst.val = c->src.val;
  1505. c->lock_prefix = 1;
  1506. break;
  1507. case 0x88 ... 0x8b: /* mov */
  1508. goto mov;
  1509. case 0x8c: { /* mov r/m, sreg */
  1510. struct kvm_segment segreg;
  1511. if (c->modrm_reg <= 5)
  1512. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1513. else {
  1514. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1515. c->modrm);
  1516. goto cannot_emulate;
  1517. }
  1518. c->dst.val = segreg.selector;
  1519. break;
  1520. }
  1521. case 0x8d: /* lea r16/r32, m */
  1522. c->dst.val = c->modrm_ea;
  1523. break;
  1524. case 0x8e: { /* mov seg, r/m16 */
  1525. uint16_t sel;
  1526. int type_bits;
  1527. int err;
  1528. sel = c->src.val;
  1529. if (c->modrm_reg == VCPU_SREG_SS)
  1530. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1531. if (c->modrm_reg <= 5) {
  1532. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1533. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1534. type_bits, c->modrm_reg);
  1535. } else {
  1536. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1537. c->modrm);
  1538. goto cannot_emulate;
  1539. }
  1540. if (err < 0)
  1541. goto cannot_emulate;
  1542. c->dst.type = OP_NONE; /* Disable writeback. */
  1543. break;
  1544. }
  1545. case 0x8f: /* pop (sole member of Grp1a) */
  1546. rc = emulate_grp1a(ctxt, ops);
  1547. if (rc != 0)
  1548. goto done;
  1549. break;
  1550. case 0x90: /* nop / xchg r8,rax */
  1551. if (!(c->rex_prefix & 1)) { /* nop */
  1552. c->dst.type = OP_NONE;
  1553. break;
  1554. }
  1555. case 0x91 ... 0x97: /* xchg reg,rax */
  1556. c->src.type = c->dst.type = OP_REG;
  1557. c->src.bytes = c->dst.bytes = c->op_bytes;
  1558. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1559. c->src.val = *(c->src.ptr);
  1560. goto xchg;
  1561. case 0x9c: /* pushf */
  1562. c->src.val = (unsigned long) ctxt->eflags;
  1563. emulate_push(ctxt);
  1564. break;
  1565. case 0x9d: /* popf */
  1566. c->dst.type = OP_REG;
  1567. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1568. c->dst.bytes = c->op_bytes;
  1569. goto pop_instruction;
  1570. case 0xa0 ... 0xa1: /* mov */
  1571. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1572. c->dst.val = c->src.val;
  1573. break;
  1574. case 0xa2 ... 0xa3: /* mov */
  1575. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1576. break;
  1577. case 0xa4 ... 0xa5: /* movs */
  1578. c->dst.type = OP_MEM;
  1579. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1580. c->dst.ptr = (unsigned long *)register_address(c,
  1581. es_base(ctxt),
  1582. c->regs[VCPU_REGS_RDI]);
  1583. if ((rc = ops->read_emulated(register_address(c,
  1584. seg_override_base(ctxt, c),
  1585. c->regs[VCPU_REGS_RSI]),
  1586. &c->dst.val,
  1587. c->dst.bytes, ctxt->vcpu)) != 0)
  1588. goto done;
  1589. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1590. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1591. : c->dst.bytes);
  1592. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1593. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1594. : c->dst.bytes);
  1595. break;
  1596. case 0xa6 ... 0xa7: /* cmps */
  1597. c->src.type = OP_NONE; /* Disable writeback. */
  1598. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1599. c->src.ptr = (unsigned long *)register_address(c,
  1600. seg_override_base(ctxt, c),
  1601. c->regs[VCPU_REGS_RSI]);
  1602. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1603. &c->src.val,
  1604. c->src.bytes,
  1605. ctxt->vcpu)) != 0)
  1606. goto done;
  1607. c->dst.type = OP_NONE; /* Disable writeback. */
  1608. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1609. c->dst.ptr = (unsigned long *)register_address(c,
  1610. es_base(ctxt),
  1611. c->regs[VCPU_REGS_RDI]);
  1612. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1613. &c->dst.val,
  1614. c->dst.bytes,
  1615. ctxt->vcpu)) != 0)
  1616. goto done;
  1617. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1618. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1619. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1620. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1621. : c->src.bytes);
  1622. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1623. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1624. : c->dst.bytes);
  1625. break;
  1626. case 0xaa ... 0xab: /* stos */
  1627. c->dst.type = OP_MEM;
  1628. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1629. c->dst.ptr = (unsigned long *)register_address(c,
  1630. es_base(ctxt),
  1631. c->regs[VCPU_REGS_RDI]);
  1632. c->dst.val = c->regs[VCPU_REGS_RAX];
  1633. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1634. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1635. : c->dst.bytes);
  1636. break;
  1637. case 0xac ... 0xad: /* lods */
  1638. c->dst.type = OP_REG;
  1639. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1640. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1641. if ((rc = ops->read_emulated(register_address(c,
  1642. seg_override_base(ctxt, c),
  1643. c->regs[VCPU_REGS_RSI]),
  1644. &c->dst.val,
  1645. c->dst.bytes,
  1646. ctxt->vcpu)) != 0)
  1647. goto done;
  1648. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1649. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1650. : c->dst.bytes);
  1651. break;
  1652. case 0xae ... 0xaf: /* scas */
  1653. DPRINTF("Urk! I don't handle SCAS.\n");
  1654. goto cannot_emulate;
  1655. case 0xb0 ... 0xbf: /* mov r, imm */
  1656. goto mov;
  1657. case 0xc0 ... 0xc1:
  1658. emulate_grp2(ctxt);
  1659. break;
  1660. case 0xc3: /* ret */
  1661. c->dst.type = OP_REG;
  1662. c->dst.ptr = &c->eip;
  1663. c->dst.bytes = c->op_bytes;
  1664. goto pop_instruction;
  1665. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1666. mov:
  1667. c->dst.val = c->src.val;
  1668. break;
  1669. case 0xcb: /* ret far */
  1670. rc = emulate_ret_far(ctxt, ops);
  1671. if (rc)
  1672. goto done;
  1673. break;
  1674. case 0xd0 ... 0xd1: /* Grp2 */
  1675. c->src.val = 1;
  1676. emulate_grp2(ctxt);
  1677. break;
  1678. case 0xd2 ... 0xd3: /* Grp2 */
  1679. c->src.val = c->regs[VCPU_REGS_RCX];
  1680. emulate_grp2(ctxt);
  1681. break;
  1682. case 0xe4: /* inb */
  1683. case 0xe5: /* in */
  1684. port = c->src.val;
  1685. io_dir_in = 1;
  1686. goto do_io;
  1687. case 0xe6: /* outb */
  1688. case 0xe7: /* out */
  1689. port = c->src.val;
  1690. io_dir_in = 0;
  1691. goto do_io;
  1692. case 0xe8: /* call (near) */ {
  1693. long int rel = c->src.val;
  1694. c->src.val = (unsigned long) c->eip;
  1695. jmp_rel(c, rel);
  1696. emulate_push(ctxt);
  1697. break;
  1698. }
  1699. case 0xe9: /* jmp rel */
  1700. goto jmp;
  1701. case 0xea: /* jmp far */
  1702. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1703. VCPU_SREG_CS) < 0) {
  1704. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1705. goto cannot_emulate;
  1706. }
  1707. c->eip = c->src.val;
  1708. break;
  1709. case 0xeb:
  1710. jmp: /* jmp rel short */
  1711. jmp_rel(c, c->src.val);
  1712. c->dst.type = OP_NONE; /* Disable writeback. */
  1713. break;
  1714. case 0xec: /* in al,dx */
  1715. case 0xed: /* in (e/r)ax,dx */
  1716. port = c->regs[VCPU_REGS_RDX];
  1717. io_dir_in = 1;
  1718. goto do_io;
  1719. case 0xee: /* out al,dx */
  1720. case 0xef: /* out (e/r)ax,dx */
  1721. port = c->regs[VCPU_REGS_RDX];
  1722. io_dir_in = 0;
  1723. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1724. (c->d & ByteOp) ? 1 : c->op_bytes,
  1725. port) != 0) {
  1726. c->eip = saved_eip;
  1727. goto cannot_emulate;
  1728. }
  1729. break;
  1730. case 0xf4: /* hlt */
  1731. ctxt->vcpu->arch.halt_request = 1;
  1732. break;
  1733. case 0xf5: /* cmc */
  1734. /* complement carry flag from eflags reg */
  1735. ctxt->eflags ^= EFLG_CF;
  1736. c->dst.type = OP_NONE; /* Disable writeback. */
  1737. break;
  1738. case 0xf6 ... 0xf7: /* Grp3 */
  1739. rc = emulate_grp3(ctxt, ops);
  1740. if (rc != 0)
  1741. goto done;
  1742. break;
  1743. case 0xf8: /* clc */
  1744. ctxt->eflags &= ~EFLG_CF;
  1745. c->dst.type = OP_NONE; /* Disable writeback. */
  1746. break;
  1747. case 0xfa: /* cli */
  1748. ctxt->eflags &= ~X86_EFLAGS_IF;
  1749. c->dst.type = OP_NONE; /* Disable writeback. */
  1750. break;
  1751. case 0xfb: /* sti */
  1752. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  1753. ctxt->eflags |= X86_EFLAGS_IF;
  1754. c->dst.type = OP_NONE; /* Disable writeback. */
  1755. break;
  1756. case 0xfc: /* cld */
  1757. ctxt->eflags &= ~EFLG_DF;
  1758. c->dst.type = OP_NONE; /* Disable writeback. */
  1759. break;
  1760. case 0xfd: /* std */
  1761. ctxt->eflags |= EFLG_DF;
  1762. c->dst.type = OP_NONE; /* Disable writeback. */
  1763. break;
  1764. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1765. rc = emulate_grp45(ctxt, ops);
  1766. if (rc != 0)
  1767. goto done;
  1768. break;
  1769. }
  1770. writeback:
  1771. rc = writeback(ctxt, ops);
  1772. if (rc != 0)
  1773. goto done;
  1774. /* Commit shadow register state. */
  1775. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1776. kvm_rip_write(ctxt->vcpu, c->eip);
  1777. done:
  1778. if (rc == X86EMUL_UNHANDLEABLE) {
  1779. c->eip = saved_eip;
  1780. return -1;
  1781. }
  1782. return 0;
  1783. twobyte_insn:
  1784. switch (c->b) {
  1785. case 0x01: /* lgdt, lidt, lmsw */
  1786. switch (c->modrm_reg) {
  1787. u16 size;
  1788. unsigned long address;
  1789. case 0: /* vmcall */
  1790. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1791. goto cannot_emulate;
  1792. rc = kvm_fix_hypercall(ctxt->vcpu);
  1793. if (rc)
  1794. goto done;
  1795. /* Let the processor re-execute the fixed hypercall */
  1796. c->eip = kvm_rip_read(ctxt->vcpu);
  1797. /* Disable writeback. */
  1798. c->dst.type = OP_NONE;
  1799. break;
  1800. case 2: /* lgdt */
  1801. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1802. &size, &address, c->op_bytes);
  1803. if (rc)
  1804. goto done;
  1805. realmode_lgdt(ctxt->vcpu, size, address);
  1806. /* Disable writeback. */
  1807. c->dst.type = OP_NONE;
  1808. break;
  1809. case 3: /* lidt/vmmcall */
  1810. if (c->modrm_mod == 3) {
  1811. switch (c->modrm_rm) {
  1812. case 1:
  1813. rc = kvm_fix_hypercall(ctxt->vcpu);
  1814. if (rc)
  1815. goto done;
  1816. break;
  1817. default:
  1818. goto cannot_emulate;
  1819. }
  1820. } else {
  1821. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1822. &size, &address,
  1823. c->op_bytes);
  1824. if (rc)
  1825. goto done;
  1826. realmode_lidt(ctxt->vcpu, size, address);
  1827. }
  1828. /* Disable writeback. */
  1829. c->dst.type = OP_NONE;
  1830. break;
  1831. case 4: /* smsw */
  1832. c->dst.bytes = 2;
  1833. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1834. break;
  1835. case 6: /* lmsw */
  1836. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1837. &ctxt->eflags);
  1838. c->dst.type = OP_NONE;
  1839. break;
  1840. case 7: /* invlpg*/
  1841. emulate_invlpg(ctxt->vcpu, memop);
  1842. /* Disable writeback. */
  1843. c->dst.type = OP_NONE;
  1844. break;
  1845. default:
  1846. goto cannot_emulate;
  1847. }
  1848. break;
  1849. case 0x06:
  1850. emulate_clts(ctxt->vcpu);
  1851. c->dst.type = OP_NONE;
  1852. break;
  1853. case 0x08: /* invd */
  1854. case 0x09: /* wbinvd */
  1855. case 0x0d: /* GrpP (prefetch) */
  1856. case 0x18: /* Grp16 (prefetch/nop) */
  1857. c->dst.type = OP_NONE;
  1858. break;
  1859. case 0x20: /* mov cr, reg */
  1860. if (c->modrm_mod != 3)
  1861. goto cannot_emulate;
  1862. c->regs[c->modrm_rm] =
  1863. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1864. c->dst.type = OP_NONE; /* no writeback */
  1865. break;
  1866. case 0x21: /* mov from dr to reg */
  1867. if (c->modrm_mod != 3)
  1868. goto cannot_emulate;
  1869. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1870. if (rc)
  1871. goto cannot_emulate;
  1872. c->dst.type = OP_NONE; /* no writeback */
  1873. break;
  1874. case 0x22: /* mov reg, cr */
  1875. if (c->modrm_mod != 3)
  1876. goto cannot_emulate;
  1877. realmode_set_cr(ctxt->vcpu,
  1878. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1879. c->dst.type = OP_NONE;
  1880. break;
  1881. case 0x23: /* mov from reg to dr */
  1882. if (c->modrm_mod != 3)
  1883. goto cannot_emulate;
  1884. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1885. c->regs[c->modrm_rm]);
  1886. if (rc)
  1887. goto cannot_emulate;
  1888. c->dst.type = OP_NONE; /* no writeback */
  1889. break;
  1890. case 0x30:
  1891. /* wrmsr */
  1892. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1893. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1894. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1895. if (rc) {
  1896. kvm_inject_gp(ctxt->vcpu, 0);
  1897. c->eip = kvm_rip_read(ctxt->vcpu);
  1898. }
  1899. rc = X86EMUL_CONTINUE;
  1900. c->dst.type = OP_NONE;
  1901. break;
  1902. case 0x32:
  1903. /* rdmsr */
  1904. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1905. if (rc) {
  1906. kvm_inject_gp(ctxt->vcpu, 0);
  1907. c->eip = kvm_rip_read(ctxt->vcpu);
  1908. } else {
  1909. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1910. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1911. }
  1912. rc = X86EMUL_CONTINUE;
  1913. c->dst.type = OP_NONE;
  1914. break;
  1915. case 0x40 ... 0x4f: /* cmov */
  1916. c->dst.val = c->dst.orig_val = c->src.val;
  1917. if (!test_cc(c->b, ctxt->eflags))
  1918. c->dst.type = OP_NONE; /* no writeback */
  1919. break;
  1920. case 0x80 ... 0x8f: /* jnz rel, etc*/
  1921. if (test_cc(c->b, ctxt->eflags))
  1922. jmp_rel(c, c->src.val);
  1923. c->dst.type = OP_NONE;
  1924. break;
  1925. case 0xa3:
  1926. bt: /* bt */
  1927. c->dst.type = OP_NONE;
  1928. /* only subword offset */
  1929. c->src.val &= (c->dst.bytes << 3) - 1;
  1930. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1931. break;
  1932. case 0xa4: /* shld imm8, r, r/m */
  1933. case 0xa5: /* shld cl, r, r/m */
  1934. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  1935. break;
  1936. case 0xab:
  1937. bts: /* bts */
  1938. /* only subword offset */
  1939. c->src.val &= (c->dst.bytes << 3) - 1;
  1940. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1941. break;
  1942. case 0xac: /* shrd imm8, r, r/m */
  1943. case 0xad: /* shrd cl, r, r/m */
  1944. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  1945. break;
  1946. case 0xae: /* clflush */
  1947. break;
  1948. case 0xb0 ... 0xb1: /* cmpxchg */
  1949. /*
  1950. * Save real source value, then compare EAX against
  1951. * destination.
  1952. */
  1953. c->src.orig_val = c->src.val;
  1954. c->src.val = c->regs[VCPU_REGS_RAX];
  1955. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1956. if (ctxt->eflags & EFLG_ZF) {
  1957. /* Success: write back to memory. */
  1958. c->dst.val = c->src.orig_val;
  1959. } else {
  1960. /* Failure: write the value we saw to EAX. */
  1961. c->dst.type = OP_REG;
  1962. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1963. }
  1964. break;
  1965. case 0xb3:
  1966. btr: /* btr */
  1967. /* only subword offset */
  1968. c->src.val &= (c->dst.bytes << 3) - 1;
  1969. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1970. break;
  1971. case 0xb6 ... 0xb7: /* movzx */
  1972. c->dst.bytes = c->op_bytes;
  1973. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1974. : (u16) c->src.val;
  1975. break;
  1976. case 0xba: /* Grp8 */
  1977. switch (c->modrm_reg & 3) {
  1978. case 0:
  1979. goto bt;
  1980. case 1:
  1981. goto bts;
  1982. case 2:
  1983. goto btr;
  1984. case 3:
  1985. goto btc;
  1986. }
  1987. break;
  1988. case 0xbb:
  1989. btc: /* btc */
  1990. /* only subword offset */
  1991. c->src.val &= (c->dst.bytes << 3) - 1;
  1992. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1993. break;
  1994. case 0xbe ... 0xbf: /* movsx */
  1995. c->dst.bytes = c->op_bytes;
  1996. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1997. (s16) c->src.val;
  1998. break;
  1999. case 0xc3: /* movnti */
  2000. c->dst.bytes = c->op_bytes;
  2001. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2002. (u64) c->src.val;
  2003. break;
  2004. case 0xc7: /* Grp9 (cmpxchg8b) */
  2005. rc = emulate_grp9(ctxt, ops, memop);
  2006. if (rc != 0)
  2007. goto done;
  2008. c->dst.type = OP_NONE;
  2009. break;
  2010. }
  2011. goto writeback;
  2012. cannot_emulate:
  2013. DPRINTF("Cannot emulate %02x\n", c->b);
  2014. c->eip = saved_eip;
  2015. return -1;
  2016. }