processor.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. #ifndef __ASM_PPC64_PROCESSOR_H
  2. #define __ASM_PPC64_PROCESSOR_H
  3. /*
  4. * Copyright (C) 2001 PPC 64 Team, IBM Corp
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/stringify.h>
  12. #ifndef __ASSEMBLY__
  13. #include <linux/config.h>
  14. #include <asm/atomic.h>
  15. #include <asm/ppcdebug.h>
  16. #include <asm/a.out.h>
  17. #endif
  18. #include <asm/ptrace.h>
  19. #include <asm/types.h>
  20. #include <asm/systemcfg.h>
  21. /* Machine State Register (MSR) Fields */
  22. #define MSR_SF_LG 63 /* Enable 64 bit mode */
  23. #define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
  24. #define MSR_HV_LG 60 /* Hypervisor state */
  25. #define MSR_VEC_LG 25 /* Enable AltiVec */
  26. #define MSR_POW_LG 18 /* Enable Power Management */
  27. #define MSR_WE_LG 18 /* Wait State Enable */
  28. #define MSR_TGPR_LG 17 /* TLB Update registers in use */
  29. #define MSR_CE_LG 17 /* Critical Interrupt Enable */
  30. #define MSR_ILE_LG 16 /* Interrupt Little Endian */
  31. #define MSR_EE_LG 15 /* External Interrupt Enable */
  32. #define MSR_PR_LG 14 /* Problem State / Privilege Level */
  33. #define MSR_FP_LG 13 /* Floating Point enable */
  34. #define MSR_ME_LG 12 /* Machine Check Enable */
  35. #define MSR_FE0_LG 11 /* Floating Exception mode 0 */
  36. #define MSR_SE_LG 10 /* Single Step */
  37. #define MSR_BE_LG 9 /* Branch Trace */
  38. #define MSR_DE_LG 9 /* Debug Exception Enable */
  39. #define MSR_FE1_LG 8 /* Floating Exception mode 1 */
  40. #define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
  41. #define MSR_IR_LG 5 /* Instruction Relocate */
  42. #define MSR_DR_LG 4 /* Data Relocate */
  43. #define MSR_PE_LG 3 /* Protection Enable */
  44. #define MSR_PX_LG 2 /* Protection Exclusive Mode */
  45. #define MSR_PMM_LG 2 /* Performance monitor */
  46. #define MSR_RI_LG 1 /* Recoverable Exception */
  47. #define MSR_LE_LG 0 /* Little Endian */
  48. #ifdef __ASSEMBLY__
  49. #define __MASK(X) (1<<(X))
  50. #else
  51. #define __MASK(X) (1UL<<(X))
  52. #endif
  53. #define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
  54. #define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
  55. #define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
  56. #define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
  57. #define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
  58. #define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
  59. #define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
  60. #define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
  61. #define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
  62. #define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
  63. #define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
  64. #define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
  65. #define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
  66. #define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
  67. #define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
  68. #define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
  69. #define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
  70. #define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
  71. #define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
  72. #define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
  73. #define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
  74. #define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
  75. #define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
  76. #define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
  77. #define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
  78. #define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
  79. #define MSR_ MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF
  80. #define MSR_KERNEL MSR_ | MSR_SF | MSR_HV
  81. #define MSR_USER32 MSR_ | MSR_PR | MSR_EE
  82. #define MSR_USER64 MSR_USER32 | MSR_SF
  83. /* Floating Point Status and Control Register (FPSCR) Fields */
  84. #define FPSCR_FX 0x80000000 /* FPU exception summary */
  85. #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
  86. #define FPSCR_VX 0x20000000 /* Invalid operation summary */
  87. #define FPSCR_OX 0x10000000 /* Overflow exception summary */
  88. #define FPSCR_UX 0x08000000 /* Underflow exception summary */
  89. #define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
  90. #define FPSCR_XX 0x02000000 /* Inexact exception summary */
  91. #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
  92. #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
  93. #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
  94. #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
  95. #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
  96. #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
  97. #define FPSCR_FR 0x00040000 /* Fraction rounded */
  98. #define FPSCR_FI 0x00020000 /* Fraction inexact */
  99. #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
  100. #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
  101. #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
  102. #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
  103. #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
  104. #define FPSCR_VE 0x00000080 /* Invalid op exception enable */
  105. #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
  106. #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
  107. #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
  108. #define FPSCR_XE 0x00000008 /* FP inexact exception enable */
  109. #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
  110. #define FPSCR_RN 0x00000003 /* FPU rounding control */
  111. /* Special Purpose Registers (SPRNs)*/
  112. #define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
  113. #define SPRN_CTR 0x009 /* Count Register */
  114. #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
  115. #define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
  116. #define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
  117. #define SPRN_DAR 0x013 /* Data Address Register */
  118. #define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
  119. #define DBCR_EDM 0x80000000
  120. #define DBCR_IDM 0x40000000
  121. #define DBCR_RST(x) (((x) & 0x3) << 28)
  122. #define DBCR_RST_NONE 0
  123. #define DBCR_RST_CORE 1
  124. #define DBCR_RST_CHIP 2
  125. #define DBCR_RST_SYSTEM 3
  126. #define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
  127. #define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
  128. #define DBCR_EDE 0x02000000 /* Exception Debug Event */
  129. #define DBCR_TDE 0x01000000 /* TRAP Debug Event */
  130. #define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
  131. #define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
  132. #define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
  133. #define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
  134. #define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
  135. #define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
  136. #define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
  137. #define DAC_BYTE 0
  138. #define DAC_HALF 1
  139. #define DAC_WORD 2
  140. #define DAC_QUAD 3
  141. #define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
  142. #define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
  143. #define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
  144. #define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
  145. #define DBCR_SED 0x00000020 /* Second Exception Debug Event */
  146. #define DBCR_STD 0x00000010 /* Second Trap Debug Event */
  147. #define DBCR_SIA 0x00000008 /* Second IAC Enable */
  148. #define DBCR_SDA 0x00000004 /* Second DAC Enable */
  149. #define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
  150. #define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
  151. #define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
  152. #define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
  153. #define SPRN_DBSR 0x3F0 /* Debug Status Register */
  154. #define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
  155. #define DCCR_NOCACHE 0 /* Noncacheable */
  156. #define DCCR_CACHE 1 /* Cacheable */
  157. #define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
  158. #define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
  159. #define DCWR_COPY 0 /* Copy-back */
  160. #define DCWR_WRITE 1 /* Write-through */
  161. #define SPRN_DEAR 0x3D5 /* Data Error Address Register */
  162. #define SPRN_DEC 0x016 /* Decrement Register */
  163. #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
  164. #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
  165. #define DSISR_NOHPTE 0x40000000 /* no translation found */
  166. #define DSISR_PROTFAULT 0x08000000 /* protection fault */
  167. #define DSISR_ISSTORE 0x02000000 /* access was a store */
  168. #define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
  169. #define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */
  170. #define SPRN_EAR 0x11A /* External Address Register */
  171. #define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
  172. #define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
  173. #define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
  174. #define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
  175. #define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
  176. #define ESR_PIL 0x08000000 /* Program Exception - Illegal */
  177. #define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
  178. #define ESR_PTR 0x02000000 /* Program Exception - Trap */
  179. #define ESR_DST 0x00800000 /* Storage Exception - Data miss */
  180. #define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
  181. #define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
  182. #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
  183. #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
  184. #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
  185. #define HID0_EMCP (1<<31) /* Enable Machine Check pin */
  186. #define HID0_EBA (1<<29) /* Enable Bus Address Parity */
  187. #define HID0_EBD (1<<28) /* Enable Bus Data Parity */
  188. #define HID0_SBCLK (1<<27)
  189. #define HID0_EICE (1<<26)
  190. #define HID0_ECLK (1<<25)
  191. #define HID0_PAR (1<<24)
  192. #define HID0_DOZE (1<<23)
  193. #define HID0_NAP (1<<22)
  194. #define HID0_SLEEP (1<<21)
  195. #define HID0_DPM (1<<20)
  196. #define HID0_ICE (1<<15) /* Instruction Cache Enable */
  197. #define HID0_DCE (1<<14) /* Data Cache Enable */
  198. #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
  199. #define HID0_DLOCK (1<<12) /* Data Cache Lock */
  200. #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
  201. #define HID0_DCI (1<<10) /* Data Cache Invalidate */
  202. #define HID0_SPD (1<<9) /* Speculative disable */
  203. #define HID0_SGE (1<<7) /* Store Gathering Enable */
  204. #define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
  205. #define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
  206. #define HID0_ABE (1<<3) /* Address Broadcast Enable */
  207. #define HID0_BHTE (1<<2) /* Branch History Table Enable */
  208. #define HID0_BTCD (1<<1) /* Branch target cache disable */
  209. #define SPRN_MSRDORM 0x3F1 /* Hardware Implementation Register 1 */
  210. #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
  211. #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
  212. #define SPRN_NIADORM 0x3F3 /* Hardware Implementation Register 2 */
  213. #define SPRN_HID4 0x3F4 /* 970 HID4 */
  214. #define SPRN_HID5 0x3F6 /* 970 HID5 */
  215. #define SPRN_TSC 0x3FD /* Thread switch control */
  216. #define SPRN_TST 0x3FC /* Thread switch timeout */
  217. #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
  218. #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
  219. #define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
  220. #define ICCR_NOCACHE 0 /* Noncacheable */
  221. #define ICCR_CACHE 1 /* Cacheable */
  222. #define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
  223. #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
  224. #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
  225. #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
  226. #define SPRN_IMMR 0x27E /* Internal Memory Map Register */
  227. #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
  228. #define SPRN_LR 0x008 /* Link Register */
  229. #define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
  230. #define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
  231. #define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
  232. #define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
  233. #define SPRN_PID 0x3B1 /* Process ID */
  234. #define SPRN_PIR 0x3FF /* Processor Identification Register */
  235. #define SPRN_PIT 0x3DB /* Programmable Interval Timer */
  236. #define SPRN_PURR 0x135 /* Processor Utilization of Resources Register */
  237. #define SPRN_PVR 0x11F /* Processor Version Register */
  238. #define SPRN_RPA 0x3D6 /* Required Physical Address Register */
  239. #define SPRN_SDA 0x3BF /* Sampled Data Address Register */
  240. #define SPRN_SDR1 0x019 /* MMU Hash Base Register */
  241. #define SPRN_SGR 0x3B9 /* Storage Guarded Register */
  242. #define SGR_NORMAL 0
  243. #define SGR_GUARDED 1
  244. #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
  245. #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
  246. #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
  247. #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
  248. #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
  249. #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
  250. #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
  251. #define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
  252. #define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
  253. #define SPRN_TBWL 0x11C /* Time Base Lower Register (super, W/O) */
  254. #define SPRN_TBWU 0x11D /* Time Base Write Upper Register (super, W/O) */
  255. #define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
  256. #define SPRN_TCR 0x3DA /* Timer Control Register */
  257. #define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
  258. #define WP_2_17 0 /* 2^17 clocks */
  259. #define WP_2_21 1 /* 2^21 clocks */
  260. #define WP_2_25 2 /* 2^25 clocks */
  261. #define WP_2_29 3 /* 2^29 clocks */
  262. #define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
  263. #define WRC_NONE 0 /* No reset will occur */
  264. #define WRC_CORE 1 /* Core reset will occur */
  265. #define WRC_CHIP 2 /* Chip reset will occur */
  266. #define WRC_SYSTEM 3 /* System reset will occur */
  267. #define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
  268. #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
  269. #define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
  270. #define FP_2_9 0 /* 2^9 clocks */
  271. #define FP_2_13 1 /* 2^13 clocks */
  272. #define FP_2_17 2 /* 2^17 clocks */
  273. #define FP_2_21 3 /* 2^21 clocks */
  274. #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
  275. #define TCR_ARE 0x00400000 /* Auto Reload Enable */
  276. #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
  277. #define THRM1_TIN (1<<0)
  278. #define THRM1_TIV (1<<1)
  279. #define THRM1_THRES (0x7f<<2)
  280. #define THRM1_TID (1<<29)
  281. #define THRM1_TIE (1<<30)
  282. #define THRM1_V (1<<31)
  283. #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
  284. #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
  285. #define THRM3_E (1<<31)
  286. #define SPRN_TSR 0x3D8 /* Timer Status Register */
  287. #define TSR_ENW 0x80000000 /* Enable Next Watchdog */
  288. #define TSR_WIS 0x40000000 /* WDT Interrupt Status */
  289. #define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
  290. #define WRS_NONE 0 /* No WDT reset occurred */
  291. #define WRS_CORE 1 /* WDT forced core reset */
  292. #define WRS_CHIP 2 /* WDT forced chip reset */
  293. #define WRS_SYSTEM 3 /* WDT forced system reset */
  294. #define TSR_PIS 0x08000000 /* PIT Interrupt Status */
  295. #define TSR_FIS 0x04000000 /* FIT Interrupt Status */
  296. #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
  297. #define SPRN_XER 0x001 /* Fixed Point Exception Register */
  298. #define SPRN_ZPR 0x3B0 /* Zone Protection Register */
  299. #define SPRN_VRSAVE 0x100 /* Vector save */
  300. /* Performance monitor SPRs */
  301. #define SPRN_SIAR 780
  302. #define SPRN_SDAR 781
  303. #define SPRN_MMCRA 786
  304. #define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
  305. #define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
  306. #define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
  307. #define SPRN_PMC1 787
  308. #define SPRN_PMC2 788
  309. #define SPRN_PMC3 789
  310. #define SPRN_PMC4 790
  311. #define SPRN_PMC5 791
  312. #define SPRN_PMC6 792
  313. #define SPRN_PMC7 793
  314. #define SPRN_PMC8 794
  315. #define SPRN_MMCR0 795
  316. #define MMCR0_FC 0x80000000UL /* freeze counters. set to 1 on a perfmon exception */
  317. #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
  318. #define MMCR0_KERNEL_DISABLE MMCR0_FCS
  319. #define MMCR0_FCP 0x20000000UL /* freeze in problem state */
  320. #define MMCR0_PROBLEM_DISABLE MMCR0_FCP
  321. #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
  322. #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
  323. #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
  324. #define MMCR0_FCECE 0x02000000UL /* freeze counters on enabled condition or event */
  325. /* time base exception enable */
  326. #define MMCR0_TBEE 0x00400000UL /* time base exception enable */
  327. #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
  328. #define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/
  329. #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
  330. #define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */
  331. #define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
  332. #define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
  333. #define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
  334. #define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
  335. #define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
  336. #define SPRN_MMCR1 798
  337. /* Short-hand versions for a number of the above SPRNs */
  338. #define CTR SPRN_CTR /* Counter Register */
  339. #define DAR SPRN_DAR /* Data Address Register */
  340. #define DABR SPRN_DABR /* Data Address Breakpoint Register */
  341. #define DCMP SPRN_DCMP /* Data TLB Compare Register */
  342. #define DEC SPRN_DEC /* Decrement Register */
  343. #define DMISS SPRN_DMISS /* Data TLB Miss Register */
  344. #define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
  345. #define EAR SPRN_EAR /* External Address Register */
  346. #define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
  347. #define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
  348. #define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
  349. #define MSRDORM SPRN_MSRDORM /* MSR Dormant Register */
  350. #define NIADORM SPRN_NIADORM /* NIA Dormant Register */
  351. #define TSC SPRN_TSC /* Thread switch control */
  352. #define TST SPRN_TST /* Thread switch timeout */
  353. #define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
  354. #define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
  355. #define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
  356. #define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
  357. #define L2CR SPRN_L2CR /* PPC 750 L2 control register */
  358. #define __LR SPRN_LR
  359. #define PVR SPRN_PVR /* Processor Version */
  360. #define PIR SPRN_PIR /* Processor ID */
  361. #define PURR SPRN_PURR /* Processor Utilization of Resource Register */
  362. //#define RPA SPRN_RPA /* Required Physical Address Register */
  363. #define SDR1 SPRN_SDR1 /* MMU hash base register */
  364. #define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
  365. #define SPR1 SPRN_SPRG1
  366. #define SPR2 SPRN_SPRG2
  367. #define SPR3 SPRN_SPRG3
  368. #define SPRG0 SPRN_SPRG0
  369. #define SPRG1 SPRN_SPRG1
  370. #define SPRG2 SPRN_SPRG2
  371. #define SPRG3 SPRN_SPRG3
  372. #define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
  373. #define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
  374. #define TBRL SPRN_TBRL /* Time Base Read Lower Register */
  375. #define TBRU SPRN_TBRU /* Time Base Read Upper Register */
  376. #define TBWL SPRN_TBWL /* Time Base Write Lower Register */
  377. #define TBWU SPRN_TBWU /* Time Base Write Upper Register */
  378. #define ICTC 1019
  379. #define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
  380. #define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
  381. #define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
  382. #define XER SPRN_XER
  383. /* Processor Version Register (PVR) field extraction */
  384. #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
  385. #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
  386. /* Processor Version Numbers */
  387. #define PV_NORTHSTAR 0x0033
  388. #define PV_PULSAR 0x0034
  389. #define PV_POWER4 0x0035
  390. #define PV_ICESTAR 0x0036
  391. #define PV_SSTAR 0x0037
  392. #define PV_POWER4p 0x0038
  393. #define PV_970 0x0039
  394. #define PV_POWER5 0x003A
  395. #define PV_POWER5p 0x003B
  396. #define PV_970FX 0x003C
  397. #define PV_630 0x0040
  398. #define PV_630p 0x0041
  399. /* Platforms supported by PPC64 */
  400. #define PLATFORM_PSERIES 0x0100
  401. #define PLATFORM_PSERIES_LPAR 0x0101
  402. #define PLATFORM_ISERIES_LPAR 0x0201
  403. #define PLATFORM_LPAR 0x0001
  404. #define PLATFORM_POWERMAC 0x0400
  405. #define PLATFORM_MAPLE 0x0500
  406. /* Compatibility with drivers coming from PPC32 world */
  407. #define _machine (systemcfg->platform)
  408. #define _MACH_Pmac PLATFORM_POWERMAC
  409. /*
  410. * List of interrupt controllers.
  411. */
  412. #define IC_INVALID 0
  413. #define IC_OPEN_PIC 1
  414. #define IC_PPC_XIC 2
  415. #define XGLUE(a,b) a##b
  416. #define GLUE(a,b) XGLUE(a,b)
  417. /* iSeries CTRL register (for runlatch) */
  418. #define CTRLT 0x098
  419. #define CTRLF 0x088
  420. #define RUNLATCH 0x0001
  421. #ifdef __ASSEMBLY__
  422. #define _GLOBAL(name) \
  423. .section ".text"; \
  424. .align 2 ; \
  425. .globl name; \
  426. .globl GLUE(.,name); \
  427. .section ".opd","aw"; \
  428. name: \
  429. .quad GLUE(.,name); \
  430. .quad .TOC.@tocbase; \
  431. .quad 0; \
  432. .previous; \
  433. .type GLUE(.,name),@function; \
  434. GLUE(.,name):
  435. #define _STATIC(name) \
  436. .section ".text"; \
  437. .align 2 ; \
  438. .section ".opd","aw"; \
  439. name: \
  440. .quad GLUE(.,name); \
  441. .quad .TOC.@tocbase; \
  442. .quad 0; \
  443. .previous; \
  444. .type GLUE(.,name),@function; \
  445. GLUE(.,name):
  446. #else /* __ASSEMBLY__ */
  447. /*
  448. * Default implementation of macro that returns current
  449. * instruction pointer ("program counter").
  450. */
  451. #define current_text_addr() ({ __label__ _l; _l: &&_l;})
  452. /* Macros for setting and retrieving special purpose registers */
  453. #define mfmsr() ({unsigned long rval; \
  454. asm volatile("mfmsr %0" : "=r" (rval)); rval;})
  455. #define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
  456. : : "r" (v))
  457. #define mtmsrd(v) __mtmsrd((v), 0)
  458. #define mfspr(rn) ({unsigned long rval; \
  459. asm volatile("mfspr %0," __stringify(rn) \
  460. : "=r" (rval)); rval;})
  461. #define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : : "r" (v))
  462. #define mftb() ({unsigned long rval; \
  463. asm volatile("mftb %0" : "=r" (rval)); rval;})
  464. #define mttbl(v) asm volatile("mttbl %0":: "r"(v))
  465. #define mttbu(v) asm volatile("mttbu %0":: "r"(v))
  466. #define mfasr() ({unsigned long rval; \
  467. asm volatile("mfasr %0" : "=r" (rval)); rval;})
  468. static inline void set_tb(unsigned int upper, unsigned int lower)
  469. {
  470. mttbl(0);
  471. mttbu(upper);
  472. mttbl(lower);
  473. }
  474. #define __get_SP() ({unsigned long sp; \
  475. asm volatile("mr %0,1": "=r" (sp)); sp;})
  476. #ifdef __KERNEL__
  477. extern int have_of;
  478. extern u64 ppc64_interrupt_controller;
  479. struct task_struct;
  480. void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
  481. void release_thread(struct task_struct *);
  482. /* Prepare to copy thread state - unlazy all lazy status */
  483. extern void prepare_to_copy(struct task_struct *tsk);
  484. /* Create a new kernel thread. */
  485. extern long kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  486. /* Lazy FPU handling on uni-processor */
  487. extern struct task_struct *last_task_used_math;
  488. extern struct task_struct *last_task_used_altivec;
  489. /* 64-bit user address space is 41-bits (2TBs user VM) */
  490. #define TASK_SIZE_USER64 (0x0000020000000000UL)
  491. /*
  492. * 32-bit user address space is 4GB - 1 page
  493. * (this 1 page is needed so referencing of 0xFFFFFFFF generates EFAULT
  494. */
  495. #define TASK_SIZE_USER32 (0x0000000100000000UL - (1*PAGE_SIZE))
  496. #define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
  497. TASK_SIZE_USER32 : TASK_SIZE_USER64)
  498. /* This decides where the kernel will search for a free chunk of vm
  499. * space during mmap's.
  500. */
  501. #define TASK_UNMAPPED_BASE_USER32 (PAGE_ALIGN(TASK_SIZE_USER32 / 4))
  502. #define TASK_UNMAPPED_BASE_USER64 (PAGE_ALIGN(TASK_SIZE_USER64 / 4))
  503. #define TASK_UNMAPPED_BASE ((test_thread_flag(TIF_32BIT)||(ppcdebugset(PPCDBG_BINFMT_32ADDR))) ? \
  504. TASK_UNMAPPED_BASE_USER32 : TASK_UNMAPPED_BASE_USER64 )
  505. typedef struct {
  506. unsigned long seg;
  507. } mm_segment_t;
  508. struct thread_struct {
  509. unsigned long ksp; /* Kernel stack pointer */
  510. unsigned long ksp_vsid;
  511. struct pt_regs *regs; /* Pointer to saved register state */
  512. mm_segment_t fs; /* for get_fs() validation */
  513. double fpr[32]; /* Complete floating point set */
  514. unsigned long fpscr; /* Floating point status (plus pad) */
  515. unsigned long fpexc_mode; /* Floating-point exception mode */
  516. unsigned long start_tb; /* Start purr when proc switched in */
  517. unsigned long accum_tb; /* Total accumilated purr for process */
  518. unsigned long vdso_base; /* base of the vDSO library */
  519. #ifdef CONFIG_ALTIVEC
  520. /* Complete AltiVec register set */
  521. vector128 vr[32] __attribute((aligned(16)));
  522. /* AltiVec status */
  523. vector128 vscr __attribute((aligned(16)));
  524. unsigned long vrsave;
  525. int used_vr; /* set if process has used altivec */
  526. #endif /* CONFIG_ALTIVEC */
  527. };
  528. #define ARCH_MIN_TASKALIGN 16
  529. #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
  530. #define INIT_THREAD { \
  531. .ksp = INIT_SP, \
  532. .regs = (struct pt_regs *)INIT_SP - 1, \
  533. .fs = KERNEL_DS, \
  534. .fpr = {0}, \
  535. .fpscr = 0, \
  536. .fpexc_mode = MSR_FE0|MSR_FE1, \
  537. }
  538. /*
  539. * Note: the vm_start and vm_end fields here should *not*
  540. * be in kernel space. (Could vm_end == vm_start perhaps?)
  541. */
  542. #define IOREMAP_MMAP { &ioremap_mm, 0, 0x1000, NULL, \
  543. PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, \
  544. 1, NULL, NULL }
  545. extern struct mm_struct ioremap_mm;
  546. /*
  547. * Return saved PC of a blocked thread. For now, this is the "user" PC
  548. */
  549. #define thread_saved_pc(tsk) \
  550. ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
  551. unsigned long get_wchan(struct task_struct *p);
  552. #define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
  553. #define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
  554. /* Get/set floating-point exception mode */
  555. #define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
  556. #define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
  557. extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
  558. extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
  559. static inline unsigned int __unpack_fe01(unsigned long msr_bits)
  560. {
  561. return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
  562. }
  563. static inline unsigned long __pack_fe01(unsigned int fpmode)
  564. {
  565. return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
  566. }
  567. #define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0)
  568. /*
  569. * Prefetch macros.
  570. */
  571. #define ARCH_HAS_PREFETCH
  572. #define ARCH_HAS_PREFETCHW
  573. #define ARCH_HAS_SPINLOCK_PREFETCH
  574. static inline void prefetch(const void *x)
  575. {
  576. if (unlikely(!x))
  577. return;
  578. __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
  579. }
  580. static inline void prefetchw(const void *x)
  581. {
  582. if (unlikely(!x))
  583. return;
  584. __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
  585. }
  586. #define spin_lock_prefetch(x) prefetchw(x)
  587. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  588. #endif /* __KERNEL__ */
  589. #endif /* __ASSEMBLY__ */
  590. /*
  591. * Number of entries in the SLB. If this ever changes we should handle
  592. * it with a use a cpu feature fixup.
  593. */
  594. #define SLB_NUM_ENTRIES 64
  595. #endif /* __ASM_PPC64_PROCESSOR_H */