nouveau_drv.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ALLOW_NO_REFS (1 << 0)
  112. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  113. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  114. #define NVOBJ_FLAG_FAKE (1 << 3)
  115. struct nouveau_gpuobj {
  116. struct list_head list;
  117. struct nouveau_channel *im_channel;
  118. struct drm_mm_node *im_pramin;
  119. struct nouveau_bo *im_backing;
  120. uint32_t im_backing_start;
  121. uint32_t *im_backing_suspend;
  122. int im_bound;
  123. uint32_t flags;
  124. int refcount;
  125. uint32_t engine;
  126. uint32_t class;
  127. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  128. void *priv;
  129. };
  130. struct nouveau_gpuobj_ref {
  131. struct list_head list;
  132. struct nouveau_gpuobj *gpuobj;
  133. uint32_t instance;
  134. struct nouveau_channel *channel;
  135. int handle;
  136. };
  137. struct nouveau_channel {
  138. struct drm_device *dev;
  139. int id;
  140. /* owner of this fifo */
  141. struct drm_file *file_priv;
  142. /* mapping of the fifo itself */
  143. struct drm_local_map *map;
  144. /* mapping of the regs controling the fifo */
  145. void __iomem *user;
  146. uint32_t user_get;
  147. uint32_t user_put;
  148. /* Fencing */
  149. struct {
  150. /* lock protects the pending list only */
  151. spinlock_t lock;
  152. struct list_head pending;
  153. uint32_t sequence;
  154. uint32_t sequence_ack;
  155. atomic_t last_sequence_irq;
  156. } fence;
  157. /* DMA push buffer */
  158. struct nouveau_gpuobj_ref *pushbuf;
  159. struct nouveau_bo *pushbuf_bo;
  160. uint32_t pushbuf_base;
  161. /* Notifier memory */
  162. struct nouveau_bo *notifier_bo;
  163. struct drm_mm notifier_heap;
  164. /* PFIFO context */
  165. struct nouveau_gpuobj_ref *ramfc;
  166. struct nouveau_gpuobj_ref *cache;
  167. /* PGRAPH context */
  168. /* XXX may be merge 2 pointers as private data ??? */
  169. struct nouveau_gpuobj_ref *ramin_grctx;
  170. void *pgraph_ctx;
  171. /* NV50 VM */
  172. struct nouveau_gpuobj *vm_pd;
  173. struct nouveau_gpuobj_ref *vm_gart_pt;
  174. struct nouveau_gpuobj_ref *vm_vram_pt[NV50_VM_VRAM_NR];
  175. /* Objects */
  176. struct nouveau_gpuobj_ref *ramin; /* Private instmem */
  177. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  178. struct nouveau_gpuobj_ref *ramht; /* Hash table */
  179. struct list_head ramht_refs; /* Objects referenced by RAMHT */
  180. /* GPU object info for stuff used in-kernel (mm_enabled) */
  181. uint32_t m2mf_ntfy;
  182. uint32_t vram_handle;
  183. uint32_t gart_handle;
  184. bool accel_done;
  185. /* Push buffer state (only for drm's channel on !mm_enabled) */
  186. struct {
  187. int max;
  188. int free;
  189. int cur;
  190. int put;
  191. /* access via pushbuf_bo */
  192. int ib_base;
  193. int ib_max;
  194. int ib_free;
  195. int ib_put;
  196. } dma;
  197. uint32_t sw_subchannel[8];
  198. struct {
  199. struct nouveau_gpuobj *vblsem;
  200. uint32_t vblsem_offset;
  201. uint32_t vblsem_rval;
  202. struct list_head vbl_wait;
  203. } nvsw;
  204. struct {
  205. bool active;
  206. char name[32];
  207. struct drm_info_list info;
  208. } debugfs;
  209. };
  210. struct nouveau_instmem_engine {
  211. void *priv;
  212. int (*init)(struct drm_device *dev);
  213. void (*takedown)(struct drm_device *dev);
  214. int (*suspend)(struct drm_device *dev);
  215. void (*resume)(struct drm_device *dev);
  216. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  217. uint32_t *size);
  218. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  219. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  220. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  221. void (*flush)(struct drm_device *);
  222. };
  223. struct nouveau_mc_engine {
  224. int (*init)(struct drm_device *dev);
  225. void (*takedown)(struct drm_device *dev);
  226. };
  227. struct nouveau_timer_engine {
  228. int (*init)(struct drm_device *dev);
  229. void (*takedown)(struct drm_device *dev);
  230. uint64_t (*read)(struct drm_device *dev);
  231. };
  232. struct nouveau_fb_engine {
  233. int num_tiles;
  234. int (*init)(struct drm_device *dev);
  235. void (*takedown)(struct drm_device *dev);
  236. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  237. uint32_t size, uint32_t pitch);
  238. };
  239. struct nouveau_fifo_engine {
  240. int channels;
  241. struct nouveau_gpuobj_ref *playlist[2];
  242. int cur_playlist;
  243. int (*init)(struct drm_device *);
  244. void (*takedown)(struct drm_device *);
  245. void (*disable)(struct drm_device *);
  246. void (*enable)(struct drm_device *);
  247. bool (*reassign)(struct drm_device *, bool enable);
  248. bool (*cache_flush)(struct drm_device *dev);
  249. bool (*cache_pull)(struct drm_device *dev, bool enable);
  250. int (*channel_id)(struct drm_device *);
  251. int (*create_context)(struct nouveau_channel *);
  252. void (*destroy_context)(struct nouveau_channel *);
  253. int (*load_context)(struct nouveau_channel *);
  254. int (*unload_context)(struct drm_device *);
  255. };
  256. struct nouveau_pgraph_object_method {
  257. int id;
  258. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  259. uint32_t data);
  260. };
  261. struct nouveau_pgraph_object_class {
  262. int id;
  263. bool software;
  264. struct nouveau_pgraph_object_method *methods;
  265. };
  266. struct nouveau_pgraph_engine {
  267. struct nouveau_pgraph_object_class *grclass;
  268. bool accel_blocked;
  269. int grctx_size;
  270. /* NV2x/NV3x context table (0x400780) */
  271. struct nouveau_gpuobj_ref *ctx_table;
  272. int (*init)(struct drm_device *);
  273. void (*takedown)(struct drm_device *);
  274. void (*fifo_access)(struct drm_device *, bool);
  275. struct nouveau_channel *(*channel)(struct drm_device *);
  276. int (*create_context)(struct nouveau_channel *);
  277. void (*destroy_context)(struct nouveau_channel *);
  278. int (*load_context)(struct nouveau_channel *);
  279. int (*unload_context)(struct drm_device *);
  280. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  281. uint32_t size, uint32_t pitch);
  282. };
  283. struct nouveau_display_engine {
  284. int (*early_init)(struct drm_device *);
  285. void (*late_takedown)(struct drm_device *);
  286. int (*create)(struct drm_device *);
  287. int (*init)(struct drm_device *);
  288. void (*destroy)(struct drm_device *);
  289. };
  290. struct nouveau_gpio_engine {
  291. int (*init)(struct drm_device *);
  292. void (*takedown)(struct drm_device *);
  293. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  294. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  295. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  296. };
  297. struct nouveau_engine {
  298. struct nouveau_instmem_engine instmem;
  299. struct nouveau_mc_engine mc;
  300. struct nouveau_timer_engine timer;
  301. struct nouveau_fb_engine fb;
  302. struct nouveau_pgraph_engine graph;
  303. struct nouveau_fifo_engine fifo;
  304. struct nouveau_display_engine display;
  305. struct nouveau_gpio_engine gpio;
  306. };
  307. struct nouveau_pll_vals {
  308. union {
  309. struct {
  310. #ifdef __BIG_ENDIAN
  311. uint8_t N1, M1, N2, M2;
  312. #else
  313. uint8_t M1, N1, M2, N2;
  314. #endif
  315. };
  316. struct {
  317. uint16_t NM1, NM2;
  318. } __attribute__((packed));
  319. };
  320. int log2P;
  321. int refclk;
  322. };
  323. enum nv04_fp_display_regs {
  324. FP_DISPLAY_END,
  325. FP_TOTAL,
  326. FP_CRTC,
  327. FP_SYNC_START,
  328. FP_SYNC_END,
  329. FP_VALID_START,
  330. FP_VALID_END
  331. };
  332. struct nv04_crtc_reg {
  333. unsigned char MiscOutReg; /* */
  334. uint8_t CRTC[0x9f];
  335. uint8_t CR58[0x10];
  336. uint8_t Sequencer[5];
  337. uint8_t Graphics[9];
  338. uint8_t Attribute[21];
  339. unsigned char DAC[768]; /* Internal Colorlookuptable */
  340. /* PCRTC regs */
  341. uint32_t fb_start;
  342. uint32_t crtc_cfg;
  343. uint32_t cursor_cfg;
  344. uint32_t gpio_ext;
  345. uint32_t crtc_830;
  346. uint32_t crtc_834;
  347. uint32_t crtc_850;
  348. uint32_t crtc_eng_ctrl;
  349. /* PRAMDAC regs */
  350. uint32_t nv10_cursync;
  351. struct nouveau_pll_vals pllvals;
  352. uint32_t ramdac_gen_ctrl;
  353. uint32_t ramdac_630;
  354. uint32_t ramdac_634;
  355. uint32_t tv_setup;
  356. uint32_t tv_vtotal;
  357. uint32_t tv_vskew;
  358. uint32_t tv_vsync_delay;
  359. uint32_t tv_htotal;
  360. uint32_t tv_hskew;
  361. uint32_t tv_hsync_delay;
  362. uint32_t tv_hsync_delay2;
  363. uint32_t fp_horiz_regs[7];
  364. uint32_t fp_vert_regs[7];
  365. uint32_t dither;
  366. uint32_t fp_control;
  367. uint32_t dither_regs[6];
  368. uint32_t fp_debug_0;
  369. uint32_t fp_debug_1;
  370. uint32_t fp_debug_2;
  371. uint32_t fp_margin_color;
  372. uint32_t ramdac_8c0;
  373. uint32_t ramdac_a20;
  374. uint32_t ramdac_a24;
  375. uint32_t ramdac_a34;
  376. uint32_t ctv_regs[38];
  377. };
  378. struct nv04_output_reg {
  379. uint32_t output;
  380. int head;
  381. };
  382. struct nv04_mode_state {
  383. uint32_t bpp;
  384. uint32_t width;
  385. uint32_t height;
  386. uint32_t interlace;
  387. uint32_t repaint0;
  388. uint32_t repaint1;
  389. uint32_t screen;
  390. uint32_t scale;
  391. uint32_t dither;
  392. uint32_t extra;
  393. uint32_t fifo;
  394. uint32_t pixel;
  395. uint32_t horiz;
  396. int arbitration0;
  397. int arbitration1;
  398. uint32_t pll;
  399. uint32_t pllB;
  400. uint32_t vpll;
  401. uint32_t vpll2;
  402. uint32_t vpllB;
  403. uint32_t vpll2B;
  404. uint32_t pllsel;
  405. uint32_t sel_clk;
  406. uint32_t general;
  407. uint32_t crtcOwner;
  408. uint32_t head;
  409. uint32_t head2;
  410. uint32_t cursorConfig;
  411. uint32_t cursor0;
  412. uint32_t cursor1;
  413. uint32_t cursor2;
  414. uint32_t timingH;
  415. uint32_t timingV;
  416. uint32_t displayV;
  417. uint32_t crtcSync;
  418. struct nv04_crtc_reg crtc_reg[2];
  419. };
  420. enum nouveau_card_type {
  421. NV_04 = 0x00,
  422. NV_10 = 0x10,
  423. NV_20 = 0x20,
  424. NV_30 = 0x30,
  425. NV_40 = 0x40,
  426. NV_50 = 0x50,
  427. };
  428. struct drm_nouveau_private {
  429. struct drm_device *dev;
  430. /* the card type, takes NV_* as values */
  431. enum nouveau_card_type card_type;
  432. /* exact chipset, derived from NV_PMC_BOOT_0 */
  433. int chipset;
  434. int flags;
  435. void __iomem *mmio;
  436. void __iomem *ramin;
  437. uint32_t ramin_size;
  438. struct nouveau_bo *vga_ram;
  439. struct workqueue_struct *wq;
  440. struct work_struct irq_work;
  441. struct work_struct hpd_work;
  442. struct list_head vbl_waiting;
  443. struct {
  444. struct ttm_global_reference mem_global_ref;
  445. struct ttm_bo_global_ref bo_global_ref;
  446. struct ttm_bo_device bdev;
  447. spinlock_t bo_list_lock;
  448. struct list_head bo_list;
  449. atomic_t validate_sequence;
  450. } ttm;
  451. int fifo_alloc_count;
  452. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  453. struct nouveau_engine engine;
  454. struct nouveau_channel *channel;
  455. /* For PFIFO and PGRAPH. */
  456. spinlock_t context_switch_lock;
  457. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  458. struct nouveau_gpuobj *ramht;
  459. uint32_t ramin_rsvd_vram;
  460. uint32_t ramht_offset;
  461. uint32_t ramht_size;
  462. uint32_t ramht_bits;
  463. uint32_t ramfc_offset;
  464. uint32_t ramfc_size;
  465. uint32_t ramro_offset;
  466. uint32_t ramro_size;
  467. struct {
  468. enum {
  469. NOUVEAU_GART_NONE = 0,
  470. NOUVEAU_GART_AGP,
  471. NOUVEAU_GART_SGDMA
  472. } type;
  473. uint64_t aper_base;
  474. uint64_t aper_size;
  475. uint64_t aper_free;
  476. struct nouveau_gpuobj *sg_ctxdma;
  477. struct page *sg_dummy_page;
  478. dma_addr_t sg_dummy_bus;
  479. } gart_info;
  480. /* nv10-nv40 tiling regions */
  481. struct {
  482. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  483. spinlock_t lock;
  484. } tile;
  485. /* VRAM/fb configuration */
  486. uint64_t vram_size;
  487. uint64_t vram_sys_base;
  488. uint64_t fb_phys;
  489. uint64_t fb_available_size;
  490. uint64_t fb_mappable_pages;
  491. uint64_t fb_aper_free;
  492. int fb_mtrr;
  493. /* G8x/G9x virtual address space */
  494. uint64_t vm_gart_base;
  495. uint64_t vm_gart_size;
  496. uint64_t vm_vram_base;
  497. uint64_t vm_vram_size;
  498. uint64_t vm_end;
  499. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  500. int vm_vram_pt_nr;
  501. struct drm_mm ramin_heap;
  502. struct list_head gpuobj_list;
  503. struct nvbios vbios;
  504. struct nv04_mode_state mode_reg;
  505. struct nv04_mode_state saved_reg;
  506. uint32_t saved_vga_font[4][16384];
  507. uint32_t crtc_owner;
  508. uint32_t dac_users[4];
  509. struct nouveau_suspend_resume {
  510. uint32_t *ramin_copy;
  511. } susres;
  512. struct backlight_device *backlight;
  513. struct nouveau_channel *evo;
  514. struct {
  515. struct dcb_entry *dcb;
  516. u16 script;
  517. u32 pclk;
  518. } evo_irq;
  519. struct {
  520. struct dentry *channel_root;
  521. } debugfs;
  522. struct nouveau_fbdev *nfbdev;
  523. struct apertures_struct *apertures;
  524. };
  525. static inline struct drm_nouveau_private *
  526. nouveau_bdev(struct ttm_bo_device *bd)
  527. {
  528. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  529. }
  530. static inline int
  531. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  532. {
  533. struct nouveau_bo *prev;
  534. if (!pnvbo)
  535. return -EINVAL;
  536. prev = *pnvbo;
  537. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  538. if (prev) {
  539. struct ttm_buffer_object *bo = &prev->bo;
  540. ttm_bo_unref(&bo);
  541. }
  542. return 0;
  543. }
  544. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  545. struct drm_nouveau_private *nv = dev->dev_private; \
  546. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  547. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  548. DRM_CURRENTPID, (id)); \
  549. return -EPERM; \
  550. } \
  551. (ch) = nv->fifos[(id)]; \
  552. } while (0)
  553. /* nouveau_drv.c */
  554. extern int nouveau_noagp;
  555. extern int nouveau_duallink;
  556. extern int nouveau_uscript_lvds;
  557. extern int nouveau_uscript_tmds;
  558. extern int nouveau_vram_pushbuf;
  559. extern int nouveau_vram_notify;
  560. extern int nouveau_fbpercrtc;
  561. extern int nouveau_tv_disable;
  562. extern char *nouveau_tv_norm;
  563. extern int nouveau_reg_debug;
  564. extern char *nouveau_vbios;
  565. extern int nouveau_ignorelid;
  566. extern int nouveau_nofbaccel;
  567. extern int nouveau_noaccel;
  568. extern int nouveau_override_conntype;
  569. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  570. extern int nouveau_pci_resume(struct pci_dev *pdev);
  571. /* nouveau_state.c */
  572. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  573. extern int nouveau_load(struct drm_device *, unsigned long flags);
  574. extern int nouveau_firstopen(struct drm_device *);
  575. extern void nouveau_lastclose(struct drm_device *);
  576. extern int nouveau_unload(struct drm_device *);
  577. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  578. struct drm_file *);
  579. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  580. struct drm_file *);
  581. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  582. uint32_t reg, uint32_t mask, uint32_t val);
  583. extern bool nouveau_wait_for_idle(struct drm_device *);
  584. extern int nouveau_card_init(struct drm_device *);
  585. /* nouveau_mem.c */
  586. extern int nouveau_mem_detect(struct drm_device *dev);
  587. extern int nouveau_mem_init(struct drm_device *);
  588. extern int nouveau_mem_init_agp(struct drm_device *);
  589. extern int nouveau_mem_reset_agp(struct drm_device *);
  590. extern void nouveau_mem_close(struct drm_device *);
  591. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  592. uint32_t addr,
  593. uint32_t size,
  594. uint32_t pitch);
  595. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  596. struct nouveau_tile_reg *tile,
  597. struct nouveau_fence *fence);
  598. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  599. uint32_t size, uint32_t flags,
  600. uint64_t phys);
  601. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  602. uint32_t size);
  603. /* nouveau_notifier.c */
  604. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  605. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  606. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  607. int cout, uint32_t *offset);
  608. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  609. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  610. struct drm_file *);
  611. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  612. struct drm_file *);
  613. /* nouveau_channel.c */
  614. extern struct drm_ioctl_desc nouveau_ioctls[];
  615. extern int nouveau_max_ioctl;
  616. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  617. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  618. int channel);
  619. extern int nouveau_channel_alloc(struct drm_device *dev,
  620. struct nouveau_channel **chan,
  621. struct drm_file *file_priv,
  622. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  623. extern void nouveau_channel_free(struct nouveau_channel *);
  624. /* nouveau_object.c */
  625. extern int nouveau_gpuobj_early_init(struct drm_device *);
  626. extern int nouveau_gpuobj_init(struct drm_device *);
  627. extern void nouveau_gpuobj_takedown(struct drm_device *);
  628. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  629. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  630. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  631. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  632. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  633. uint32_t vram_h, uint32_t tt_h);
  634. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  635. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  636. uint32_t size, int align, uint32_t flags,
  637. struct nouveau_gpuobj **);
  638. extern int nouveau_gpuobj_del(struct drm_device *, struct nouveau_gpuobj **);
  639. extern int nouveau_gpuobj_ref_add(struct drm_device *, struct nouveau_channel *,
  640. uint32_t handle, struct nouveau_gpuobj *,
  641. struct nouveau_gpuobj_ref **);
  642. extern int nouveau_gpuobj_ref_del(struct drm_device *,
  643. struct nouveau_gpuobj_ref **);
  644. extern int nouveau_gpuobj_ref_find(struct nouveau_channel *, uint32_t handle,
  645. struct nouveau_gpuobj_ref **ref_ret);
  646. extern int nouveau_gpuobj_new_ref(struct drm_device *,
  647. struct nouveau_channel *alloc_chan,
  648. struct nouveau_channel *ref_chan,
  649. uint32_t handle, uint32_t size, int align,
  650. uint32_t flags, struct nouveau_gpuobj_ref **);
  651. extern int nouveau_gpuobj_new_fake(struct drm_device *,
  652. uint32_t p_offset, uint32_t b_offset,
  653. uint32_t size, uint32_t flags,
  654. struct nouveau_gpuobj **,
  655. struct nouveau_gpuobj_ref**);
  656. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  657. uint64_t offset, uint64_t size, int access,
  658. int target, struct nouveau_gpuobj **);
  659. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  660. uint64_t offset, uint64_t size,
  661. int access, struct nouveau_gpuobj **,
  662. uint32_t *o_ret);
  663. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  664. struct nouveau_gpuobj **);
  665. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  666. struct nouveau_gpuobj **);
  667. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  668. struct drm_file *);
  669. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  670. struct drm_file *);
  671. /* nouveau_irq.c */
  672. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  673. extern void nouveau_irq_preinstall(struct drm_device *);
  674. extern int nouveau_irq_postinstall(struct drm_device *);
  675. extern void nouveau_irq_uninstall(struct drm_device *);
  676. /* nouveau_sgdma.c */
  677. extern int nouveau_sgdma_init(struct drm_device *);
  678. extern void nouveau_sgdma_takedown(struct drm_device *);
  679. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  680. uint32_t *page);
  681. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  682. /* nouveau_debugfs.c */
  683. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  684. extern int nouveau_debugfs_init(struct drm_minor *);
  685. extern void nouveau_debugfs_takedown(struct drm_minor *);
  686. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  687. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  688. #else
  689. static inline int
  690. nouveau_debugfs_init(struct drm_minor *minor)
  691. {
  692. return 0;
  693. }
  694. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  695. {
  696. }
  697. static inline int
  698. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  699. {
  700. return 0;
  701. }
  702. static inline void
  703. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  704. {
  705. }
  706. #endif
  707. /* nouveau_dma.c */
  708. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  709. extern int nouveau_dma_init(struct nouveau_channel *);
  710. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  711. /* nouveau_acpi.c */
  712. #define ROM_BIOS_PAGE 4096
  713. #if defined(CONFIG_ACPI)
  714. void nouveau_register_dsm_handler(void);
  715. void nouveau_unregister_dsm_handler(void);
  716. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  717. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  718. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  719. #else
  720. static inline void nouveau_register_dsm_handler(void) {}
  721. static inline void nouveau_unregister_dsm_handler(void) {}
  722. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  723. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  724. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  725. #endif
  726. /* nouveau_backlight.c */
  727. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  728. extern int nouveau_backlight_init(struct drm_device *);
  729. extern void nouveau_backlight_exit(struct drm_device *);
  730. #else
  731. static inline int nouveau_backlight_init(struct drm_device *dev)
  732. {
  733. return 0;
  734. }
  735. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  736. #endif
  737. /* nouveau_bios.c */
  738. extern int nouveau_bios_init(struct drm_device *);
  739. extern void nouveau_bios_takedown(struct drm_device *dev);
  740. extern int nouveau_run_vbios_init(struct drm_device *);
  741. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  742. struct dcb_entry *);
  743. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  744. enum dcb_gpio_tag);
  745. extern struct dcb_connector_table_entry *
  746. nouveau_bios_connector_entry(struct drm_device *, int index);
  747. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  748. struct pll_lims *);
  749. extern int nouveau_bios_run_display_table(struct drm_device *,
  750. struct dcb_entry *,
  751. uint32_t script, int pxclk);
  752. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  753. int *length);
  754. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  755. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  756. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  757. bool *dl, bool *if_is_24bit);
  758. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  759. int head, int pxclk);
  760. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  761. enum LVDS_script, int pxclk);
  762. /* nouveau_ttm.c */
  763. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  764. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  765. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  766. /* nouveau_dp.c */
  767. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  768. uint8_t *data, int data_nr);
  769. bool nouveau_dp_detect(struct drm_encoder *);
  770. bool nouveau_dp_link_train(struct drm_encoder *);
  771. /* nv04_fb.c */
  772. extern int nv04_fb_init(struct drm_device *);
  773. extern void nv04_fb_takedown(struct drm_device *);
  774. /* nv10_fb.c */
  775. extern int nv10_fb_init(struct drm_device *);
  776. extern void nv10_fb_takedown(struct drm_device *);
  777. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  778. uint32_t, uint32_t);
  779. /* nv30_fb.c */
  780. extern int nv30_fb_init(struct drm_device *);
  781. extern void nv30_fb_takedown(struct drm_device *);
  782. /* nv40_fb.c */
  783. extern int nv40_fb_init(struct drm_device *);
  784. extern void nv40_fb_takedown(struct drm_device *);
  785. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  786. uint32_t, uint32_t);
  787. /* nv50_fb.c */
  788. extern int nv50_fb_init(struct drm_device *);
  789. extern void nv50_fb_takedown(struct drm_device *);
  790. /* nv04_fifo.c */
  791. extern int nv04_fifo_init(struct drm_device *);
  792. extern void nv04_fifo_disable(struct drm_device *);
  793. extern void nv04_fifo_enable(struct drm_device *);
  794. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  795. extern bool nv04_fifo_cache_flush(struct drm_device *);
  796. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  797. extern int nv04_fifo_channel_id(struct drm_device *);
  798. extern int nv04_fifo_create_context(struct nouveau_channel *);
  799. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  800. extern int nv04_fifo_load_context(struct nouveau_channel *);
  801. extern int nv04_fifo_unload_context(struct drm_device *);
  802. /* nv10_fifo.c */
  803. extern int nv10_fifo_init(struct drm_device *);
  804. extern int nv10_fifo_channel_id(struct drm_device *);
  805. extern int nv10_fifo_create_context(struct nouveau_channel *);
  806. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  807. extern int nv10_fifo_load_context(struct nouveau_channel *);
  808. extern int nv10_fifo_unload_context(struct drm_device *);
  809. /* nv40_fifo.c */
  810. extern int nv40_fifo_init(struct drm_device *);
  811. extern int nv40_fifo_create_context(struct nouveau_channel *);
  812. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  813. extern int nv40_fifo_load_context(struct nouveau_channel *);
  814. extern int nv40_fifo_unload_context(struct drm_device *);
  815. /* nv50_fifo.c */
  816. extern int nv50_fifo_init(struct drm_device *);
  817. extern void nv50_fifo_takedown(struct drm_device *);
  818. extern int nv50_fifo_channel_id(struct drm_device *);
  819. extern int nv50_fifo_create_context(struct nouveau_channel *);
  820. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  821. extern int nv50_fifo_load_context(struct nouveau_channel *);
  822. extern int nv50_fifo_unload_context(struct drm_device *);
  823. /* nv04_graph.c */
  824. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  825. extern int nv04_graph_init(struct drm_device *);
  826. extern void nv04_graph_takedown(struct drm_device *);
  827. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  828. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  829. extern int nv04_graph_create_context(struct nouveau_channel *);
  830. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  831. extern int nv04_graph_load_context(struct nouveau_channel *);
  832. extern int nv04_graph_unload_context(struct drm_device *);
  833. extern void nv04_graph_context_switch(struct drm_device *);
  834. /* nv10_graph.c */
  835. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  836. extern int nv10_graph_init(struct drm_device *);
  837. extern void nv10_graph_takedown(struct drm_device *);
  838. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  839. extern int nv10_graph_create_context(struct nouveau_channel *);
  840. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  841. extern int nv10_graph_load_context(struct nouveau_channel *);
  842. extern int nv10_graph_unload_context(struct drm_device *);
  843. extern void nv10_graph_context_switch(struct drm_device *);
  844. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  845. uint32_t, uint32_t);
  846. /* nv20_graph.c */
  847. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  848. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  849. extern int nv20_graph_create_context(struct nouveau_channel *);
  850. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  851. extern int nv20_graph_load_context(struct nouveau_channel *);
  852. extern int nv20_graph_unload_context(struct drm_device *);
  853. extern int nv20_graph_init(struct drm_device *);
  854. extern void nv20_graph_takedown(struct drm_device *);
  855. extern int nv30_graph_init(struct drm_device *);
  856. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  857. uint32_t, uint32_t);
  858. /* nv40_graph.c */
  859. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  860. extern int nv40_graph_init(struct drm_device *);
  861. extern void nv40_graph_takedown(struct drm_device *);
  862. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  863. extern int nv40_graph_create_context(struct nouveau_channel *);
  864. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  865. extern int nv40_graph_load_context(struct nouveau_channel *);
  866. extern int nv40_graph_unload_context(struct drm_device *);
  867. extern void nv40_grctx_init(struct nouveau_grctx *);
  868. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  869. uint32_t, uint32_t);
  870. /* nv50_graph.c */
  871. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  872. extern int nv50_graph_init(struct drm_device *);
  873. extern void nv50_graph_takedown(struct drm_device *);
  874. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  875. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  876. extern int nv50_graph_create_context(struct nouveau_channel *);
  877. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  878. extern int nv50_graph_load_context(struct nouveau_channel *);
  879. extern int nv50_graph_unload_context(struct drm_device *);
  880. extern void nv50_graph_context_switch(struct drm_device *);
  881. extern int nv50_grctx_init(struct nouveau_grctx *);
  882. /* nv04_instmem.c */
  883. extern int nv04_instmem_init(struct drm_device *);
  884. extern void nv04_instmem_takedown(struct drm_device *);
  885. extern int nv04_instmem_suspend(struct drm_device *);
  886. extern void nv04_instmem_resume(struct drm_device *);
  887. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  888. uint32_t *size);
  889. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  890. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  891. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  892. extern void nv04_instmem_flush(struct drm_device *);
  893. /* nv50_instmem.c */
  894. extern int nv50_instmem_init(struct drm_device *);
  895. extern void nv50_instmem_takedown(struct drm_device *);
  896. extern int nv50_instmem_suspend(struct drm_device *);
  897. extern void nv50_instmem_resume(struct drm_device *);
  898. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  899. uint32_t *size);
  900. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  901. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  902. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  903. extern void nv50_instmem_flush(struct drm_device *);
  904. extern void nv84_instmem_flush(struct drm_device *);
  905. extern void nv50_vm_flush(struct drm_device *, int engine);
  906. /* nv04_mc.c */
  907. extern int nv04_mc_init(struct drm_device *);
  908. extern void nv04_mc_takedown(struct drm_device *);
  909. /* nv40_mc.c */
  910. extern int nv40_mc_init(struct drm_device *);
  911. extern void nv40_mc_takedown(struct drm_device *);
  912. /* nv50_mc.c */
  913. extern int nv50_mc_init(struct drm_device *);
  914. extern void nv50_mc_takedown(struct drm_device *);
  915. /* nv04_timer.c */
  916. extern int nv04_timer_init(struct drm_device *);
  917. extern uint64_t nv04_timer_read(struct drm_device *);
  918. extern void nv04_timer_takedown(struct drm_device *);
  919. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  920. unsigned long arg);
  921. /* nv04_dac.c */
  922. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  923. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  924. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  925. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  926. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  927. /* nv04_dfp.c */
  928. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  929. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  930. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  931. int head, bool dl);
  932. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  933. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  934. /* nv04_tv.c */
  935. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  936. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  937. /* nv17_tv.c */
  938. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  939. /* nv04_display.c */
  940. extern int nv04_display_early_init(struct drm_device *);
  941. extern void nv04_display_late_takedown(struct drm_device *);
  942. extern int nv04_display_create(struct drm_device *);
  943. extern int nv04_display_init(struct drm_device *);
  944. extern void nv04_display_destroy(struct drm_device *);
  945. /* nv04_crtc.c */
  946. extern int nv04_crtc_create(struct drm_device *, int index);
  947. /* nouveau_bo.c */
  948. extern struct ttm_bo_driver nouveau_bo_driver;
  949. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  950. int size, int align, uint32_t flags,
  951. uint32_t tile_mode, uint32_t tile_flags,
  952. bool no_vm, bool mappable, struct nouveau_bo **);
  953. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  954. extern int nouveau_bo_unpin(struct nouveau_bo *);
  955. extern int nouveau_bo_map(struct nouveau_bo *);
  956. extern void nouveau_bo_unmap(struct nouveau_bo *);
  957. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  958. uint32_t busy);
  959. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  960. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  961. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  962. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  963. /* nouveau_fence.c */
  964. struct nouveau_fence;
  965. extern int nouveau_fence_init(struct nouveau_channel *);
  966. extern void nouveau_fence_fini(struct nouveau_channel *);
  967. extern void nouveau_fence_update(struct nouveau_channel *);
  968. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  969. bool emit);
  970. extern int nouveau_fence_emit(struct nouveau_fence *);
  971. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  972. extern bool nouveau_fence_signalled(void *obj, void *arg);
  973. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  974. extern int nouveau_fence_flush(void *obj, void *arg);
  975. extern void nouveau_fence_unref(void **obj);
  976. extern void *nouveau_fence_ref(void *obj);
  977. /* nouveau_gem.c */
  978. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  979. int size, int align, uint32_t flags,
  980. uint32_t tile_mode, uint32_t tile_flags,
  981. bool no_vm, bool mappable, struct nouveau_bo **);
  982. extern int nouveau_gem_object_new(struct drm_gem_object *);
  983. extern void nouveau_gem_object_del(struct drm_gem_object *);
  984. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  985. struct drm_file *);
  986. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  987. struct drm_file *);
  988. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  989. struct drm_file *);
  990. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  991. struct drm_file *);
  992. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  993. struct drm_file *);
  994. /* nv10_gpio.c */
  995. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  996. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  997. /* nv50_gpio.c */
  998. int nv50_gpio_init(struct drm_device *dev);
  999. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1000. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1001. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1002. /* nv50_calc. */
  1003. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1004. int *N1, int *M1, int *N2, int *M2, int *P);
  1005. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1006. int clk, int *N, int *fN, int *M, int *P);
  1007. #ifndef ioread32_native
  1008. #ifdef __BIG_ENDIAN
  1009. #define ioread16_native ioread16be
  1010. #define iowrite16_native iowrite16be
  1011. #define ioread32_native ioread32be
  1012. #define iowrite32_native iowrite32be
  1013. #else /* def __BIG_ENDIAN */
  1014. #define ioread16_native ioread16
  1015. #define iowrite16_native iowrite16
  1016. #define ioread32_native ioread32
  1017. #define iowrite32_native iowrite32
  1018. #endif /* def __BIG_ENDIAN else */
  1019. #endif /* !ioread32_native */
  1020. /* channel control reg access */
  1021. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1022. {
  1023. return ioread32_native(chan->user + reg);
  1024. }
  1025. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1026. unsigned reg, u32 val)
  1027. {
  1028. iowrite32_native(val, chan->user + reg);
  1029. }
  1030. /* register access */
  1031. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1032. {
  1033. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1034. return ioread32_native(dev_priv->mmio + reg);
  1035. }
  1036. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1037. {
  1038. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1039. iowrite32_native(val, dev_priv->mmio + reg);
  1040. }
  1041. static inline void nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1042. {
  1043. u32 tmp = nv_rd32(dev, reg);
  1044. tmp &= ~mask;
  1045. tmp |= val;
  1046. nv_wr32(dev, reg, tmp);
  1047. }
  1048. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1049. {
  1050. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1051. return ioread8(dev_priv->mmio + reg);
  1052. }
  1053. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1054. {
  1055. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1056. iowrite8(val, dev_priv->mmio + reg);
  1057. }
  1058. #define nv_wait(reg, mask, val) \
  1059. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1060. /* PRAMIN access */
  1061. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1062. {
  1063. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1064. return ioread32_native(dev_priv->ramin + offset);
  1065. }
  1066. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1067. {
  1068. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1069. iowrite32_native(val, dev_priv->ramin + offset);
  1070. }
  1071. /* object access */
  1072. static inline u32 nv_ro32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1073. unsigned index)
  1074. {
  1075. return nv_ri32(dev, obj->im_pramin->start + index * 4);
  1076. }
  1077. static inline void nv_wo32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1078. unsigned index, u32 val)
  1079. {
  1080. nv_wi32(dev, obj->im_pramin->start + index * 4, val);
  1081. }
  1082. /*
  1083. * Logging
  1084. * Argument d is (struct drm_device *).
  1085. */
  1086. #define NV_PRINTK(level, d, fmt, arg...) \
  1087. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1088. pci_name(d->pdev), ##arg)
  1089. #ifndef NV_DEBUG_NOTRACE
  1090. #define NV_DEBUG(d, fmt, arg...) do { \
  1091. if (drm_debug & DRM_UT_DRIVER) { \
  1092. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1093. __LINE__, ##arg); \
  1094. } \
  1095. } while (0)
  1096. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1097. if (drm_debug & DRM_UT_KMS) { \
  1098. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1099. __LINE__, ##arg); \
  1100. } \
  1101. } while (0)
  1102. #else
  1103. #define NV_DEBUG(d, fmt, arg...) do { \
  1104. if (drm_debug & DRM_UT_DRIVER) \
  1105. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1106. } while (0)
  1107. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1108. if (drm_debug & DRM_UT_KMS) \
  1109. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1110. } while (0)
  1111. #endif
  1112. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1113. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1114. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1115. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1116. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1117. /* nouveau_reg_debug bitmask */
  1118. enum {
  1119. NOUVEAU_REG_DEBUG_MC = 0x1,
  1120. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1121. NOUVEAU_REG_DEBUG_FB = 0x4,
  1122. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1123. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1124. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1125. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1126. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1127. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1128. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1129. };
  1130. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1131. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1132. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1133. } while (0)
  1134. static inline bool
  1135. nv_two_heads(struct drm_device *dev)
  1136. {
  1137. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1138. const int impl = dev->pci_device & 0x0ff0;
  1139. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1140. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1141. return true;
  1142. return false;
  1143. }
  1144. static inline bool
  1145. nv_gf4_disp_arch(struct drm_device *dev)
  1146. {
  1147. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1148. }
  1149. static inline bool
  1150. nv_two_reg_pll(struct drm_device *dev)
  1151. {
  1152. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1153. const int impl = dev->pci_device & 0x0ff0;
  1154. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1155. return true;
  1156. return false;
  1157. }
  1158. #define NV_SW 0x0000506e
  1159. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1160. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1161. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1162. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1163. #define NV_SW_DMA_VBLSEM 0x0000018c
  1164. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1165. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1166. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1167. #endif /* __NOUVEAU_DRV_H__ */