ipr.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/list.h>
  30. #include <linux/kref.h>
  31. #include <scsi/scsi.h>
  32. #include <scsi/scsi_cmnd.h>
  33. /*
  34. * Literals
  35. */
  36. #define IPR_DRIVER_VERSION "2.0.14"
  37. #define IPR_DRIVER_DATE "(May 2, 2005)"
  38. /*
  39. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  40. * ops per device for devices not running tagged command queuing.
  41. * This can be adjusted at runtime through sysfs device attributes.
  42. */
  43. #define IPR_MAX_CMD_PER_LUN 6
  44. /*
  45. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  46. * ops the mid-layer can send to the adapter.
  47. */
  48. #define IPR_NUM_BASE_CMD_BLKS 100
  49. #define IPR_SUBS_DEV_ID_2780 0x0264
  50. #define IPR_SUBS_DEV_ID_5702 0x0266
  51. #define IPR_SUBS_DEV_ID_5703 0x0278
  52. #define IPR_SUBS_DEV_ID_572E 0x028D
  53. #define IPR_SUBS_DEV_ID_573E 0x02D3
  54. #define IPR_SUBS_DEV_ID_573D 0x02D4
  55. #define IPR_SUBS_DEV_ID_571A 0x02C0
  56. #define IPR_SUBS_DEV_ID_571B 0x02BE
  57. #define IPR_SUBS_DEV_ID_571E 0x02BF
  58. #define IPR_NAME "ipr"
  59. /*
  60. * Return codes
  61. */
  62. #define IPR_RC_JOB_CONTINUE 1
  63. #define IPR_RC_JOB_RETURN 2
  64. /*
  65. * IOASCs
  66. */
  67. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  68. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  69. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  70. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  71. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  72. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  73. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  74. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  75. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  76. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  77. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  78. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  79. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  80. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  81. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  82. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  83. #define IPR_NUM_LOG_HCAMS 2
  84. #define IPR_NUM_CFG_CHG_HCAMS 2
  85. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  86. #define IPR_MAX_NUM_TARGETS_PER_BUS 0x10
  87. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  88. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  89. #define IPR_VSET_BUS 0xff
  90. #define IPR_IOA_BUS 0xff
  91. #define IPR_IOA_TARGET 0xff
  92. #define IPR_IOA_LUN 0xff
  93. #define IPR_MAX_NUM_BUSES 4
  94. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  95. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  96. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  97. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  98. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  99. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  100. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  101. IPR_NUM_INTERNAL_CMD_BLKS)
  102. #define IPR_MAX_PHYSICAL_DEVS 192
  103. #define IPR_MAX_SGLIST 64
  104. #define IPR_IOA_MAX_SECTORS 32767
  105. #define IPR_VSET_MAX_SECTORS 512
  106. #define IPR_MAX_CDB_LEN 16
  107. #define IPR_DEFAULT_BUS_WIDTH 16
  108. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  109. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  110. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  111. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  112. #define IPR_IOA_RES_HANDLE 0xffffffff
  113. #define IPR_IOA_RES_ADDR 0x00ffffff
  114. /*
  115. * Adapter Commands
  116. */
  117. #define IPR_QUERY_RSRC_STATE 0xC2
  118. #define IPR_RESET_DEVICE 0xC3
  119. #define IPR_RESET_TYPE_SELECT 0x80
  120. #define IPR_LUN_RESET 0x40
  121. #define IPR_TARGET_RESET 0x20
  122. #define IPR_BUS_RESET 0x10
  123. #define IPR_ID_HOST_RR_Q 0xC4
  124. #define IPR_QUERY_IOA_CONFIG 0xC5
  125. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  126. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  127. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  128. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  129. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  130. #define IPR_IOA_SHUTDOWN 0xF7
  131. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  132. /*
  133. * Timeouts
  134. */
  135. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  136. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  137. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  138. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  139. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  140. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  141. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  142. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  143. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  144. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  145. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  146. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  147. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  148. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  149. #define IPR_DUMP_TIMEOUT (15 * HZ)
  150. /*
  151. * SCSI Literals
  152. */
  153. #define IPR_VENDOR_ID_LEN 8
  154. #define IPR_PROD_ID_LEN 16
  155. #define IPR_SERIAL_NUM_LEN 8
  156. /*
  157. * Hardware literals
  158. */
  159. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  160. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  161. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  162. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  163. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  164. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  165. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  166. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  167. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  168. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  169. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  170. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  171. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  172. #define IPR_DOORBELL 0x82800000
  173. #define IPR_RUNTIME_RESET 0x40000000
  174. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  175. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  176. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  177. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  178. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  179. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  180. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  181. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  182. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  183. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  184. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  185. #define IPR_PCII_ERROR_INTERRUPTS \
  186. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  187. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  188. #define IPR_PCII_OPER_INTERRUPTS \
  189. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  190. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  191. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  192. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  193. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  194. /*
  195. * Dump literals
  196. */
  197. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  198. #define IPR_NUM_SDT_ENTRIES 511
  199. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  200. /*
  201. * Misc literals
  202. */
  203. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  204. /*
  205. * Adapter interface types
  206. */
  207. struct ipr_res_addr {
  208. u8 reserved;
  209. u8 bus;
  210. u8 target;
  211. u8 lun;
  212. #define IPR_GET_PHYS_LOC(res_addr) \
  213. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  214. }__attribute__((packed, aligned (4)));
  215. struct ipr_std_inq_vpids {
  216. u8 vendor_id[IPR_VENDOR_ID_LEN];
  217. u8 product_id[IPR_PROD_ID_LEN];
  218. }__attribute__((packed));
  219. struct ipr_vpd {
  220. struct ipr_std_inq_vpids vpids;
  221. u8 sn[IPR_SERIAL_NUM_LEN];
  222. }__attribute__((packed));
  223. struct ipr_ext_vpd {
  224. struct ipr_vpd vpd;
  225. __be32 wwid[2];
  226. }__attribute__((packed));
  227. struct ipr_std_inq_data {
  228. u8 peri_qual_dev_type;
  229. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  230. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  231. u8 removeable_medium_rsvd;
  232. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  233. #define IPR_IS_DASD_DEVICE(std_inq) \
  234. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  235. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  236. #define IPR_IS_SES_DEVICE(std_inq) \
  237. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  238. u8 version;
  239. u8 aen_naca_fmt;
  240. u8 additional_len;
  241. u8 sccs_rsvd;
  242. u8 bq_enc_multi;
  243. u8 sync_cmdq_flags;
  244. struct ipr_std_inq_vpids vpids;
  245. u8 ros_rsvd_ram_rsvd[4];
  246. u8 serial_num[IPR_SERIAL_NUM_LEN];
  247. }__attribute__ ((packed));
  248. struct ipr_config_table_entry {
  249. u8 service_level;
  250. u8 array_id;
  251. u8 flags;
  252. #define IPR_IS_IOA_RESOURCE 0x80
  253. #define IPR_IS_ARRAY_MEMBER 0x20
  254. #define IPR_IS_HOT_SPARE 0x10
  255. u8 rsvd_subtype;
  256. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  257. #define IPR_SUBTYPE_AF_DASD 0
  258. #define IPR_SUBTYPE_GENERIC_SCSI 1
  259. #define IPR_SUBTYPE_VOLUME_SET 2
  260. struct ipr_res_addr res_addr;
  261. __be32 res_handle;
  262. __be32 reserved4[2];
  263. struct ipr_std_inq_data std_inq_data;
  264. }__attribute__ ((packed, aligned (4)));
  265. struct ipr_config_table_hdr {
  266. u8 num_entries;
  267. u8 flags;
  268. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  269. __be16 reserved;
  270. }__attribute__((packed, aligned (4)));
  271. struct ipr_config_table {
  272. struct ipr_config_table_hdr hdr;
  273. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  274. }__attribute__((packed, aligned (4)));
  275. struct ipr_hostrcb_cfg_ch_not {
  276. struct ipr_config_table_entry cfgte;
  277. u8 reserved[936];
  278. }__attribute__((packed, aligned (4)));
  279. struct ipr_supported_device {
  280. __be16 data_length;
  281. u8 reserved;
  282. u8 num_records;
  283. struct ipr_std_inq_vpids vpids;
  284. u8 reserved2[16];
  285. }__attribute__((packed, aligned (4)));
  286. /* Command packet structure */
  287. struct ipr_cmd_pkt {
  288. __be16 reserved; /* Reserved by IOA */
  289. u8 request_type;
  290. #define IPR_RQTYPE_SCSICDB 0x00
  291. #define IPR_RQTYPE_IOACMD 0x01
  292. #define IPR_RQTYPE_HCAM 0x02
  293. u8 luntar_luntrn;
  294. u8 flags_hi;
  295. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  296. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  297. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  298. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  299. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  300. u8 flags_lo;
  301. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  302. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  303. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  304. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  305. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  306. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  307. #define IPR_FLAGS_LO_ACA_TASK 0x08
  308. u8 cdb[16];
  309. __be16 timeout;
  310. }__attribute__ ((packed, aligned(4)));
  311. /* IOA Request Control Block 128 bytes */
  312. struct ipr_ioarcb {
  313. __be32 ioarcb_host_pci_addr;
  314. __be32 reserved;
  315. __be32 res_handle;
  316. __be32 host_response_handle;
  317. __be32 reserved1;
  318. __be32 reserved2;
  319. __be32 reserved3;
  320. __be32 write_data_transfer_length;
  321. __be32 read_data_transfer_length;
  322. __be32 write_ioadl_addr;
  323. __be32 write_ioadl_len;
  324. __be32 read_ioadl_addr;
  325. __be32 read_ioadl_len;
  326. __be32 ioasa_host_pci_addr;
  327. __be16 ioasa_len;
  328. __be16 reserved4;
  329. struct ipr_cmd_pkt cmd_pkt;
  330. __be32 add_cmd_parms_len;
  331. __be32 add_cmd_parms[10];
  332. }__attribute__((packed, aligned (4)));
  333. struct ipr_ioadl_desc {
  334. __be32 flags_and_data_len;
  335. #define IPR_IOADL_FLAGS_MASK 0xff000000
  336. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  337. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  338. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  339. #define IPR_IOADL_FLAGS_READ 0x48000000
  340. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  341. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  342. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  343. #define IPR_IOADL_FLAGS_LAST 0x01000000
  344. __be32 address;
  345. }__attribute__((packed, aligned (8)));
  346. struct ipr_ioasa_vset {
  347. __be32 failing_lba_hi;
  348. __be32 failing_lba_lo;
  349. __be32 reserved;
  350. }__attribute__((packed, aligned (4)));
  351. struct ipr_ioasa_af_dasd {
  352. __be32 failing_lba;
  353. __be32 reserved[2];
  354. }__attribute__((packed, aligned (4)));
  355. struct ipr_ioasa_gpdd {
  356. u8 end_state;
  357. u8 bus_phase;
  358. __be16 reserved;
  359. __be32 ioa_data[2];
  360. }__attribute__((packed, aligned (4)));
  361. struct ipr_auto_sense {
  362. __be16 auto_sense_len;
  363. __be16 ioa_data_len;
  364. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  365. };
  366. struct ipr_ioasa {
  367. __be32 ioasc;
  368. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  369. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  370. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  371. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  372. __be16 ret_stat_len; /* Length of the returned IOASA */
  373. __be16 avail_stat_len; /* Total Length of status available. */
  374. __be32 residual_data_len; /* number of bytes in the host data */
  375. /* buffers that were not used by the IOARCB command. */
  376. __be32 ilid;
  377. #define IPR_NO_ILID 0
  378. #define IPR_DRIVER_ILID 0xffffffff
  379. __be32 fd_ioasc;
  380. __be32 fd_phys_locator;
  381. __be32 fd_res_handle;
  382. __be32 ioasc_specific; /* status code specific field */
  383. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  384. #define IPR_AUTOSENSE_VALID 0x40000000
  385. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  386. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  387. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  388. union {
  389. struct ipr_ioasa_vset vset;
  390. struct ipr_ioasa_af_dasd dasd;
  391. struct ipr_ioasa_gpdd gpdd;
  392. } u;
  393. struct ipr_auto_sense auto_sense;
  394. }__attribute__((packed, aligned (4)));
  395. struct ipr_mode_parm_hdr {
  396. u8 length;
  397. u8 medium_type;
  398. u8 device_spec_parms;
  399. u8 block_desc_len;
  400. }__attribute__((packed));
  401. struct ipr_mode_pages {
  402. struct ipr_mode_parm_hdr hdr;
  403. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  404. }__attribute__((packed));
  405. struct ipr_mode_page_hdr {
  406. u8 ps_page_code;
  407. #define IPR_MODE_PAGE_PS 0x80
  408. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  409. u8 page_length;
  410. }__attribute__ ((packed));
  411. struct ipr_dev_bus_entry {
  412. struct ipr_res_addr res_addr;
  413. u8 flags;
  414. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  415. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  416. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  417. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  418. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  419. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  420. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  421. u8 scsi_id;
  422. u8 bus_width;
  423. u8 extended_reset_delay;
  424. #define IPR_EXTENDED_RESET_DELAY 7
  425. __be32 max_xfer_rate;
  426. u8 spinup_delay;
  427. u8 reserved3;
  428. __be16 reserved4;
  429. }__attribute__((packed, aligned (4)));
  430. struct ipr_mode_page28 {
  431. struct ipr_mode_page_hdr hdr;
  432. u8 num_entries;
  433. u8 entry_length;
  434. struct ipr_dev_bus_entry bus[0];
  435. }__attribute__((packed));
  436. struct ipr_ioa_vpd {
  437. struct ipr_std_inq_data std_inq_data;
  438. u8 ascii_part_num[12];
  439. u8 reserved[40];
  440. u8 ascii_plant_code[4];
  441. }__attribute__((packed));
  442. struct ipr_inquiry_page3 {
  443. u8 peri_qual_dev_type;
  444. u8 page_code;
  445. u8 reserved1;
  446. u8 page_length;
  447. u8 ascii_len;
  448. u8 reserved2[3];
  449. u8 load_id[4];
  450. u8 major_release;
  451. u8 card_type;
  452. u8 minor_release[2];
  453. u8 ptf_number[4];
  454. u8 patch_number[4];
  455. }__attribute__((packed));
  456. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  457. struct ipr_inquiry_page0 {
  458. u8 peri_qual_dev_type;
  459. u8 page_code;
  460. u8 reserved1;
  461. u8 len;
  462. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  463. }__attribute__((packed));
  464. struct ipr_hostrcb_device_data_entry {
  465. struct ipr_vpd vpd;
  466. struct ipr_res_addr dev_res_addr;
  467. struct ipr_vpd new_vpd;
  468. struct ipr_vpd ioa_last_with_dev_vpd;
  469. struct ipr_vpd cfc_last_with_dev_vpd;
  470. __be32 ioa_data[5];
  471. }__attribute__((packed, aligned (4)));
  472. struct ipr_hostrcb_device_data_entry_enhanced {
  473. struct ipr_ext_vpd vpd;
  474. u8 ccin[4];
  475. struct ipr_res_addr dev_res_addr;
  476. struct ipr_ext_vpd new_vpd;
  477. u8 new_ccin[4];
  478. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  479. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  480. }__attribute__((packed, aligned (4)));
  481. struct ipr_hostrcb_array_data_entry {
  482. struct ipr_vpd vpd;
  483. struct ipr_res_addr expected_dev_res_addr;
  484. struct ipr_res_addr dev_res_addr;
  485. }__attribute__((packed, aligned (4)));
  486. struct ipr_hostrcb_array_data_entry_enhanced {
  487. struct ipr_ext_vpd vpd;
  488. u8 ccin[4];
  489. struct ipr_res_addr expected_dev_res_addr;
  490. struct ipr_res_addr dev_res_addr;
  491. }__attribute__((packed, aligned (4)));
  492. struct ipr_hostrcb_type_ff_error {
  493. __be32 ioa_data[502];
  494. }__attribute__((packed, aligned (4)));
  495. struct ipr_hostrcb_type_01_error {
  496. __be32 seek_counter;
  497. __be32 read_counter;
  498. u8 sense_data[32];
  499. __be32 ioa_data[236];
  500. }__attribute__((packed, aligned (4)));
  501. struct ipr_hostrcb_type_02_error {
  502. struct ipr_vpd ioa_vpd;
  503. struct ipr_vpd cfc_vpd;
  504. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  505. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  506. __be32 ioa_data[3];
  507. }__attribute__((packed, aligned (4)));
  508. struct ipr_hostrcb_type_12_error {
  509. struct ipr_ext_vpd ioa_vpd;
  510. struct ipr_ext_vpd cfc_vpd;
  511. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  512. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  513. __be32 ioa_data[3];
  514. }__attribute__((packed, aligned (4)));
  515. struct ipr_hostrcb_type_03_error {
  516. struct ipr_vpd ioa_vpd;
  517. struct ipr_vpd cfc_vpd;
  518. __be32 errors_detected;
  519. __be32 errors_logged;
  520. u8 ioa_data[12];
  521. struct ipr_hostrcb_device_data_entry dev[3];
  522. }__attribute__((packed, aligned (4)));
  523. struct ipr_hostrcb_type_13_error {
  524. struct ipr_ext_vpd ioa_vpd;
  525. struct ipr_ext_vpd cfc_vpd;
  526. __be32 errors_detected;
  527. __be32 errors_logged;
  528. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  529. }__attribute__((packed, aligned (4)));
  530. struct ipr_hostrcb_type_04_error {
  531. struct ipr_vpd ioa_vpd;
  532. struct ipr_vpd cfc_vpd;
  533. u8 ioa_data[12];
  534. struct ipr_hostrcb_array_data_entry array_member[10];
  535. __be32 exposed_mode_adn;
  536. __be32 array_id;
  537. struct ipr_vpd incomp_dev_vpd;
  538. __be32 ioa_data2;
  539. struct ipr_hostrcb_array_data_entry array_member2[8];
  540. struct ipr_res_addr last_func_vset_res_addr;
  541. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  542. u8 protection_level[8];
  543. }__attribute__((packed, aligned (4)));
  544. struct ipr_hostrcb_type_14_error {
  545. struct ipr_ext_vpd ioa_vpd;
  546. struct ipr_ext_vpd cfc_vpd;
  547. __be32 exposed_mode_adn;
  548. __be32 array_id;
  549. struct ipr_res_addr last_func_vset_res_addr;
  550. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  551. u8 protection_level[8];
  552. __be32 num_entries;
  553. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  554. }__attribute__((packed, aligned (4)));
  555. struct ipr_hostrcb_type_07_error {
  556. u8 failure_reason[64];
  557. struct ipr_vpd vpd;
  558. u32 data[222];
  559. }__attribute__((packed, aligned (4)));
  560. struct ipr_hostrcb_type_17_error {
  561. u8 failure_reason[64];
  562. struct ipr_ext_vpd vpd;
  563. u32 data[476];
  564. }__attribute__((packed, aligned (4)));
  565. struct ipr_hostrcb_error {
  566. __be32 failing_dev_ioasc;
  567. struct ipr_res_addr failing_dev_res_addr;
  568. __be32 failing_dev_res_handle;
  569. __be32 prc;
  570. union {
  571. struct ipr_hostrcb_type_ff_error type_ff_error;
  572. struct ipr_hostrcb_type_01_error type_01_error;
  573. struct ipr_hostrcb_type_02_error type_02_error;
  574. struct ipr_hostrcb_type_03_error type_03_error;
  575. struct ipr_hostrcb_type_04_error type_04_error;
  576. struct ipr_hostrcb_type_07_error type_07_error;
  577. struct ipr_hostrcb_type_12_error type_12_error;
  578. struct ipr_hostrcb_type_13_error type_13_error;
  579. struct ipr_hostrcb_type_14_error type_14_error;
  580. struct ipr_hostrcb_type_17_error type_17_error;
  581. } u;
  582. }__attribute__((packed, aligned (4)));
  583. struct ipr_hostrcb_raw {
  584. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  585. }__attribute__((packed, aligned (4)));
  586. struct ipr_hcam {
  587. u8 op_code;
  588. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  589. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  590. u8 notify_type;
  591. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  592. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  593. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  594. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  595. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  596. u8 notifications_lost;
  597. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  598. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  599. u8 flags;
  600. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  601. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  602. u8 overlay_id;
  603. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  604. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  605. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  606. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  607. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  608. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  609. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  610. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  611. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  612. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  613. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  614. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  615. u8 reserved1[3];
  616. __be32 ilid;
  617. __be32 time_since_last_ioa_reset;
  618. __be32 reserved2;
  619. __be32 length;
  620. union {
  621. struct ipr_hostrcb_error error;
  622. struct ipr_hostrcb_cfg_ch_not ccn;
  623. struct ipr_hostrcb_raw raw;
  624. } u;
  625. }__attribute__((packed, aligned (4)));
  626. struct ipr_hostrcb {
  627. struct ipr_hcam hcam;
  628. dma_addr_t hostrcb_dma;
  629. struct list_head queue;
  630. };
  631. /* IPR smart dump table structures */
  632. struct ipr_sdt_entry {
  633. __be32 bar_str_offset;
  634. __be32 end_offset;
  635. u8 entry_byte;
  636. u8 reserved[3];
  637. u8 flags;
  638. #define IPR_SDT_ENDIAN 0x80
  639. #define IPR_SDT_VALID_ENTRY 0x20
  640. u8 resv;
  641. __be16 priority;
  642. }__attribute__((packed, aligned (4)));
  643. struct ipr_sdt_header {
  644. __be32 state;
  645. __be32 num_entries;
  646. __be32 num_entries_used;
  647. __be32 dump_size;
  648. }__attribute__((packed, aligned (4)));
  649. struct ipr_sdt {
  650. struct ipr_sdt_header hdr;
  651. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  652. }__attribute__((packed, aligned (4)));
  653. struct ipr_uc_sdt {
  654. struct ipr_sdt_header hdr;
  655. struct ipr_sdt_entry entry[1];
  656. }__attribute__((packed, aligned (4)));
  657. /*
  658. * Driver types
  659. */
  660. struct ipr_bus_attributes {
  661. u8 bus;
  662. u8 qas_enabled;
  663. u8 bus_width;
  664. u8 reserved;
  665. u32 max_xfer_rate;
  666. };
  667. struct ipr_resource_entry {
  668. struct ipr_config_table_entry cfgte;
  669. u8 needs_sync_complete:1;
  670. u8 in_erp:1;
  671. u8 add_to_ml:1;
  672. u8 del_from_ml:1;
  673. u8 resetting_device:1;
  674. struct scsi_device *sdev;
  675. struct list_head queue;
  676. };
  677. struct ipr_resource_hdr {
  678. u16 num_entries;
  679. u16 reserved;
  680. };
  681. struct ipr_resource_table {
  682. struct ipr_resource_hdr hdr;
  683. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  684. };
  685. struct ipr_misc_cbs {
  686. struct ipr_ioa_vpd ioa_vpd;
  687. struct ipr_inquiry_page0 page0_data;
  688. struct ipr_inquiry_page3 page3_data;
  689. struct ipr_mode_pages mode_pages;
  690. struct ipr_supported_device supp_dev;
  691. };
  692. struct ipr_interrupt_offsets {
  693. unsigned long set_interrupt_mask_reg;
  694. unsigned long clr_interrupt_mask_reg;
  695. unsigned long sense_interrupt_mask_reg;
  696. unsigned long clr_interrupt_reg;
  697. unsigned long sense_interrupt_reg;
  698. unsigned long ioarrin_reg;
  699. unsigned long sense_uproc_interrupt_reg;
  700. unsigned long set_uproc_interrupt_reg;
  701. unsigned long clr_uproc_interrupt_reg;
  702. };
  703. struct ipr_interrupts {
  704. void __iomem *set_interrupt_mask_reg;
  705. void __iomem *clr_interrupt_mask_reg;
  706. void __iomem *sense_interrupt_mask_reg;
  707. void __iomem *clr_interrupt_reg;
  708. void __iomem *sense_interrupt_reg;
  709. void __iomem *ioarrin_reg;
  710. void __iomem *sense_uproc_interrupt_reg;
  711. void __iomem *set_uproc_interrupt_reg;
  712. void __iomem *clr_uproc_interrupt_reg;
  713. };
  714. struct ipr_chip_cfg_t {
  715. u32 mailbox;
  716. u8 cache_line_size;
  717. struct ipr_interrupt_offsets regs;
  718. };
  719. struct ipr_chip_t {
  720. u16 vendor;
  721. u16 device;
  722. const struct ipr_chip_cfg_t *cfg;
  723. };
  724. enum ipr_shutdown_type {
  725. IPR_SHUTDOWN_NORMAL = 0x00,
  726. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  727. IPR_SHUTDOWN_ABBREV = 0x80,
  728. IPR_SHUTDOWN_NONE = 0x100
  729. };
  730. struct ipr_trace_entry {
  731. u32 time;
  732. u8 op_code;
  733. u8 type;
  734. #define IPR_TRACE_START 0x00
  735. #define IPR_TRACE_FINISH 0xff
  736. u16 cmd_index;
  737. __be32 res_handle;
  738. union {
  739. u32 ioasc;
  740. u32 add_data;
  741. u32 res_addr;
  742. } u;
  743. };
  744. struct ipr_sglist {
  745. u32 order;
  746. u32 num_sg;
  747. u32 num_dma_sg;
  748. u32 buffer_len;
  749. struct scatterlist scatterlist[1];
  750. };
  751. enum ipr_sdt_state {
  752. INACTIVE,
  753. WAIT_FOR_DUMP,
  754. GET_DUMP,
  755. ABORT_DUMP,
  756. DUMP_OBTAINED
  757. };
  758. enum ipr_cache_state {
  759. CACHE_NONE,
  760. CACHE_DISABLED,
  761. CACHE_ENABLED,
  762. CACHE_INVALID
  763. };
  764. /* Per-controller data */
  765. struct ipr_ioa_cfg {
  766. char eye_catcher[8];
  767. #define IPR_EYECATCHER "iprcfg"
  768. struct list_head queue;
  769. u8 allow_interrupts:1;
  770. u8 in_reset_reload:1;
  771. u8 in_ioa_bringdown:1;
  772. u8 ioa_unit_checked:1;
  773. u8 ioa_is_dead:1;
  774. u8 dump_taken:1;
  775. u8 allow_cmds:1;
  776. u8 allow_ml_add_del:1;
  777. enum ipr_cache_state cache_state;
  778. u16 type; /* CCIN of the card */
  779. u8 log_level;
  780. #define IPR_MAX_LOG_LEVEL 4
  781. #define IPR_DEFAULT_LOG_LEVEL 2
  782. #define IPR_NUM_TRACE_INDEX_BITS 8
  783. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  784. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  785. char trace_start[8];
  786. #define IPR_TRACE_START_LABEL "trace"
  787. struct ipr_trace_entry *trace;
  788. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  789. /*
  790. * Queue for free command blocks
  791. */
  792. char ipr_free_label[8];
  793. #define IPR_FREEQ_LABEL "free-q"
  794. struct list_head free_q;
  795. /*
  796. * Queue for command blocks outstanding to the adapter
  797. */
  798. char ipr_pending_label[8];
  799. #define IPR_PENDQ_LABEL "pend-q"
  800. struct list_head pending_q;
  801. char cfg_table_start[8];
  802. #define IPR_CFG_TBL_START "cfg"
  803. struct ipr_config_table *cfg_table;
  804. dma_addr_t cfg_table_dma;
  805. char resource_table_label[8];
  806. #define IPR_RES_TABLE_LABEL "res_tbl"
  807. struct ipr_resource_entry *res_entries;
  808. struct list_head free_res_q;
  809. struct list_head used_res_q;
  810. char ipr_hcam_label[8];
  811. #define IPR_HCAM_LABEL "hcams"
  812. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  813. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  814. struct list_head hostrcb_free_q;
  815. struct list_head hostrcb_pending_q;
  816. __be32 *host_rrq;
  817. dma_addr_t host_rrq_dma;
  818. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  819. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  820. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  821. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  822. volatile __be32 *hrrq_start;
  823. volatile __be32 *hrrq_end;
  824. volatile __be32 *hrrq_curr;
  825. volatile u32 toggle_bit;
  826. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  827. const struct ipr_chip_cfg_t *chip_cfg;
  828. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  829. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  830. void __iomem *ioa_mailbox;
  831. struct ipr_interrupts regs;
  832. u16 saved_pcix_cmd_reg;
  833. u16 reset_retries;
  834. u32 errors_logged;
  835. u32 doorbell;
  836. struct Scsi_Host *host;
  837. struct pci_dev *pdev;
  838. struct ipr_sglist *ucode_sglist;
  839. struct ipr_mode_pages *saved_mode_pages;
  840. u8 saved_mode_page_len;
  841. struct work_struct work_q;
  842. wait_queue_head_t reset_wait_q;
  843. struct ipr_dump *dump;
  844. enum ipr_sdt_state sdt_state;
  845. struct ipr_misc_cbs *vpd_cbs;
  846. dma_addr_t vpd_cbs_dma;
  847. struct pci_pool *ipr_cmd_pool;
  848. struct ipr_cmnd *reset_cmd;
  849. char ipr_cmd_label[8];
  850. #define IPR_CMD_LABEL "ipr_cmnd"
  851. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  852. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  853. };
  854. struct ipr_cmnd {
  855. struct ipr_ioarcb ioarcb;
  856. struct ipr_ioasa ioasa;
  857. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  858. struct list_head queue;
  859. struct scsi_cmnd *scsi_cmd;
  860. struct completion completion;
  861. struct timer_list timer;
  862. void (*done) (struct ipr_cmnd *);
  863. int (*job_step) (struct ipr_cmnd *);
  864. u16 cmd_index;
  865. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  866. dma_addr_t sense_buffer_dma;
  867. unsigned short dma_use_sg;
  868. dma_addr_t dma_handle;
  869. struct ipr_cmnd *sibling;
  870. union {
  871. enum ipr_shutdown_type shutdown_type;
  872. struct ipr_hostrcb *hostrcb;
  873. unsigned long time_left;
  874. unsigned long scratch;
  875. struct ipr_resource_entry *res;
  876. struct scsi_device *sdev;
  877. } u;
  878. struct ipr_ioa_cfg *ioa_cfg;
  879. };
  880. struct ipr_ses_table_entry {
  881. char product_id[17];
  882. char compare_product_id_byte[17];
  883. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  884. };
  885. struct ipr_dump_header {
  886. u32 eye_catcher;
  887. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  888. u32 len;
  889. u32 num_entries;
  890. u32 first_entry_offset;
  891. u32 status;
  892. #define IPR_DUMP_STATUS_SUCCESS 0
  893. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  894. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  895. u32 os;
  896. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  897. u32 driver_name;
  898. #define IPR_DUMP_DRIVER_NAME 0x49505232
  899. }__attribute__((packed, aligned (4)));
  900. struct ipr_dump_entry_header {
  901. u32 eye_catcher;
  902. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  903. u32 len;
  904. u32 num_elems;
  905. u32 offset;
  906. u32 data_type;
  907. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  908. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  909. u32 id;
  910. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  911. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  912. #define IPR_DUMP_TRACE_ID 0x54524143
  913. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  914. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  915. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  916. #define IPR_DUMP_PEND_OPS 0x414F5053
  917. u32 status;
  918. }__attribute__((packed, aligned (4)));
  919. struct ipr_dump_location_entry {
  920. struct ipr_dump_entry_header hdr;
  921. u8 location[BUS_ID_SIZE];
  922. }__attribute__((packed));
  923. struct ipr_dump_trace_entry {
  924. struct ipr_dump_entry_header hdr;
  925. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  926. }__attribute__((packed, aligned (4)));
  927. struct ipr_dump_version_entry {
  928. struct ipr_dump_entry_header hdr;
  929. u8 version[sizeof(IPR_DRIVER_VERSION)];
  930. };
  931. struct ipr_dump_ioa_type_entry {
  932. struct ipr_dump_entry_header hdr;
  933. u32 type;
  934. u32 fw_version;
  935. };
  936. struct ipr_driver_dump {
  937. struct ipr_dump_header hdr;
  938. struct ipr_dump_version_entry version_entry;
  939. struct ipr_dump_location_entry location_entry;
  940. struct ipr_dump_ioa_type_entry ioa_type_entry;
  941. struct ipr_dump_trace_entry trace_entry;
  942. }__attribute__((packed));
  943. struct ipr_ioa_dump {
  944. struct ipr_dump_entry_header hdr;
  945. struct ipr_sdt sdt;
  946. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  947. u32 reserved;
  948. u32 next_page_index;
  949. u32 page_offset;
  950. u32 format;
  951. #define IPR_SDT_FMT2 2
  952. #define IPR_SDT_UNKNOWN 3
  953. }__attribute__((packed, aligned (4)));
  954. struct ipr_dump {
  955. struct kref kref;
  956. struct ipr_ioa_cfg *ioa_cfg;
  957. struct ipr_driver_dump driver_dump;
  958. struct ipr_ioa_dump ioa_dump;
  959. };
  960. struct ipr_error_table_t {
  961. u32 ioasc;
  962. int log_ioasa;
  963. int log_hcam;
  964. char *error;
  965. };
  966. struct ipr_software_inq_lid_info {
  967. __be32 load_id;
  968. __be32 timestamp[3];
  969. }__attribute__((packed, aligned (4)));
  970. struct ipr_ucode_image_header {
  971. __be32 header_length;
  972. __be32 lid_table_offset;
  973. u8 major_release;
  974. u8 card_type;
  975. u8 minor_release[2];
  976. u8 reserved[20];
  977. char eyecatcher[16];
  978. __be32 num_lids;
  979. struct ipr_software_inq_lid_info lid[1];
  980. }__attribute__((packed, aligned (4)));
  981. /*
  982. * Macros
  983. */
  984. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  985. #ifdef CONFIG_SCSI_IPR_TRACE
  986. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  987. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  988. #else
  989. #define ipr_create_trace_file(kobj, attr) 0
  990. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  991. #endif
  992. #ifdef CONFIG_SCSI_IPR_DUMP
  993. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  994. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  995. #else
  996. #define ipr_create_dump_file(kobj, attr) 0
  997. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  998. #endif
  999. /*
  1000. * Error logging macros
  1001. */
  1002. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1003. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1004. #define ipr_crit(...) printk(KERN_CRIT IPR_NAME ": "__VA_ARGS__)
  1005. #define ipr_warn(...) printk(KERN_WARNING IPR_NAME": "__VA_ARGS__)
  1006. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1007. #define ipr_sdev_printk(level, sdev, fmt, args...) \
  1008. sdev_printk(level, sdev, fmt, ## args)
  1009. #define ipr_sdev_err(sdev, fmt, ...) \
  1010. ipr_sdev_printk(KERN_ERR, sdev, fmt, ##__VA_ARGS__)
  1011. #define ipr_sdev_info(sdev, fmt, ...) \
  1012. ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__)
  1013. #define ipr_sdev_dbg(sdev, fmt, ...) \
  1014. IPR_DBG_CMD(ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__))
  1015. #define ipr_res_printk(level, ioa_cfg, res, fmt, ...) \
  1016. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, ioa_cfg->host->host_no, \
  1017. res.bus, res.target, res.lun, ##__VA_ARGS__)
  1018. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1019. ipr_res_printk(KERN_ERR, ioa_cfg, res, fmt, ##__VA_ARGS__)
  1020. #define ipr_res_dbg(ioa_cfg, res, fmt, ...) \
  1021. IPR_DBG_CMD(ipr_res_printk(KERN_INFO, ioa_cfg, res, fmt, ##__VA_ARGS__))
  1022. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1023. { \
  1024. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1025. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1026. } else { \
  1027. ipr_err(fmt": %d:%d:%d:%d\n", \
  1028. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1029. (res).bus, (res).target, (res).lun); \
  1030. } \
  1031. }
  1032. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1033. __FILE__, __FUNCTION__, __LINE__)
  1034. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__))
  1035. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__))
  1036. #define ipr_err_separator \
  1037. ipr_err("----------------------------------------------------------\n")
  1038. /*
  1039. * Inlines
  1040. */
  1041. /**
  1042. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1043. * @res: resource entry struct
  1044. *
  1045. * Return value:
  1046. * 1 if IOA / 0 if not IOA
  1047. **/
  1048. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1049. {
  1050. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  1051. }
  1052. /**
  1053. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1054. * @res: resource entry struct
  1055. *
  1056. * Return value:
  1057. * 1 if AF DASD / 0 if not AF DASD
  1058. **/
  1059. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1060. {
  1061. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1062. !ipr_is_ioa_resource(res) &&
  1063. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1064. return 1;
  1065. else
  1066. return 0;
  1067. }
  1068. /**
  1069. * ipr_is_vset_device - Determine if a resource is a VSET
  1070. * @res: resource entry struct
  1071. *
  1072. * Return value:
  1073. * 1 if VSET / 0 if not VSET
  1074. **/
  1075. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1076. {
  1077. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1078. !ipr_is_ioa_resource(res) &&
  1079. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1080. return 1;
  1081. else
  1082. return 0;
  1083. }
  1084. /**
  1085. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1086. * @res: resource entry struct
  1087. *
  1088. * Return value:
  1089. * 1 if GSCSI / 0 if not GSCSI
  1090. **/
  1091. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1092. {
  1093. if (!ipr_is_ioa_resource(res) &&
  1094. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1095. return 1;
  1096. else
  1097. return 0;
  1098. }
  1099. /**
  1100. * ipr_is_device - Determine if resource address is that of a device
  1101. * @res_addr: resource address struct
  1102. *
  1103. * Return value:
  1104. * 1 if AF / 0 if not AF
  1105. **/
  1106. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1107. {
  1108. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1109. (res_addr->target < IPR_MAX_NUM_TARGETS_PER_BUS))
  1110. return 1;
  1111. return 0;
  1112. }
  1113. /**
  1114. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1115. * @sdt_word: SDT address
  1116. *
  1117. * Return value:
  1118. * 1 if format 2 / 0 if not
  1119. **/
  1120. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1121. {
  1122. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1123. switch (bar_sel) {
  1124. case IPR_SDT_FMT2_BAR0_SEL:
  1125. case IPR_SDT_FMT2_BAR1_SEL:
  1126. case IPR_SDT_FMT2_BAR2_SEL:
  1127. case IPR_SDT_FMT2_BAR3_SEL:
  1128. case IPR_SDT_FMT2_BAR4_SEL:
  1129. case IPR_SDT_FMT2_BAR5_SEL:
  1130. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1131. return 1;
  1132. };
  1133. return 0;
  1134. }
  1135. #endif