i915_dma.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. #include <linux/slab.h>
  41. /**
  42. * Sets up the hardware status page for devices that need a physical address
  43. * in the register.
  44. */
  45. static int i915_init_phys_hws(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. /* Program Hardware Status Page */
  49. dev_priv->status_page_dmah =
  50. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  51. if (!dev_priv->status_page_dmah) {
  52. DRM_ERROR("Can not allocate hardware status page\n");
  53. return -ENOMEM;
  54. }
  55. dev_priv->render_ring.status_page.page_addr
  56. = dev_priv->status_page_dmah->vaddr;
  57. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  58. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  59. if (IS_I965G(dev))
  60. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  61. 0xf0;
  62. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  63. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  64. return 0;
  65. }
  66. /**
  67. * Frees the hardware status page, whether it's a physical address or a virtual
  68. * address set up by the X Server.
  69. */
  70. static void i915_free_hws(struct drm_device *dev)
  71. {
  72. drm_i915_private_t *dev_priv = dev->dev_private;
  73. if (dev_priv->status_page_dmah) {
  74. drm_pci_free(dev, dev_priv->status_page_dmah);
  75. dev_priv->status_page_dmah = NULL;
  76. }
  77. if (dev_priv->render_ring.status_page.gfx_addr) {
  78. dev_priv->render_ring.status_page.gfx_addr = 0;
  79. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  80. }
  81. /* Need to rewrite hardware status page */
  82. I915_WRITE(HWS_PGA, 0x1ffff000);
  83. }
  84. void i915_kernel_lost_context(struct drm_device * dev)
  85. {
  86. drm_i915_private_t *dev_priv = dev->dev_private;
  87. struct drm_i915_master_private *master_priv;
  88. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  89. /*
  90. * We should never lose context on the ring with modesetting
  91. * as we don't expose it to userspace
  92. */
  93. if (drm_core_check_feature(dev, DRIVER_MODESET))
  94. return;
  95. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  96. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  97. ring->space = ring->head - (ring->tail + 8);
  98. if (ring->space < 0)
  99. ring->space += ring->size;
  100. if (!dev->primary->master)
  101. return;
  102. master_priv = dev->primary->master->driver_priv;
  103. if (ring->head == ring->tail && master_priv->sarea_priv)
  104. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  105. }
  106. static int i915_dma_cleanup(struct drm_device * dev)
  107. {
  108. drm_i915_private_t *dev_priv = dev->dev_private;
  109. /* Make sure interrupts are disabled here because the uninstall ioctl
  110. * may not have been called from userspace and after dev_private
  111. * is freed, it's too late.
  112. */
  113. if (dev->irq_enabled)
  114. drm_irq_uninstall(dev);
  115. mutex_lock(&dev->struct_mutex);
  116. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  117. if (HAS_BSD(dev))
  118. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  119. mutex_unlock(&dev->struct_mutex);
  120. /* Clear the HWS virtual address at teardown */
  121. if (I915_NEED_GFX_HWS(dev))
  122. i915_free_hws(dev);
  123. return 0;
  124. }
  125. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  126. {
  127. drm_i915_private_t *dev_priv = dev->dev_private;
  128. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  129. master_priv->sarea = drm_getsarea(dev);
  130. if (master_priv->sarea) {
  131. master_priv->sarea_priv = (drm_i915_sarea_t *)
  132. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  133. } else {
  134. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  135. }
  136. if (init->ring_size != 0) {
  137. if (dev_priv->render_ring.gem_object != NULL) {
  138. i915_dma_cleanup(dev);
  139. DRM_ERROR("Client tried to initialize ringbuffer in "
  140. "GEM mode\n");
  141. return -EINVAL;
  142. }
  143. dev_priv->render_ring.size = init->ring_size;
  144. dev_priv->render_ring.map.offset = init->ring_start;
  145. dev_priv->render_ring.map.size = init->ring_size;
  146. dev_priv->render_ring.map.type = 0;
  147. dev_priv->render_ring.map.flags = 0;
  148. dev_priv->render_ring.map.mtrr = 0;
  149. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  150. if (dev_priv->render_ring.map.handle == NULL) {
  151. i915_dma_cleanup(dev);
  152. DRM_ERROR("can not ioremap virtual address for"
  153. " ring buffer\n");
  154. return -ENOMEM;
  155. }
  156. }
  157. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  158. dev_priv->cpp = init->cpp;
  159. dev_priv->back_offset = init->back_offset;
  160. dev_priv->front_offset = init->front_offset;
  161. dev_priv->current_page = 0;
  162. if (master_priv->sarea_priv)
  163. master_priv->sarea_priv->pf_current_page = 0;
  164. /* Allow hardware batchbuffers unless told otherwise.
  165. */
  166. dev_priv->allow_batchbuffer = 1;
  167. return 0;
  168. }
  169. static int i915_dma_resume(struct drm_device * dev)
  170. {
  171. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  172. struct intel_ring_buffer *ring;
  173. DRM_DEBUG_DRIVER("%s\n", __func__);
  174. ring = &dev_priv->render_ring;
  175. if (ring->map.handle == NULL) {
  176. DRM_ERROR("can not ioremap virtual address for"
  177. " ring buffer\n");
  178. return -ENOMEM;
  179. }
  180. /* Program Hardware Status Page */
  181. if (!ring->status_page.page_addr) {
  182. DRM_ERROR("Can not find hardware status page\n");
  183. return -EINVAL;
  184. }
  185. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  186. ring->status_page.page_addr);
  187. if (ring->status_page.gfx_addr != 0)
  188. ring->setup_status_page(dev, ring);
  189. else
  190. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  191. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  192. return 0;
  193. }
  194. static int i915_dma_init(struct drm_device *dev, void *data,
  195. struct drm_file *file_priv)
  196. {
  197. drm_i915_init_t *init = data;
  198. int retcode = 0;
  199. switch (init->func) {
  200. case I915_INIT_DMA:
  201. retcode = i915_initialize(dev, init);
  202. break;
  203. case I915_CLEANUP_DMA:
  204. retcode = i915_dma_cleanup(dev);
  205. break;
  206. case I915_RESUME_DMA:
  207. retcode = i915_dma_resume(dev);
  208. break;
  209. default:
  210. retcode = -EINVAL;
  211. break;
  212. }
  213. return retcode;
  214. }
  215. /* Implement basically the same security restrictions as hardware does
  216. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  217. *
  218. * Most of the calculations below involve calculating the size of a
  219. * particular instruction. It's important to get the size right as
  220. * that tells us where the next instruction to check is. Any illegal
  221. * instruction detected will be given a size of zero, which is a
  222. * signal to abort the rest of the buffer.
  223. */
  224. static int do_validate_cmd(int cmd)
  225. {
  226. switch (((cmd >> 29) & 0x7)) {
  227. case 0x0:
  228. switch ((cmd >> 23) & 0x3f) {
  229. case 0x0:
  230. return 1; /* MI_NOOP */
  231. case 0x4:
  232. return 1; /* MI_FLUSH */
  233. default:
  234. return 0; /* disallow everything else */
  235. }
  236. break;
  237. case 0x1:
  238. return 0; /* reserved */
  239. case 0x2:
  240. return (cmd & 0xff) + 2; /* 2d commands */
  241. case 0x3:
  242. if (((cmd >> 24) & 0x1f) <= 0x18)
  243. return 1;
  244. switch ((cmd >> 24) & 0x1f) {
  245. case 0x1c:
  246. return 1;
  247. case 0x1d:
  248. switch ((cmd >> 16) & 0xff) {
  249. case 0x3:
  250. return (cmd & 0x1f) + 2;
  251. case 0x4:
  252. return (cmd & 0xf) + 2;
  253. default:
  254. return (cmd & 0xffff) + 2;
  255. }
  256. case 0x1e:
  257. if (cmd & (1 << 23))
  258. return (cmd & 0xffff) + 1;
  259. else
  260. return 1;
  261. case 0x1f:
  262. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  263. return (cmd & 0x1ffff) + 2;
  264. else if (cmd & (1 << 17)) /* indirect random */
  265. if ((cmd & 0xffff) == 0)
  266. return 0; /* unknown length, too hard */
  267. else
  268. return (((cmd & 0xffff) + 1) / 2) + 1;
  269. else
  270. return 2; /* indirect sequential */
  271. default:
  272. return 0;
  273. }
  274. default:
  275. return 0;
  276. }
  277. return 0;
  278. }
  279. static int validate_cmd(int cmd)
  280. {
  281. int ret = do_validate_cmd(cmd);
  282. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  283. return ret;
  284. }
  285. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  286. {
  287. drm_i915_private_t *dev_priv = dev->dev_private;
  288. int i;
  289. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  290. return -EINVAL;
  291. BEGIN_LP_RING((dwords+1)&~1);
  292. for (i = 0; i < dwords;) {
  293. int cmd, sz;
  294. cmd = buffer[i];
  295. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  296. return -EINVAL;
  297. OUT_RING(cmd);
  298. while (++i, --sz) {
  299. OUT_RING(buffer[i]);
  300. }
  301. }
  302. if (dwords & 1)
  303. OUT_RING(0);
  304. ADVANCE_LP_RING();
  305. return 0;
  306. }
  307. int
  308. i915_emit_box(struct drm_device *dev,
  309. struct drm_clip_rect *boxes,
  310. int i, int DR1, int DR4)
  311. {
  312. struct drm_clip_rect box = boxes[i];
  313. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  314. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  315. box.x1, box.y1, box.x2, box.y2);
  316. return -EINVAL;
  317. }
  318. if (IS_I965G(dev)) {
  319. BEGIN_LP_RING(4);
  320. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  321. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  322. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  323. OUT_RING(DR4);
  324. ADVANCE_LP_RING();
  325. } else {
  326. BEGIN_LP_RING(6);
  327. OUT_RING(GFX_OP_DRAWRECT_INFO);
  328. OUT_RING(DR1);
  329. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  330. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  331. OUT_RING(DR4);
  332. OUT_RING(0);
  333. ADVANCE_LP_RING();
  334. }
  335. return 0;
  336. }
  337. /* XXX: Emitting the counter should really be moved to part of the IRQ
  338. * emit. For now, do it in both places:
  339. */
  340. static void i915_emit_breadcrumb(struct drm_device *dev)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  344. dev_priv->counter++;
  345. if (dev_priv->counter > 0x7FFFFFFFUL)
  346. dev_priv->counter = 0;
  347. if (master_priv->sarea_priv)
  348. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  349. BEGIN_LP_RING(4);
  350. OUT_RING(MI_STORE_DWORD_INDEX);
  351. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  352. OUT_RING(dev_priv->counter);
  353. OUT_RING(0);
  354. ADVANCE_LP_RING();
  355. }
  356. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  357. drm_i915_cmdbuffer_t *cmd,
  358. struct drm_clip_rect *cliprects,
  359. void *cmdbuf)
  360. {
  361. int nbox = cmd->num_cliprects;
  362. int i = 0, count, ret;
  363. if (cmd->sz & 0x3) {
  364. DRM_ERROR("alignment");
  365. return -EINVAL;
  366. }
  367. i915_kernel_lost_context(dev);
  368. count = nbox ? nbox : 1;
  369. for (i = 0; i < count; i++) {
  370. if (i < nbox) {
  371. ret = i915_emit_box(dev, cliprects, i,
  372. cmd->DR1, cmd->DR4);
  373. if (ret)
  374. return ret;
  375. }
  376. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  377. if (ret)
  378. return ret;
  379. }
  380. i915_emit_breadcrumb(dev);
  381. return 0;
  382. }
  383. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  384. drm_i915_batchbuffer_t * batch,
  385. struct drm_clip_rect *cliprects)
  386. {
  387. int nbox = batch->num_cliprects;
  388. int i = 0, count;
  389. if ((batch->start | batch->used) & 0x7) {
  390. DRM_ERROR("alignment");
  391. return -EINVAL;
  392. }
  393. i915_kernel_lost_context(dev);
  394. count = nbox ? nbox : 1;
  395. for (i = 0; i < count; i++) {
  396. if (i < nbox) {
  397. int ret = i915_emit_box(dev, cliprects, i,
  398. batch->DR1, batch->DR4);
  399. if (ret)
  400. return ret;
  401. }
  402. if (!IS_I830(dev) && !IS_845G(dev)) {
  403. BEGIN_LP_RING(2);
  404. if (IS_I965G(dev)) {
  405. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  406. OUT_RING(batch->start);
  407. } else {
  408. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  409. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  410. }
  411. ADVANCE_LP_RING();
  412. } else {
  413. BEGIN_LP_RING(4);
  414. OUT_RING(MI_BATCH_BUFFER);
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. OUT_RING(batch->start + batch->used - 4);
  417. OUT_RING(0);
  418. ADVANCE_LP_RING();
  419. }
  420. }
  421. i915_emit_breadcrumb(dev);
  422. return 0;
  423. }
  424. static int i915_dispatch_flip(struct drm_device * dev)
  425. {
  426. drm_i915_private_t *dev_priv = dev->dev_private;
  427. struct drm_i915_master_private *master_priv =
  428. dev->primary->master->driver_priv;
  429. if (!master_priv->sarea_priv)
  430. return -EINVAL;
  431. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  432. __func__,
  433. dev_priv->current_page,
  434. master_priv->sarea_priv->pf_current_page);
  435. i915_kernel_lost_context(dev);
  436. BEGIN_LP_RING(2);
  437. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  438. OUT_RING(0);
  439. ADVANCE_LP_RING();
  440. BEGIN_LP_RING(6);
  441. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  442. OUT_RING(0);
  443. if (dev_priv->current_page == 0) {
  444. OUT_RING(dev_priv->back_offset);
  445. dev_priv->current_page = 1;
  446. } else {
  447. OUT_RING(dev_priv->front_offset);
  448. dev_priv->current_page = 0;
  449. }
  450. OUT_RING(0);
  451. ADVANCE_LP_RING();
  452. BEGIN_LP_RING(2);
  453. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  454. OUT_RING(0);
  455. ADVANCE_LP_RING();
  456. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  457. BEGIN_LP_RING(4);
  458. OUT_RING(MI_STORE_DWORD_INDEX);
  459. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  460. OUT_RING(dev_priv->counter);
  461. OUT_RING(0);
  462. ADVANCE_LP_RING();
  463. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  464. return 0;
  465. }
  466. static int i915_quiescent(struct drm_device * dev)
  467. {
  468. drm_i915_private_t *dev_priv = dev->dev_private;
  469. i915_kernel_lost_context(dev);
  470. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  471. dev_priv->render_ring.size - 8);
  472. }
  473. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  474. struct drm_file *file_priv)
  475. {
  476. int ret;
  477. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  478. mutex_lock(&dev->struct_mutex);
  479. ret = i915_quiescent(dev);
  480. mutex_unlock(&dev->struct_mutex);
  481. return ret;
  482. }
  483. static int i915_batchbuffer(struct drm_device *dev, void *data,
  484. struct drm_file *file_priv)
  485. {
  486. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  487. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  488. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  489. master_priv->sarea_priv;
  490. drm_i915_batchbuffer_t *batch = data;
  491. int ret;
  492. struct drm_clip_rect *cliprects = NULL;
  493. if (!dev_priv->allow_batchbuffer) {
  494. DRM_ERROR("Batchbuffer ioctl disabled\n");
  495. return -EINVAL;
  496. }
  497. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  498. batch->start, batch->used, batch->num_cliprects);
  499. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  500. if (batch->num_cliprects < 0)
  501. return -EINVAL;
  502. if (batch->num_cliprects) {
  503. cliprects = kcalloc(batch->num_cliprects,
  504. sizeof(struct drm_clip_rect),
  505. GFP_KERNEL);
  506. if (cliprects == NULL)
  507. return -ENOMEM;
  508. ret = copy_from_user(cliprects, batch->cliprects,
  509. batch->num_cliprects *
  510. sizeof(struct drm_clip_rect));
  511. if (ret != 0)
  512. goto fail_free;
  513. }
  514. mutex_lock(&dev->struct_mutex);
  515. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  516. mutex_unlock(&dev->struct_mutex);
  517. if (sarea_priv)
  518. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  519. fail_free:
  520. kfree(cliprects);
  521. return ret;
  522. }
  523. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  524. struct drm_file *file_priv)
  525. {
  526. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  527. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  528. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  529. master_priv->sarea_priv;
  530. drm_i915_cmdbuffer_t *cmdbuf = data;
  531. struct drm_clip_rect *cliprects = NULL;
  532. void *batch_data;
  533. int ret;
  534. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  535. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  536. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  537. if (cmdbuf->num_cliprects < 0)
  538. return -EINVAL;
  539. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  540. if (batch_data == NULL)
  541. return -ENOMEM;
  542. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  543. if (ret != 0)
  544. goto fail_batch_free;
  545. if (cmdbuf->num_cliprects) {
  546. cliprects = kcalloc(cmdbuf->num_cliprects,
  547. sizeof(struct drm_clip_rect), GFP_KERNEL);
  548. if (cliprects == NULL) {
  549. ret = -ENOMEM;
  550. goto fail_batch_free;
  551. }
  552. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  553. cmdbuf->num_cliprects *
  554. sizeof(struct drm_clip_rect));
  555. if (ret != 0)
  556. goto fail_clip_free;
  557. }
  558. mutex_lock(&dev->struct_mutex);
  559. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  560. mutex_unlock(&dev->struct_mutex);
  561. if (ret) {
  562. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  563. goto fail_clip_free;
  564. }
  565. if (sarea_priv)
  566. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  567. fail_clip_free:
  568. kfree(cliprects);
  569. fail_batch_free:
  570. kfree(batch_data);
  571. return ret;
  572. }
  573. static int i915_flip_bufs(struct drm_device *dev, void *data,
  574. struct drm_file *file_priv)
  575. {
  576. int ret;
  577. DRM_DEBUG_DRIVER("%s\n", __func__);
  578. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  579. mutex_lock(&dev->struct_mutex);
  580. ret = i915_dispatch_flip(dev);
  581. mutex_unlock(&dev->struct_mutex);
  582. return ret;
  583. }
  584. static int i915_getparam(struct drm_device *dev, void *data,
  585. struct drm_file *file_priv)
  586. {
  587. drm_i915_private_t *dev_priv = dev->dev_private;
  588. drm_i915_getparam_t *param = data;
  589. int value;
  590. if (!dev_priv) {
  591. DRM_ERROR("called with no initialization\n");
  592. return -EINVAL;
  593. }
  594. switch (param->param) {
  595. case I915_PARAM_IRQ_ACTIVE:
  596. value = dev->pdev->irq ? 1 : 0;
  597. break;
  598. case I915_PARAM_ALLOW_BATCHBUFFER:
  599. value = dev_priv->allow_batchbuffer ? 1 : 0;
  600. break;
  601. case I915_PARAM_LAST_DISPATCH:
  602. value = READ_BREADCRUMB(dev_priv);
  603. break;
  604. case I915_PARAM_CHIPSET_ID:
  605. value = dev->pci_device;
  606. break;
  607. case I915_PARAM_HAS_GEM:
  608. value = dev_priv->has_gem;
  609. break;
  610. case I915_PARAM_NUM_FENCES_AVAIL:
  611. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  612. break;
  613. case I915_PARAM_HAS_OVERLAY:
  614. value = dev_priv->overlay ? 1 : 0;
  615. break;
  616. case I915_PARAM_HAS_PAGEFLIPPING:
  617. value = 1;
  618. break;
  619. case I915_PARAM_HAS_EXECBUF2:
  620. /* depends on GEM */
  621. value = dev_priv->has_gem;
  622. break;
  623. case I915_PARAM_HAS_BSD:
  624. value = HAS_BSD(dev);
  625. break;
  626. default:
  627. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  628. param->param);
  629. return -EINVAL;
  630. }
  631. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  632. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  633. return -EFAULT;
  634. }
  635. return 0;
  636. }
  637. static int i915_setparam(struct drm_device *dev, void *data,
  638. struct drm_file *file_priv)
  639. {
  640. drm_i915_private_t *dev_priv = dev->dev_private;
  641. drm_i915_setparam_t *param = data;
  642. if (!dev_priv) {
  643. DRM_ERROR("called with no initialization\n");
  644. return -EINVAL;
  645. }
  646. switch (param->param) {
  647. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  648. break;
  649. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  650. dev_priv->tex_lru_log_granularity = param->value;
  651. break;
  652. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  653. dev_priv->allow_batchbuffer = param->value;
  654. break;
  655. case I915_SETPARAM_NUM_USED_FENCES:
  656. if (param->value > dev_priv->num_fence_regs ||
  657. param->value < 0)
  658. return -EINVAL;
  659. /* Userspace can use first N regs */
  660. dev_priv->fence_reg_start = param->value;
  661. break;
  662. default:
  663. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  664. param->param);
  665. return -EINVAL;
  666. }
  667. return 0;
  668. }
  669. static int i915_set_status_page(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv)
  671. {
  672. drm_i915_private_t *dev_priv = dev->dev_private;
  673. drm_i915_hws_addr_t *hws = data;
  674. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  675. if (!I915_NEED_GFX_HWS(dev))
  676. return -EINVAL;
  677. if (!dev_priv) {
  678. DRM_ERROR("called with no initialization\n");
  679. return -EINVAL;
  680. }
  681. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  682. WARN(1, "tried to set status page when mode setting active\n");
  683. return 0;
  684. }
  685. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  686. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  687. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  688. dev_priv->hws_map.size = 4*1024;
  689. dev_priv->hws_map.type = 0;
  690. dev_priv->hws_map.flags = 0;
  691. dev_priv->hws_map.mtrr = 0;
  692. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  693. if (dev_priv->hws_map.handle == NULL) {
  694. i915_dma_cleanup(dev);
  695. ring->status_page.gfx_addr = 0;
  696. DRM_ERROR("can not ioremap virtual address for"
  697. " G33 hw status page\n");
  698. return -ENOMEM;
  699. }
  700. ring->status_page.page_addr = dev_priv->hws_map.handle;
  701. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  702. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  703. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  704. ring->status_page.gfx_addr);
  705. DRM_DEBUG_DRIVER("load hws at %p\n",
  706. ring->status_page.page_addr);
  707. return 0;
  708. }
  709. static int i915_get_bridge_dev(struct drm_device *dev)
  710. {
  711. struct drm_i915_private *dev_priv = dev->dev_private;
  712. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  713. if (!dev_priv->bridge_dev) {
  714. DRM_ERROR("bridge device not found\n");
  715. return -1;
  716. }
  717. return 0;
  718. }
  719. #define MCHBAR_I915 0x44
  720. #define MCHBAR_I965 0x48
  721. #define MCHBAR_SIZE (4*4096)
  722. #define DEVEN_REG 0x54
  723. #define DEVEN_MCHBAR_EN (1 << 28)
  724. /* Allocate space for the MCH regs if needed, return nonzero on error */
  725. static int
  726. intel_alloc_mchbar_resource(struct drm_device *dev)
  727. {
  728. drm_i915_private_t *dev_priv = dev->dev_private;
  729. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  730. u32 temp_lo, temp_hi = 0;
  731. u64 mchbar_addr;
  732. int ret = 0;
  733. if (IS_I965G(dev))
  734. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  735. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  736. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  737. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  738. #ifdef CONFIG_PNP
  739. if (mchbar_addr &&
  740. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  741. ret = 0;
  742. goto out;
  743. }
  744. #endif
  745. /* Get some space for it */
  746. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  747. MCHBAR_SIZE, MCHBAR_SIZE,
  748. PCIBIOS_MIN_MEM,
  749. 0, pcibios_align_resource,
  750. dev_priv->bridge_dev);
  751. if (ret) {
  752. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  753. dev_priv->mch_res.start = 0;
  754. goto out;
  755. }
  756. if (IS_I965G(dev))
  757. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  758. upper_32_bits(dev_priv->mch_res.start));
  759. pci_write_config_dword(dev_priv->bridge_dev, reg,
  760. lower_32_bits(dev_priv->mch_res.start));
  761. out:
  762. return ret;
  763. }
  764. /* Setup MCHBAR if possible, return true if we should disable it again */
  765. static void
  766. intel_setup_mchbar(struct drm_device *dev)
  767. {
  768. drm_i915_private_t *dev_priv = dev->dev_private;
  769. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  770. u32 temp;
  771. bool enabled;
  772. dev_priv->mchbar_need_disable = false;
  773. if (IS_I915G(dev) || IS_I915GM(dev)) {
  774. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  775. enabled = !!(temp & DEVEN_MCHBAR_EN);
  776. } else {
  777. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  778. enabled = temp & 1;
  779. }
  780. /* If it's already enabled, don't have to do anything */
  781. if (enabled)
  782. return;
  783. if (intel_alloc_mchbar_resource(dev))
  784. return;
  785. dev_priv->mchbar_need_disable = true;
  786. /* Space is allocated or reserved, so enable it. */
  787. if (IS_I915G(dev) || IS_I915GM(dev)) {
  788. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  789. temp | DEVEN_MCHBAR_EN);
  790. } else {
  791. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  792. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  793. }
  794. }
  795. static void
  796. intel_teardown_mchbar(struct drm_device *dev)
  797. {
  798. drm_i915_private_t *dev_priv = dev->dev_private;
  799. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  800. u32 temp;
  801. if (dev_priv->mchbar_need_disable) {
  802. if (IS_I915G(dev) || IS_I915GM(dev)) {
  803. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  804. temp &= ~DEVEN_MCHBAR_EN;
  805. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  806. } else {
  807. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  808. temp &= ~1;
  809. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  810. }
  811. }
  812. if (dev_priv->mch_res.start)
  813. release_resource(&dev_priv->mch_res);
  814. }
  815. /**
  816. * i915_probe_agp - get AGP bootup configuration
  817. * @pdev: PCI device
  818. * @aperture_size: returns AGP aperture configured size
  819. * @preallocated_size: returns size of BIOS preallocated AGP space
  820. *
  821. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  822. * some RAM for the framebuffer at early boot. This code figures out
  823. * how much was set aside so we can use it for our own purposes.
  824. */
  825. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  826. uint32_t *preallocated_size,
  827. uint32_t *start)
  828. {
  829. struct drm_i915_private *dev_priv = dev->dev_private;
  830. u16 tmp = 0;
  831. unsigned long overhead;
  832. unsigned long stolen;
  833. /* Get the fb aperture size and "stolen" memory amount. */
  834. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  835. *aperture_size = 1024 * 1024;
  836. *preallocated_size = 1024 * 1024;
  837. switch (dev->pdev->device) {
  838. case PCI_DEVICE_ID_INTEL_82830_CGC:
  839. case PCI_DEVICE_ID_INTEL_82845G_IG:
  840. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  841. case PCI_DEVICE_ID_INTEL_82865_IG:
  842. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  843. *aperture_size *= 64;
  844. else
  845. *aperture_size *= 128;
  846. break;
  847. default:
  848. /* 9xx supports large sizes, just look at the length */
  849. *aperture_size = pci_resource_len(dev->pdev, 2);
  850. break;
  851. }
  852. /*
  853. * Some of the preallocated space is taken by the GTT
  854. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  855. */
  856. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  857. overhead = 4096;
  858. else
  859. overhead = (*aperture_size / 1024) + 4096;
  860. if (IS_GEN6(dev)) {
  861. /* SNB has memory control reg at 0x50.w */
  862. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  863. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  864. case INTEL_855_GMCH_GMS_DISABLED:
  865. DRM_ERROR("video memory is disabled\n");
  866. return -1;
  867. case SNB_GMCH_GMS_STOLEN_32M:
  868. stolen = 32 * 1024 * 1024;
  869. break;
  870. case SNB_GMCH_GMS_STOLEN_64M:
  871. stolen = 64 * 1024 * 1024;
  872. break;
  873. case SNB_GMCH_GMS_STOLEN_96M:
  874. stolen = 96 * 1024 * 1024;
  875. break;
  876. case SNB_GMCH_GMS_STOLEN_128M:
  877. stolen = 128 * 1024 * 1024;
  878. break;
  879. case SNB_GMCH_GMS_STOLEN_160M:
  880. stolen = 160 * 1024 * 1024;
  881. break;
  882. case SNB_GMCH_GMS_STOLEN_192M:
  883. stolen = 192 * 1024 * 1024;
  884. break;
  885. case SNB_GMCH_GMS_STOLEN_224M:
  886. stolen = 224 * 1024 * 1024;
  887. break;
  888. case SNB_GMCH_GMS_STOLEN_256M:
  889. stolen = 256 * 1024 * 1024;
  890. break;
  891. case SNB_GMCH_GMS_STOLEN_288M:
  892. stolen = 288 * 1024 * 1024;
  893. break;
  894. case SNB_GMCH_GMS_STOLEN_320M:
  895. stolen = 320 * 1024 * 1024;
  896. break;
  897. case SNB_GMCH_GMS_STOLEN_352M:
  898. stolen = 352 * 1024 * 1024;
  899. break;
  900. case SNB_GMCH_GMS_STOLEN_384M:
  901. stolen = 384 * 1024 * 1024;
  902. break;
  903. case SNB_GMCH_GMS_STOLEN_416M:
  904. stolen = 416 * 1024 * 1024;
  905. break;
  906. case SNB_GMCH_GMS_STOLEN_448M:
  907. stolen = 448 * 1024 * 1024;
  908. break;
  909. case SNB_GMCH_GMS_STOLEN_480M:
  910. stolen = 480 * 1024 * 1024;
  911. break;
  912. case SNB_GMCH_GMS_STOLEN_512M:
  913. stolen = 512 * 1024 * 1024;
  914. break;
  915. default:
  916. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  917. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  918. return -1;
  919. }
  920. } else {
  921. switch (tmp & INTEL_GMCH_GMS_MASK) {
  922. case INTEL_855_GMCH_GMS_DISABLED:
  923. DRM_ERROR("video memory is disabled\n");
  924. return -1;
  925. case INTEL_855_GMCH_GMS_STOLEN_1M:
  926. stolen = 1 * 1024 * 1024;
  927. break;
  928. case INTEL_855_GMCH_GMS_STOLEN_4M:
  929. stolen = 4 * 1024 * 1024;
  930. break;
  931. case INTEL_855_GMCH_GMS_STOLEN_8M:
  932. stolen = 8 * 1024 * 1024;
  933. break;
  934. case INTEL_855_GMCH_GMS_STOLEN_16M:
  935. stolen = 16 * 1024 * 1024;
  936. break;
  937. case INTEL_855_GMCH_GMS_STOLEN_32M:
  938. stolen = 32 * 1024 * 1024;
  939. break;
  940. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  941. stolen = 48 * 1024 * 1024;
  942. break;
  943. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  944. stolen = 64 * 1024 * 1024;
  945. break;
  946. case INTEL_GMCH_GMS_STOLEN_128M:
  947. stolen = 128 * 1024 * 1024;
  948. break;
  949. case INTEL_GMCH_GMS_STOLEN_256M:
  950. stolen = 256 * 1024 * 1024;
  951. break;
  952. case INTEL_GMCH_GMS_STOLEN_96M:
  953. stolen = 96 * 1024 * 1024;
  954. break;
  955. case INTEL_GMCH_GMS_STOLEN_160M:
  956. stolen = 160 * 1024 * 1024;
  957. break;
  958. case INTEL_GMCH_GMS_STOLEN_224M:
  959. stolen = 224 * 1024 * 1024;
  960. break;
  961. case INTEL_GMCH_GMS_STOLEN_352M:
  962. stolen = 352 * 1024 * 1024;
  963. break;
  964. default:
  965. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  966. tmp & INTEL_GMCH_GMS_MASK);
  967. return -1;
  968. }
  969. }
  970. *preallocated_size = stolen - overhead;
  971. *start = overhead;
  972. return 0;
  973. }
  974. #define PTE_ADDRESS_MASK 0xfffff000
  975. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  976. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  977. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  978. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  979. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  980. #define PTE_VALID (1 << 0)
  981. /**
  982. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  983. * @dev: drm device
  984. * @gtt_addr: address to translate
  985. *
  986. * Some chip functions require allocations from stolen space but need the
  987. * physical address of the memory in question. We use this routine
  988. * to get a physical address suitable for register programming from a given
  989. * GTT address.
  990. */
  991. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  992. unsigned long gtt_addr)
  993. {
  994. unsigned long *gtt;
  995. unsigned long entry, phys;
  996. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  997. int gtt_offset, gtt_size;
  998. if (IS_I965G(dev)) {
  999. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1000. gtt_offset = 2*1024*1024;
  1001. gtt_size = 2*1024*1024;
  1002. } else {
  1003. gtt_offset = 512*1024;
  1004. gtt_size = 512*1024;
  1005. }
  1006. } else {
  1007. gtt_bar = 3;
  1008. gtt_offset = 0;
  1009. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1010. }
  1011. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1012. gtt_size);
  1013. if (!gtt) {
  1014. DRM_ERROR("ioremap of GTT failed\n");
  1015. return 0;
  1016. }
  1017. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1018. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1019. /* Mask out these reserved bits on this hardware. */
  1020. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1021. IS_I945G(dev) || IS_I945GM(dev)) {
  1022. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1023. }
  1024. /* If it's not a mapping type we know, then bail. */
  1025. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1026. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1027. iounmap(gtt);
  1028. return 0;
  1029. }
  1030. if (!(entry & PTE_VALID)) {
  1031. DRM_ERROR("bad GTT entry in stolen space\n");
  1032. iounmap(gtt);
  1033. return 0;
  1034. }
  1035. iounmap(gtt);
  1036. phys =(entry & PTE_ADDRESS_MASK) |
  1037. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1038. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1039. return phys;
  1040. }
  1041. static void i915_warn_stolen(struct drm_device *dev)
  1042. {
  1043. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1044. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1045. }
  1046. static void i915_setup_compression(struct drm_device *dev, int size)
  1047. {
  1048. struct drm_i915_private *dev_priv = dev->dev_private;
  1049. struct drm_mm_node *compressed_fb, *compressed_llb;
  1050. unsigned long cfb_base;
  1051. unsigned long ll_base = 0;
  1052. /* Leave 1M for line length buffer & misc. */
  1053. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1054. if (!compressed_fb) {
  1055. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1056. i915_warn_stolen(dev);
  1057. return;
  1058. }
  1059. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1060. if (!compressed_fb) {
  1061. i915_warn_stolen(dev);
  1062. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1063. return;
  1064. }
  1065. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1066. if (!cfb_base) {
  1067. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1068. drm_mm_put_block(compressed_fb);
  1069. }
  1070. if (!IS_GM45(dev)) {
  1071. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1072. 4096, 0);
  1073. if (!compressed_llb) {
  1074. i915_warn_stolen(dev);
  1075. return;
  1076. }
  1077. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1078. if (!compressed_llb) {
  1079. i915_warn_stolen(dev);
  1080. return;
  1081. }
  1082. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1083. if (!ll_base) {
  1084. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1085. drm_mm_put_block(compressed_fb);
  1086. drm_mm_put_block(compressed_llb);
  1087. }
  1088. }
  1089. dev_priv->cfb_size = size;
  1090. intel_disable_fbc(dev);
  1091. dev_priv->compressed_fb = compressed_fb;
  1092. if (IS_GM45(dev)) {
  1093. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1094. } else {
  1095. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1096. I915_WRITE(FBC_LL_BASE, ll_base);
  1097. dev_priv->compressed_llb = compressed_llb;
  1098. }
  1099. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1100. ll_base, size >> 20);
  1101. }
  1102. static void i915_cleanup_compression(struct drm_device *dev)
  1103. {
  1104. struct drm_i915_private *dev_priv = dev->dev_private;
  1105. drm_mm_put_block(dev_priv->compressed_fb);
  1106. if (!IS_GM45(dev))
  1107. drm_mm_put_block(dev_priv->compressed_llb);
  1108. }
  1109. /* true = enable decode, false = disable decoder */
  1110. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1111. {
  1112. struct drm_device *dev = cookie;
  1113. intel_modeset_vga_set_state(dev, state);
  1114. if (state)
  1115. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1116. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1117. else
  1118. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1119. }
  1120. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1121. {
  1122. struct drm_device *dev = pci_get_drvdata(pdev);
  1123. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1124. if (state == VGA_SWITCHEROO_ON) {
  1125. printk(KERN_INFO "i915: switched off\n");
  1126. /* i915 resume handler doesn't set to D0 */
  1127. pci_set_power_state(dev->pdev, PCI_D0);
  1128. i915_resume(dev);
  1129. } else {
  1130. printk(KERN_ERR "i915: switched off\n");
  1131. i915_suspend(dev, pmm);
  1132. }
  1133. }
  1134. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1135. {
  1136. struct drm_device *dev = pci_get_drvdata(pdev);
  1137. bool can_switch;
  1138. spin_lock(&dev->count_lock);
  1139. can_switch = (dev->open_count == 0);
  1140. spin_unlock(&dev->count_lock);
  1141. return can_switch;
  1142. }
  1143. static int i915_load_modeset_init(struct drm_device *dev,
  1144. unsigned long prealloc_start,
  1145. unsigned long prealloc_size,
  1146. unsigned long agp_size)
  1147. {
  1148. struct drm_i915_private *dev_priv = dev->dev_private;
  1149. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1150. int ret = 0;
  1151. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1152. 0xff000000;
  1153. /* Basic memrange allocator for stolen space (aka vram) */
  1154. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1155. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1156. /* We're off and running w/KMS */
  1157. dev_priv->mm.suspended = 0;
  1158. /* Let GEM Manage from end of prealloc space to end of aperture.
  1159. *
  1160. * However, leave one page at the end still bound to the scratch page.
  1161. * There are a number of places where the hardware apparently
  1162. * prefetches past the end of the object, and we've seen multiple
  1163. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1164. * at the last page of the aperture. One page should be enough to
  1165. * keep any prefetching inside of the aperture.
  1166. */
  1167. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1168. mutex_lock(&dev->struct_mutex);
  1169. ret = i915_gem_init_ringbuffer(dev);
  1170. mutex_unlock(&dev->struct_mutex);
  1171. if (ret)
  1172. goto out;
  1173. /* Try to set up FBC with a reasonable compressed buffer size */
  1174. if (I915_HAS_FBC(dev) && i915_powersave) {
  1175. int cfb_size;
  1176. /* Try to get an 8M buffer... */
  1177. if (prealloc_size > (9*1024*1024))
  1178. cfb_size = 8*1024*1024;
  1179. else /* fall back to 7/8 of the stolen space */
  1180. cfb_size = prealloc_size * 7 / 8;
  1181. i915_setup_compression(dev, cfb_size);
  1182. }
  1183. /* Allow hardware batchbuffers unless told otherwise.
  1184. */
  1185. dev_priv->allow_batchbuffer = 1;
  1186. ret = intel_init_bios(dev);
  1187. if (ret)
  1188. DRM_INFO("failed to find VBIOS tables\n");
  1189. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1190. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1191. if (ret)
  1192. goto destroy_ringbuffer;
  1193. ret = vga_switcheroo_register_client(dev->pdev,
  1194. i915_switcheroo_set_state,
  1195. i915_switcheroo_can_switch);
  1196. if (ret)
  1197. goto destroy_ringbuffer;
  1198. /* IIR "flip pending" bit means done if this bit is set */
  1199. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1200. dev_priv->flip_pending_is_done = true;
  1201. intel_modeset_init(dev);
  1202. ret = drm_irq_install(dev);
  1203. if (ret)
  1204. goto destroy_ringbuffer;
  1205. /* Always safe in the mode setting case. */
  1206. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1207. dev->vblank_disable_allowed = 1;
  1208. /*
  1209. * Initialize the hardware status page IRQ location.
  1210. */
  1211. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1212. intel_fbdev_init(dev);
  1213. drm_kms_helper_poll_init(dev);
  1214. return 0;
  1215. destroy_ringbuffer:
  1216. mutex_lock(&dev->struct_mutex);
  1217. i915_gem_cleanup_ringbuffer(dev);
  1218. mutex_unlock(&dev->struct_mutex);
  1219. out:
  1220. return ret;
  1221. }
  1222. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1223. {
  1224. struct drm_i915_master_private *master_priv;
  1225. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1226. if (!master_priv)
  1227. return -ENOMEM;
  1228. master->driver_priv = master_priv;
  1229. return 0;
  1230. }
  1231. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1232. {
  1233. struct drm_i915_master_private *master_priv = master->driver_priv;
  1234. if (!master_priv)
  1235. return;
  1236. kfree(master_priv);
  1237. master->driver_priv = NULL;
  1238. }
  1239. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1240. {
  1241. drm_i915_private_t *dev_priv = dev->dev_private;
  1242. u32 tmp;
  1243. tmp = I915_READ(CLKCFG);
  1244. switch (tmp & CLKCFG_FSB_MASK) {
  1245. case CLKCFG_FSB_533:
  1246. dev_priv->fsb_freq = 533; /* 133*4 */
  1247. break;
  1248. case CLKCFG_FSB_800:
  1249. dev_priv->fsb_freq = 800; /* 200*4 */
  1250. break;
  1251. case CLKCFG_FSB_667:
  1252. dev_priv->fsb_freq = 667; /* 167*4 */
  1253. break;
  1254. case CLKCFG_FSB_400:
  1255. dev_priv->fsb_freq = 400; /* 100*4 */
  1256. break;
  1257. }
  1258. switch (tmp & CLKCFG_MEM_MASK) {
  1259. case CLKCFG_MEM_533:
  1260. dev_priv->mem_freq = 533;
  1261. break;
  1262. case CLKCFG_MEM_667:
  1263. dev_priv->mem_freq = 667;
  1264. break;
  1265. case CLKCFG_MEM_800:
  1266. dev_priv->mem_freq = 800;
  1267. break;
  1268. }
  1269. /* detect pineview DDR3 setting */
  1270. tmp = I915_READ(CSHRDDR3CTL);
  1271. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1272. }
  1273. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1274. {
  1275. drm_i915_private_t *dev_priv = dev->dev_private;
  1276. u16 ddrpll, csipll;
  1277. ddrpll = I915_READ16(DDRMPLL1);
  1278. csipll = I915_READ16(CSIPLL0);
  1279. switch (ddrpll & 0xff) {
  1280. case 0xc:
  1281. dev_priv->mem_freq = 800;
  1282. break;
  1283. case 0x10:
  1284. dev_priv->mem_freq = 1066;
  1285. break;
  1286. case 0x14:
  1287. dev_priv->mem_freq = 1333;
  1288. break;
  1289. case 0x18:
  1290. dev_priv->mem_freq = 1600;
  1291. break;
  1292. default:
  1293. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1294. ddrpll & 0xff);
  1295. dev_priv->mem_freq = 0;
  1296. break;
  1297. }
  1298. dev_priv->r_t = dev_priv->mem_freq;
  1299. switch (csipll & 0x3ff) {
  1300. case 0x00c:
  1301. dev_priv->fsb_freq = 3200;
  1302. break;
  1303. case 0x00e:
  1304. dev_priv->fsb_freq = 3733;
  1305. break;
  1306. case 0x010:
  1307. dev_priv->fsb_freq = 4266;
  1308. break;
  1309. case 0x012:
  1310. dev_priv->fsb_freq = 4800;
  1311. break;
  1312. case 0x014:
  1313. dev_priv->fsb_freq = 5333;
  1314. break;
  1315. case 0x016:
  1316. dev_priv->fsb_freq = 5866;
  1317. break;
  1318. case 0x018:
  1319. dev_priv->fsb_freq = 6400;
  1320. break;
  1321. default:
  1322. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1323. csipll & 0x3ff);
  1324. dev_priv->fsb_freq = 0;
  1325. break;
  1326. }
  1327. if (dev_priv->fsb_freq == 3200) {
  1328. dev_priv->c_m = 0;
  1329. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1330. dev_priv->c_m = 1;
  1331. } else {
  1332. dev_priv->c_m = 2;
  1333. }
  1334. }
  1335. struct v_table {
  1336. u8 vid;
  1337. unsigned long vd; /* in .1 mil */
  1338. unsigned long vm; /* in .1 mil */
  1339. u8 pvid;
  1340. };
  1341. static struct v_table v_table[] = {
  1342. { 0, 16125, 15000, 0x7f, },
  1343. { 1, 16000, 14875, 0x7e, },
  1344. { 2, 15875, 14750, 0x7d, },
  1345. { 3, 15750, 14625, 0x7c, },
  1346. { 4, 15625, 14500, 0x7b, },
  1347. { 5, 15500, 14375, 0x7a, },
  1348. { 6, 15375, 14250, 0x79, },
  1349. { 7, 15250, 14125, 0x78, },
  1350. { 8, 15125, 14000, 0x77, },
  1351. { 9, 15000, 13875, 0x76, },
  1352. { 10, 14875, 13750, 0x75, },
  1353. { 11, 14750, 13625, 0x74, },
  1354. { 12, 14625, 13500, 0x73, },
  1355. { 13, 14500, 13375, 0x72, },
  1356. { 14, 14375, 13250, 0x71, },
  1357. { 15, 14250, 13125, 0x70, },
  1358. { 16, 14125, 13000, 0x6f, },
  1359. { 17, 14000, 12875, 0x6e, },
  1360. { 18, 13875, 12750, 0x6d, },
  1361. { 19, 13750, 12625, 0x6c, },
  1362. { 20, 13625, 12500, 0x6b, },
  1363. { 21, 13500, 12375, 0x6a, },
  1364. { 22, 13375, 12250, 0x69, },
  1365. { 23, 13250, 12125, 0x68, },
  1366. { 24, 13125, 12000, 0x67, },
  1367. { 25, 13000, 11875, 0x66, },
  1368. { 26, 12875, 11750, 0x65, },
  1369. { 27, 12750, 11625, 0x64, },
  1370. { 28, 12625, 11500, 0x63, },
  1371. { 29, 12500, 11375, 0x62, },
  1372. { 30, 12375, 11250, 0x61, },
  1373. { 31, 12250, 11125, 0x60, },
  1374. { 32, 12125, 11000, 0x5f, },
  1375. { 33, 12000, 10875, 0x5e, },
  1376. { 34, 11875, 10750, 0x5d, },
  1377. { 35, 11750, 10625, 0x5c, },
  1378. { 36, 11625, 10500, 0x5b, },
  1379. { 37, 11500, 10375, 0x5a, },
  1380. { 38, 11375, 10250, 0x59, },
  1381. { 39, 11250, 10125, 0x58, },
  1382. { 40, 11125, 10000, 0x57, },
  1383. { 41, 11000, 9875, 0x56, },
  1384. { 42, 10875, 9750, 0x55, },
  1385. { 43, 10750, 9625, 0x54, },
  1386. { 44, 10625, 9500, 0x53, },
  1387. { 45, 10500, 9375, 0x52, },
  1388. { 46, 10375, 9250, 0x51, },
  1389. { 47, 10250, 9125, 0x50, },
  1390. { 48, 10125, 9000, 0x4f, },
  1391. { 49, 10000, 8875, 0x4e, },
  1392. { 50, 9875, 8750, 0x4d, },
  1393. { 51, 9750, 8625, 0x4c, },
  1394. { 52, 9625, 8500, 0x4b, },
  1395. { 53, 9500, 8375, 0x4a, },
  1396. { 54, 9375, 8250, 0x49, },
  1397. { 55, 9250, 8125, 0x48, },
  1398. { 56, 9125, 8000, 0x47, },
  1399. { 57, 9000, 7875, 0x46, },
  1400. { 58, 8875, 7750, 0x45, },
  1401. { 59, 8750, 7625, 0x44, },
  1402. { 60, 8625, 7500, 0x43, },
  1403. { 61, 8500, 7375, 0x42, },
  1404. { 62, 8375, 7250, 0x41, },
  1405. { 63, 8250, 7125, 0x40, },
  1406. { 64, 8125, 7000, 0x3f, },
  1407. { 65, 8000, 6875, 0x3e, },
  1408. { 66, 7875, 6750, 0x3d, },
  1409. { 67, 7750, 6625, 0x3c, },
  1410. { 68, 7625, 6500, 0x3b, },
  1411. { 69, 7500, 6375, 0x3a, },
  1412. { 70, 7375, 6250, 0x39, },
  1413. { 71, 7250, 6125, 0x38, },
  1414. { 72, 7125, 6000, 0x37, },
  1415. { 73, 7000, 5875, 0x36, },
  1416. { 74, 6875, 5750, 0x35, },
  1417. { 75, 6750, 5625, 0x34, },
  1418. { 76, 6625, 5500, 0x33, },
  1419. { 77, 6500, 5375, 0x32, },
  1420. { 78, 6375, 5250, 0x31, },
  1421. { 79, 6250, 5125, 0x30, },
  1422. { 80, 6125, 5000, 0x2f, },
  1423. { 81, 6000, 4875, 0x2e, },
  1424. { 82, 5875, 4750, 0x2d, },
  1425. { 83, 5750, 4625, 0x2c, },
  1426. { 84, 5625, 4500, 0x2b, },
  1427. { 85, 5500, 4375, 0x2a, },
  1428. { 86, 5375, 4250, 0x29, },
  1429. { 87, 5250, 4125, 0x28, },
  1430. { 88, 5125, 4000, 0x27, },
  1431. { 89, 5000, 3875, 0x26, },
  1432. { 90, 4875, 3750, 0x25, },
  1433. { 91, 4750, 3625, 0x24, },
  1434. { 92, 4625, 3500, 0x23, },
  1435. { 93, 4500, 3375, 0x22, },
  1436. { 94, 4375, 3250, 0x21, },
  1437. { 95, 4250, 3125, 0x20, },
  1438. { 96, 4125, 3000, 0x1f, },
  1439. { 97, 4125, 3000, 0x1e, },
  1440. { 98, 4125, 3000, 0x1d, },
  1441. { 99, 4125, 3000, 0x1c, },
  1442. { 100, 4125, 3000, 0x1b, },
  1443. { 101, 4125, 3000, 0x1a, },
  1444. { 102, 4125, 3000, 0x19, },
  1445. { 103, 4125, 3000, 0x18, },
  1446. { 104, 4125, 3000, 0x17, },
  1447. { 105, 4125, 3000, 0x16, },
  1448. { 106, 4125, 3000, 0x15, },
  1449. { 107, 4125, 3000, 0x14, },
  1450. { 108, 4125, 3000, 0x13, },
  1451. { 109, 4125, 3000, 0x12, },
  1452. { 110, 4125, 3000, 0x11, },
  1453. { 111, 4125, 3000, 0x10, },
  1454. { 112, 4125, 3000, 0x0f, },
  1455. { 113, 4125, 3000, 0x0e, },
  1456. { 114, 4125, 3000, 0x0d, },
  1457. { 115, 4125, 3000, 0x0c, },
  1458. { 116, 4125, 3000, 0x0b, },
  1459. { 117, 4125, 3000, 0x0a, },
  1460. { 118, 4125, 3000, 0x09, },
  1461. { 119, 4125, 3000, 0x08, },
  1462. { 120, 1125, 0, 0x07, },
  1463. { 121, 1000, 0, 0x06, },
  1464. { 122, 875, 0, 0x05, },
  1465. { 123, 750, 0, 0x04, },
  1466. { 124, 625, 0, 0x03, },
  1467. { 125, 500, 0, 0x02, },
  1468. { 126, 375, 0, 0x01, },
  1469. { 127, 0, 0, 0x00, },
  1470. };
  1471. struct cparams {
  1472. int i;
  1473. int t;
  1474. int m;
  1475. int c;
  1476. };
  1477. static struct cparams cparams[] = {
  1478. { 1, 1333, 301, 28664 },
  1479. { 1, 1066, 294, 24460 },
  1480. { 1, 800, 294, 25192 },
  1481. { 0, 1333, 276, 27605 },
  1482. { 0, 1066, 276, 27605 },
  1483. { 0, 800, 231, 23784 },
  1484. };
  1485. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1486. {
  1487. u64 total_count, diff, ret;
  1488. u32 count1, count2, count3, m = 0, c = 0;
  1489. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1490. int i;
  1491. diff1 = now - dev_priv->last_time1;
  1492. count1 = I915_READ(DMIEC);
  1493. count2 = I915_READ(DDREC);
  1494. count3 = I915_READ(CSIEC);
  1495. total_count = count1 + count2 + count3;
  1496. /* FIXME: handle per-counter overflow */
  1497. if (total_count < dev_priv->last_count1) {
  1498. diff = ~0UL - dev_priv->last_count1;
  1499. diff += total_count;
  1500. } else {
  1501. diff = total_count - dev_priv->last_count1;
  1502. }
  1503. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1504. if (cparams[i].i == dev_priv->c_m &&
  1505. cparams[i].t == dev_priv->r_t) {
  1506. m = cparams[i].m;
  1507. c = cparams[i].c;
  1508. break;
  1509. }
  1510. }
  1511. div_u64(diff, diff1);
  1512. ret = ((m * diff) + c);
  1513. div_u64(ret, 10);
  1514. dev_priv->last_count1 = total_count;
  1515. dev_priv->last_time1 = now;
  1516. return ret;
  1517. }
  1518. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1519. {
  1520. unsigned long m, x, b;
  1521. u32 tsfs;
  1522. tsfs = I915_READ(TSFS);
  1523. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1524. x = I915_READ8(TR1);
  1525. b = tsfs & TSFS_INTR_MASK;
  1526. return ((m * x) / 127) - b;
  1527. }
  1528. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1529. {
  1530. unsigned long val = 0;
  1531. int i;
  1532. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1533. if (v_table[i].pvid == pxvid) {
  1534. if (IS_MOBILE(dev_priv->dev))
  1535. val = v_table[i].vm;
  1536. else
  1537. val = v_table[i].vd;
  1538. }
  1539. }
  1540. return val;
  1541. }
  1542. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1543. {
  1544. struct timespec now, diff1;
  1545. u64 diff;
  1546. unsigned long diffms;
  1547. u32 count;
  1548. getrawmonotonic(&now);
  1549. diff1 = timespec_sub(now, dev_priv->last_time2);
  1550. /* Don't divide by 0 */
  1551. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1552. if (!diffms)
  1553. return;
  1554. count = I915_READ(GFXEC);
  1555. if (count < dev_priv->last_count2) {
  1556. diff = ~0UL - dev_priv->last_count2;
  1557. diff += count;
  1558. } else {
  1559. diff = count - dev_priv->last_count2;
  1560. }
  1561. dev_priv->last_count2 = count;
  1562. dev_priv->last_time2 = now;
  1563. /* More magic constants... */
  1564. diff = diff * 1181;
  1565. div_u64(diff, diffms * 10);
  1566. dev_priv->gfx_power = diff;
  1567. }
  1568. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1569. {
  1570. unsigned long t, corr, state1, corr2, state2;
  1571. u32 pxvid, ext_v;
  1572. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1573. pxvid = (pxvid >> 24) & 0x7f;
  1574. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1575. state1 = ext_v;
  1576. t = i915_mch_val(dev_priv);
  1577. /* Revel in the empirically derived constants */
  1578. /* Correction factor in 1/100000 units */
  1579. if (t > 80)
  1580. corr = ((t * 2349) + 135940);
  1581. else if (t >= 50)
  1582. corr = ((t * 964) + 29317);
  1583. else /* < 50 */
  1584. corr = ((t * 301) + 1004);
  1585. corr = corr * ((150142 * state1) / 10000 - 78642);
  1586. corr /= 100000;
  1587. corr2 = (corr * dev_priv->corr);
  1588. state2 = (corr2 * state1) / 10000;
  1589. state2 /= 100; /* convert to mW */
  1590. i915_update_gfx_val(dev_priv);
  1591. return dev_priv->gfx_power + state2;
  1592. }
  1593. /* Global for IPS driver to get at the current i915 device */
  1594. static struct drm_i915_private *i915_mch_dev;
  1595. /*
  1596. * Lock protecting IPS related data structures
  1597. * - i915_mch_dev
  1598. * - dev_priv->max_delay
  1599. * - dev_priv->min_delay
  1600. * - dev_priv->fmax
  1601. * - dev_priv->gpu_busy
  1602. */
  1603. DEFINE_SPINLOCK(mchdev_lock);
  1604. /**
  1605. * i915_read_mch_val - return value for IPS use
  1606. *
  1607. * Calculate and return a value for the IPS driver to use when deciding whether
  1608. * we have thermal and power headroom to increase CPU or GPU power budget.
  1609. */
  1610. unsigned long i915_read_mch_val(void)
  1611. {
  1612. struct drm_i915_private *dev_priv;
  1613. unsigned long chipset_val, graphics_val, ret = 0;
  1614. spin_lock(&mchdev_lock);
  1615. if (!i915_mch_dev)
  1616. goto out_unlock;
  1617. dev_priv = i915_mch_dev;
  1618. chipset_val = i915_chipset_val(dev_priv);
  1619. graphics_val = i915_gfx_val(dev_priv);
  1620. ret = chipset_val + graphics_val;
  1621. out_unlock:
  1622. spin_unlock(&mchdev_lock);
  1623. return ret;
  1624. }
  1625. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1626. /**
  1627. * i915_gpu_raise - raise GPU frequency limit
  1628. *
  1629. * Raise the limit; IPS indicates we have thermal headroom.
  1630. */
  1631. bool i915_gpu_raise(void)
  1632. {
  1633. struct drm_i915_private *dev_priv;
  1634. bool ret = true;
  1635. spin_lock(&mchdev_lock);
  1636. if (!i915_mch_dev) {
  1637. ret = false;
  1638. goto out_unlock;
  1639. }
  1640. dev_priv = i915_mch_dev;
  1641. if (dev_priv->max_delay > dev_priv->fmax)
  1642. dev_priv->max_delay--;
  1643. out_unlock:
  1644. spin_unlock(&mchdev_lock);
  1645. return ret;
  1646. }
  1647. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1648. /**
  1649. * i915_gpu_lower - lower GPU frequency limit
  1650. *
  1651. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1652. * frequency maximum.
  1653. */
  1654. bool i915_gpu_lower(void)
  1655. {
  1656. struct drm_i915_private *dev_priv;
  1657. bool ret = true;
  1658. spin_lock(&mchdev_lock);
  1659. if (!i915_mch_dev) {
  1660. ret = false;
  1661. goto out_unlock;
  1662. }
  1663. dev_priv = i915_mch_dev;
  1664. if (dev_priv->max_delay < dev_priv->min_delay)
  1665. dev_priv->max_delay++;
  1666. out_unlock:
  1667. spin_unlock(&mchdev_lock);
  1668. return ret;
  1669. }
  1670. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1671. /**
  1672. * i915_gpu_busy - indicate GPU business to IPS
  1673. *
  1674. * Tell the IPS driver whether or not the GPU is busy.
  1675. */
  1676. bool i915_gpu_busy(void)
  1677. {
  1678. struct drm_i915_private *dev_priv;
  1679. bool ret = false;
  1680. spin_lock(&mchdev_lock);
  1681. if (!i915_mch_dev)
  1682. goto out_unlock;
  1683. dev_priv = i915_mch_dev;
  1684. ret = dev_priv->busy;
  1685. out_unlock:
  1686. spin_unlock(&mchdev_lock);
  1687. return ret;
  1688. }
  1689. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1690. /**
  1691. * i915_gpu_turbo_disable - disable graphics turbo
  1692. *
  1693. * Disable graphics turbo by resetting the max frequency and setting the
  1694. * current frequency to the default.
  1695. */
  1696. bool i915_gpu_turbo_disable(void)
  1697. {
  1698. struct drm_i915_private *dev_priv;
  1699. bool ret = true;
  1700. spin_lock(&mchdev_lock);
  1701. if (!i915_mch_dev) {
  1702. ret = false;
  1703. goto out_unlock;
  1704. }
  1705. dev_priv = i915_mch_dev;
  1706. dev_priv->max_delay = dev_priv->fstart;
  1707. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1708. ret = false;
  1709. out_unlock:
  1710. spin_unlock(&mchdev_lock);
  1711. return ret;
  1712. }
  1713. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1714. /**
  1715. * i915_driver_load - setup chip and create an initial config
  1716. * @dev: DRM device
  1717. * @flags: startup flags
  1718. *
  1719. * The driver load routine has to do several things:
  1720. * - drive output discovery via intel_modeset_init()
  1721. * - initialize the memory manager
  1722. * - allocate initial config memory
  1723. * - setup the DRM framebuffer with the allocated memory
  1724. */
  1725. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1726. {
  1727. struct drm_i915_private *dev_priv;
  1728. resource_size_t base, size;
  1729. int ret = 0, mmio_bar;
  1730. uint32_t agp_size, prealloc_size, prealloc_start;
  1731. /* i915 has 4 more counters */
  1732. dev->counters += 4;
  1733. dev->types[6] = _DRM_STAT_IRQ;
  1734. dev->types[7] = _DRM_STAT_PRIMARY;
  1735. dev->types[8] = _DRM_STAT_SECONDARY;
  1736. dev->types[9] = _DRM_STAT_DMA;
  1737. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1738. if (dev_priv == NULL)
  1739. return -ENOMEM;
  1740. dev->dev_private = (void *)dev_priv;
  1741. dev_priv->dev = dev;
  1742. dev_priv->info = (struct intel_device_info *) flags;
  1743. /* Add register map (needed for suspend/resume) */
  1744. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1745. base = drm_get_resource_start(dev, mmio_bar);
  1746. size = drm_get_resource_len(dev, mmio_bar);
  1747. if (i915_get_bridge_dev(dev)) {
  1748. ret = -EIO;
  1749. goto free_priv;
  1750. }
  1751. dev_priv->regs = ioremap(base, size);
  1752. if (!dev_priv->regs) {
  1753. DRM_ERROR("failed to map registers\n");
  1754. ret = -EIO;
  1755. goto put_bridge;
  1756. }
  1757. dev_priv->mm.gtt_mapping =
  1758. io_mapping_create_wc(dev->agp->base,
  1759. dev->agp->agp_info.aper_size * 1024*1024);
  1760. if (dev_priv->mm.gtt_mapping == NULL) {
  1761. ret = -EIO;
  1762. goto out_rmmap;
  1763. }
  1764. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1765. * one would think, because the kernel disables PAT on first
  1766. * generation Core chips because WC PAT gets overridden by a UC
  1767. * MTRR if present. Even if a UC MTRR isn't present.
  1768. */
  1769. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1770. dev->agp->agp_info.aper_size *
  1771. 1024 * 1024,
  1772. MTRR_TYPE_WRCOMB, 1);
  1773. if (dev_priv->mm.gtt_mtrr < 0) {
  1774. DRM_INFO("MTRR allocation failed. Graphics "
  1775. "performance may suffer.\n");
  1776. }
  1777. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1778. if (ret)
  1779. goto out_iomapfree;
  1780. dev_priv->wq = create_singlethread_workqueue("i915");
  1781. if (dev_priv->wq == NULL) {
  1782. DRM_ERROR("Failed to create our workqueue.\n");
  1783. ret = -ENOMEM;
  1784. goto out_iomapfree;
  1785. }
  1786. /* enable GEM by default */
  1787. dev_priv->has_gem = 1;
  1788. if (prealloc_size > agp_size * 3 / 4) {
  1789. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1790. "memory stolen.\n",
  1791. prealloc_size / 1024, agp_size / 1024);
  1792. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1793. "updating the BIOS to fix).\n");
  1794. dev_priv->has_gem = 0;
  1795. }
  1796. if (dev_priv->has_gem == 0 &&
  1797. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1798. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1799. ret = -ENODEV;
  1800. goto out_iomapfree;
  1801. }
  1802. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1803. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1804. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1805. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1806. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1807. }
  1808. /* Try to make sure MCHBAR is enabled before poking at it */
  1809. intel_setup_mchbar(dev);
  1810. i915_gem_load(dev);
  1811. /* Init HWS */
  1812. if (!I915_NEED_GFX_HWS(dev)) {
  1813. ret = i915_init_phys_hws(dev);
  1814. if (ret != 0)
  1815. goto out_workqueue_free;
  1816. }
  1817. if (IS_PINEVIEW(dev))
  1818. i915_pineview_get_mem_freq(dev);
  1819. else if (IS_IRONLAKE(dev))
  1820. i915_ironlake_get_mem_freq(dev);
  1821. /* On the 945G/GM, the chipset reports the MSI capability on the
  1822. * integrated graphics even though the support isn't actually there
  1823. * according to the published specs. It doesn't appear to function
  1824. * correctly in testing on 945G.
  1825. * This may be a side effect of MSI having been made available for PEG
  1826. * and the registers being closely associated.
  1827. *
  1828. * According to chipset errata, on the 965GM, MSI interrupts may
  1829. * be lost or delayed, but we use them anyways to avoid
  1830. * stuck interrupts on some machines.
  1831. */
  1832. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1833. pci_enable_msi(dev->pdev);
  1834. spin_lock_init(&dev_priv->user_irq_lock);
  1835. spin_lock_init(&dev_priv->error_lock);
  1836. dev_priv->trace_irq_seqno = 0;
  1837. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1838. if (ret) {
  1839. (void) i915_driver_unload(dev);
  1840. return ret;
  1841. }
  1842. /* Start out suspended */
  1843. dev_priv->mm.suspended = 1;
  1844. intel_detect_pch(dev);
  1845. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1846. ret = i915_load_modeset_init(dev, prealloc_start,
  1847. prealloc_size, agp_size);
  1848. if (ret < 0) {
  1849. DRM_ERROR("failed to init modeset\n");
  1850. goto out_workqueue_free;
  1851. }
  1852. }
  1853. /* Must be done after probing outputs */
  1854. intel_opregion_init(dev, 0);
  1855. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1856. (unsigned long) dev);
  1857. spin_lock(&mchdev_lock);
  1858. i915_mch_dev = dev_priv;
  1859. dev_priv->mchdev_lock = &mchdev_lock;
  1860. spin_unlock(&mchdev_lock);
  1861. return 0;
  1862. out_workqueue_free:
  1863. destroy_workqueue(dev_priv->wq);
  1864. out_iomapfree:
  1865. io_mapping_free(dev_priv->mm.gtt_mapping);
  1866. out_rmmap:
  1867. iounmap(dev_priv->regs);
  1868. put_bridge:
  1869. pci_dev_put(dev_priv->bridge_dev);
  1870. free_priv:
  1871. kfree(dev_priv);
  1872. return ret;
  1873. }
  1874. int i915_driver_unload(struct drm_device *dev)
  1875. {
  1876. struct drm_i915_private *dev_priv = dev->dev_private;
  1877. i915_destroy_error_state(dev);
  1878. spin_lock(&mchdev_lock);
  1879. i915_mch_dev = NULL;
  1880. spin_unlock(&mchdev_lock);
  1881. destroy_workqueue(dev_priv->wq);
  1882. del_timer_sync(&dev_priv->hangcheck_timer);
  1883. io_mapping_free(dev_priv->mm.gtt_mapping);
  1884. if (dev_priv->mm.gtt_mtrr >= 0) {
  1885. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1886. dev->agp->agp_info.aper_size * 1024 * 1024);
  1887. dev_priv->mm.gtt_mtrr = -1;
  1888. }
  1889. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1890. intel_modeset_cleanup(dev);
  1891. /*
  1892. * free the memory space allocated for the child device
  1893. * config parsed from VBT
  1894. */
  1895. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1896. kfree(dev_priv->child_dev);
  1897. dev_priv->child_dev = NULL;
  1898. dev_priv->child_dev_num = 0;
  1899. }
  1900. drm_irq_uninstall(dev);
  1901. vga_switcheroo_unregister_client(dev->pdev);
  1902. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1903. }
  1904. if (dev->pdev->msi_enabled)
  1905. pci_disable_msi(dev->pdev);
  1906. if (dev_priv->regs != NULL)
  1907. iounmap(dev_priv->regs);
  1908. intel_opregion_free(dev, 0);
  1909. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1910. i915_gem_free_all_phys_object(dev);
  1911. mutex_lock(&dev->struct_mutex);
  1912. i915_gem_cleanup_ringbuffer(dev);
  1913. mutex_unlock(&dev->struct_mutex);
  1914. if (I915_HAS_FBC(dev) && i915_powersave)
  1915. i915_cleanup_compression(dev);
  1916. drm_mm_takedown(&dev_priv->vram);
  1917. i915_gem_lastclose(dev);
  1918. intel_cleanup_overlay(dev);
  1919. }
  1920. intel_teardown_mchbar(dev);
  1921. pci_dev_put(dev_priv->bridge_dev);
  1922. kfree(dev->dev_private);
  1923. return 0;
  1924. }
  1925. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1926. {
  1927. struct drm_i915_file_private *i915_file_priv;
  1928. DRM_DEBUG_DRIVER("\n");
  1929. i915_file_priv = (struct drm_i915_file_private *)
  1930. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1931. if (!i915_file_priv)
  1932. return -ENOMEM;
  1933. file_priv->driver_priv = i915_file_priv;
  1934. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1935. return 0;
  1936. }
  1937. /**
  1938. * i915_driver_lastclose - clean up after all DRM clients have exited
  1939. * @dev: DRM device
  1940. *
  1941. * Take care of cleaning up after all DRM clients have exited. In the
  1942. * mode setting case, we want to restore the kernel's initial mode (just
  1943. * in case the last client left us in a bad state).
  1944. *
  1945. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1946. * and DMA structures, since the kernel won't be using them, and clea
  1947. * up any GEM state.
  1948. */
  1949. void i915_driver_lastclose(struct drm_device * dev)
  1950. {
  1951. drm_i915_private_t *dev_priv = dev->dev_private;
  1952. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1953. drm_fb_helper_restore();
  1954. vga_switcheroo_process_delayed_switch();
  1955. return;
  1956. }
  1957. i915_gem_lastclose(dev);
  1958. if (dev_priv->agp_heap)
  1959. i915_mem_takedown(&(dev_priv->agp_heap));
  1960. i915_dma_cleanup(dev);
  1961. }
  1962. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1963. {
  1964. drm_i915_private_t *dev_priv = dev->dev_private;
  1965. i915_gem_release(dev, file_priv);
  1966. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1967. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1968. }
  1969. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1970. {
  1971. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1972. kfree(i915_file_priv);
  1973. }
  1974. struct drm_ioctl_desc i915_ioctls[] = {
  1975. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1976. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1977. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1978. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1979. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1980. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1981. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1982. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1983. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1984. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1985. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1986. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1987. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1988. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1989. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1990. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1991. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1992. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1993. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1994. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1995. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1996. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1997. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1998. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1999. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2000. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2001. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  2002. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  2003. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  2004. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  2005. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  2006. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  2007. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  2008. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  2009. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  2010. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  2011. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  2012. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2013. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2014. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2015. };
  2016. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2017. /**
  2018. * Determine if the device really is AGP or not.
  2019. *
  2020. * All Intel graphics chipsets are treated as AGP, even if they are really
  2021. * PCI-e.
  2022. *
  2023. * \param dev The device to be tested.
  2024. *
  2025. * \returns
  2026. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2027. */
  2028. int i915_driver_device_is_agp(struct drm_device * dev)
  2029. {
  2030. return 1;
  2031. }