cm2xxx_3xxx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * OMAP2/3 CM module functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/delay.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include "iomap.h"
  20. #include "common.h"
  21. #include "cm.h"
  22. #include "cm2xxx_3xxx.h"
  23. #include "cm-regbits-24xx.h"
  24. #include "cm-regbits-34xx.h"
  25. /* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */
  26. #define DPLL_AUTOIDLE_DISABLE 0x0
  27. #define OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP 0x3
  28. /* CM_AUTOIDLE_PLL.AUTO_* bit values for APLLs (OMAP2xxx only) */
  29. #define OMAP2XXX_APLL_AUTOIDLE_DISABLE 0x0
  30. #define OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP 0x3
  31. static const u8 cm_idlest_offs[] = {
  32. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  33. };
  34. u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
  35. {
  36. return __raw_readl(cm_base + module + idx);
  37. }
  38. void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
  39. {
  40. __raw_writel(val, cm_base + module + idx);
  41. }
  42. /* Read-modify-write a register in a CM module. Caller must lock */
  43. u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  44. {
  45. u32 v;
  46. v = omap2_cm_read_mod_reg(module, idx);
  47. v &= ~mask;
  48. v |= bits;
  49. omap2_cm_write_mod_reg(v, module, idx);
  50. return v;
  51. }
  52. u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  53. {
  54. return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
  55. }
  56. u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  57. {
  58. return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  59. }
  60. /*
  61. *
  62. */
  63. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  64. {
  65. u32 v;
  66. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  67. v &= ~mask;
  68. v |= c << __ffs(mask);
  69. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  70. }
  71. bool omap2_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  72. {
  73. u32 v;
  74. bool ret = 0;
  75. BUG_ON(!cpu_is_omap24xx() && !cpu_is_omap34xx());
  76. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  77. v &= mask;
  78. v >>= __ffs(mask);
  79. if (cpu_is_omap24xx())
  80. ret = (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  81. else
  82. ret = (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  83. return ret;
  84. }
  85. void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  86. {
  87. _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  88. }
  89. void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  90. {
  91. _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  92. }
  93. void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  94. {
  95. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  96. }
  97. void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  98. {
  99. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  100. }
  101. void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  102. {
  103. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  104. }
  105. void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  106. {
  107. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  108. }
  109. /*
  110. * DPLL autoidle control
  111. */
  112. static void _omap2xxx_set_dpll_autoidle(u8 m)
  113. {
  114. u32 v;
  115. v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  116. v &= ~OMAP24XX_AUTO_DPLL_MASK;
  117. v |= m << OMAP24XX_AUTO_DPLL_SHIFT;
  118. omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
  119. }
  120. void omap2xxx_cm_set_dpll_disable_autoidle(void)
  121. {
  122. _omap2xxx_set_dpll_autoidle(OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP);
  123. }
  124. void omap2xxx_cm_set_dpll_auto_low_power_stop(void)
  125. {
  126. _omap2xxx_set_dpll_autoidle(DPLL_AUTOIDLE_DISABLE);
  127. }
  128. /*
  129. * APLL autoidle control
  130. */
  131. static void _omap2xxx_set_apll_autoidle(u8 m, u32 mask)
  132. {
  133. u32 v;
  134. v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  135. v &= ~mask;
  136. v |= m << __ffs(mask);
  137. omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
  138. }
  139. void omap2xxx_cm_set_apll54_disable_autoidle(void)
  140. {
  141. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
  142. OMAP24XX_AUTO_54M_MASK);
  143. }
  144. void omap2xxx_cm_set_apll54_auto_low_power_stop(void)
  145. {
  146. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
  147. OMAP24XX_AUTO_54M_MASK);
  148. }
  149. void omap2xxx_cm_set_apll96_disable_autoidle(void)
  150. {
  151. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
  152. OMAP24XX_AUTO_96M_MASK);
  153. }
  154. void omap2xxx_cm_set_apll96_auto_low_power_stop(void)
  155. {
  156. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
  157. OMAP24XX_AUTO_96M_MASK);
  158. }
  159. /*
  160. *
  161. */
  162. /**
  163. * omap2_cm_wait_idlest_ready - wait for a module to leave idle or standby
  164. * @prcm_mod: PRCM module offset
  165. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  166. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  167. *
  168. * XXX document
  169. */
  170. int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id, u8 idlest_shift)
  171. {
  172. int ena = 0, i = 0;
  173. u8 cm_idlest_reg;
  174. u32 mask;
  175. if (!idlest_id || (idlest_id > ARRAY_SIZE(cm_idlest_offs)))
  176. return -EINVAL;
  177. cm_idlest_reg = cm_idlest_offs[idlest_id - 1];
  178. mask = 1 << idlest_shift;
  179. if (cpu_is_omap24xx())
  180. ena = mask;
  181. else if (cpu_is_omap34xx())
  182. ena = 0;
  183. else
  184. BUG();
  185. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) & mask) == ena),
  186. MAX_MODULE_READY_TIME, i);
  187. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  188. }
  189. /*
  190. * Context save/restore code - OMAP3 only
  191. */
  192. #ifdef CONFIG_ARCH_OMAP3
  193. struct omap3_cm_regs {
  194. u32 iva2_cm_clksel1;
  195. u32 iva2_cm_clksel2;
  196. u32 cm_sysconfig;
  197. u32 sgx_cm_clksel;
  198. u32 dss_cm_clksel;
  199. u32 cam_cm_clksel;
  200. u32 per_cm_clksel;
  201. u32 emu_cm_clksel;
  202. u32 emu_cm_clkstctrl;
  203. u32 pll_cm_autoidle;
  204. u32 pll_cm_autoidle2;
  205. u32 pll_cm_clksel4;
  206. u32 pll_cm_clksel5;
  207. u32 pll_cm_clken2;
  208. u32 cm_polctrl;
  209. u32 iva2_cm_fclken;
  210. u32 iva2_cm_clken_pll;
  211. u32 core_cm_fclken1;
  212. u32 core_cm_fclken3;
  213. u32 sgx_cm_fclken;
  214. u32 wkup_cm_fclken;
  215. u32 dss_cm_fclken;
  216. u32 cam_cm_fclken;
  217. u32 per_cm_fclken;
  218. u32 usbhost_cm_fclken;
  219. u32 core_cm_iclken1;
  220. u32 core_cm_iclken2;
  221. u32 core_cm_iclken3;
  222. u32 sgx_cm_iclken;
  223. u32 wkup_cm_iclken;
  224. u32 dss_cm_iclken;
  225. u32 cam_cm_iclken;
  226. u32 per_cm_iclken;
  227. u32 usbhost_cm_iclken;
  228. u32 iva2_cm_autoidle2;
  229. u32 mpu_cm_autoidle2;
  230. u32 iva2_cm_clkstctrl;
  231. u32 mpu_cm_clkstctrl;
  232. u32 core_cm_clkstctrl;
  233. u32 sgx_cm_clkstctrl;
  234. u32 dss_cm_clkstctrl;
  235. u32 cam_cm_clkstctrl;
  236. u32 per_cm_clkstctrl;
  237. u32 neon_cm_clkstctrl;
  238. u32 usbhost_cm_clkstctrl;
  239. u32 core_cm_autoidle1;
  240. u32 core_cm_autoidle2;
  241. u32 core_cm_autoidle3;
  242. u32 wkup_cm_autoidle;
  243. u32 dss_cm_autoidle;
  244. u32 cam_cm_autoidle;
  245. u32 per_cm_autoidle;
  246. u32 usbhost_cm_autoidle;
  247. u32 sgx_cm_sleepdep;
  248. u32 dss_cm_sleepdep;
  249. u32 cam_cm_sleepdep;
  250. u32 per_cm_sleepdep;
  251. u32 usbhost_cm_sleepdep;
  252. u32 cm_clkout_ctrl;
  253. };
  254. static struct omap3_cm_regs cm_context;
  255. void omap3_cm_save_context(void)
  256. {
  257. cm_context.iva2_cm_clksel1 =
  258. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  259. cm_context.iva2_cm_clksel2 =
  260. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  261. cm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  262. cm_context.sgx_cm_clksel =
  263. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  264. cm_context.dss_cm_clksel =
  265. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  266. cm_context.cam_cm_clksel =
  267. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  268. cm_context.per_cm_clksel =
  269. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  270. cm_context.emu_cm_clksel =
  271. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  272. cm_context.emu_cm_clkstctrl =
  273. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  274. /*
  275. * As per erratum i671, ROM code does not respect the PER DPLL
  276. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  277. * In this case, even though this register has been saved in
  278. * scratchpad contents, we need to restore AUTO_PERIPH_DPLL
  279. * by ourselves. So, we need to save it anyway.
  280. */
  281. cm_context.pll_cm_autoidle =
  282. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  283. cm_context.pll_cm_autoidle2 =
  284. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  285. cm_context.pll_cm_clksel4 =
  286. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  287. cm_context.pll_cm_clksel5 =
  288. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  289. cm_context.pll_cm_clken2 =
  290. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  291. cm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  292. cm_context.iva2_cm_fclken =
  293. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  294. cm_context.iva2_cm_clken_pll =
  295. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  296. cm_context.core_cm_fclken1 =
  297. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  298. cm_context.core_cm_fclken3 =
  299. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  300. cm_context.sgx_cm_fclken =
  301. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  302. cm_context.wkup_cm_fclken =
  303. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  304. cm_context.dss_cm_fclken =
  305. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  306. cm_context.cam_cm_fclken =
  307. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  308. cm_context.per_cm_fclken =
  309. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  310. cm_context.usbhost_cm_fclken =
  311. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  312. cm_context.core_cm_iclken1 =
  313. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  314. cm_context.core_cm_iclken2 =
  315. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  316. cm_context.core_cm_iclken3 =
  317. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  318. cm_context.sgx_cm_iclken =
  319. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  320. cm_context.wkup_cm_iclken =
  321. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  322. cm_context.dss_cm_iclken =
  323. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  324. cm_context.cam_cm_iclken =
  325. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  326. cm_context.per_cm_iclken =
  327. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  328. cm_context.usbhost_cm_iclken =
  329. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  330. cm_context.iva2_cm_autoidle2 =
  331. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  332. cm_context.mpu_cm_autoidle2 =
  333. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  334. cm_context.iva2_cm_clkstctrl =
  335. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  336. cm_context.mpu_cm_clkstctrl =
  337. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  338. cm_context.core_cm_clkstctrl =
  339. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  340. cm_context.sgx_cm_clkstctrl =
  341. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  342. cm_context.dss_cm_clkstctrl =
  343. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  344. cm_context.cam_cm_clkstctrl =
  345. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  346. cm_context.per_cm_clkstctrl =
  347. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  348. cm_context.neon_cm_clkstctrl =
  349. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  350. cm_context.usbhost_cm_clkstctrl =
  351. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  352. OMAP2_CM_CLKSTCTRL);
  353. cm_context.core_cm_autoidle1 =
  354. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  355. cm_context.core_cm_autoidle2 =
  356. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  357. cm_context.core_cm_autoidle3 =
  358. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  359. cm_context.wkup_cm_autoidle =
  360. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  361. cm_context.dss_cm_autoidle =
  362. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  363. cm_context.cam_cm_autoidle =
  364. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  365. cm_context.per_cm_autoidle =
  366. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  367. cm_context.usbhost_cm_autoidle =
  368. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  369. cm_context.sgx_cm_sleepdep =
  370. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  371. OMAP3430_CM_SLEEPDEP);
  372. cm_context.dss_cm_sleepdep =
  373. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  374. cm_context.cam_cm_sleepdep =
  375. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  376. cm_context.per_cm_sleepdep =
  377. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  378. cm_context.usbhost_cm_sleepdep =
  379. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  380. OMAP3430_CM_SLEEPDEP);
  381. cm_context.cm_clkout_ctrl =
  382. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  383. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  384. }
  385. void omap3_cm_restore_context(void)
  386. {
  387. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  388. CM_CLKSEL1);
  389. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  390. CM_CLKSEL2);
  391. __raw_writel(cm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  392. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  393. CM_CLKSEL);
  394. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  395. CM_CLKSEL);
  396. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  397. CM_CLKSEL);
  398. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  399. CM_CLKSEL);
  400. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  401. CM_CLKSEL1);
  402. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  403. OMAP2_CM_CLKSTCTRL);
  404. /*
  405. * As per erratum i671, ROM code does not respect the PER DPLL
  406. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  407. * In this case, we need to restore AUTO_PERIPH_DPLL by ourselves.
  408. */
  409. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle, PLL_MOD,
  410. CM_AUTOIDLE);
  411. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  412. CM_AUTOIDLE2);
  413. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  414. OMAP3430ES2_CM_CLKSEL4);
  415. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  416. OMAP3430ES2_CM_CLKSEL5);
  417. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  418. OMAP3430ES2_CM_CLKEN2);
  419. __raw_writel(cm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  420. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  421. CM_FCLKEN);
  422. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  423. OMAP3430_CM_CLKEN_PLL);
  424. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  425. CM_FCLKEN1);
  426. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  427. OMAP3430ES2_CM_FCLKEN3);
  428. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  429. CM_FCLKEN);
  430. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  431. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  432. CM_FCLKEN);
  433. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  434. CM_FCLKEN);
  435. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  436. CM_FCLKEN);
  437. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  438. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  439. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  440. CM_ICLKEN1);
  441. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  442. CM_ICLKEN2);
  443. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  444. CM_ICLKEN3);
  445. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  446. CM_ICLKEN);
  447. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  448. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  449. CM_ICLKEN);
  450. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  451. CM_ICLKEN);
  452. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  453. CM_ICLKEN);
  454. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  455. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  456. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  457. CM_AUTOIDLE2);
  458. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  459. CM_AUTOIDLE2);
  460. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  461. OMAP2_CM_CLKSTCTRL);
  462. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  463. OMAP2_CM_CLKSTCTRL);
  464. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  465. OMAP2_CM_CLKSTCTRL);
  466. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  467. OMAP2_CM_CLKSTCTRL);
  468. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  469. OMAP2_CM_CLKSTCTRL);
  470. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  471. OMAP2_CM_CLKSTCTRL);
  472. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  473. OMAP2_CM_CLKSTCTRL);
  474. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  475. OMAP2_CM_CLKSTCTRL);
  476. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  477. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  478. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  479. CM_AUTOIDLE1);
  480. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  481. CM_AUTOIDLE2);
  482. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  483. CM_AUTOIDLE3);
  484. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  485. CM_AUTOIDLE);
  486. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  487. CM_AUTOIDLE);
  488. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  489. CM_AUTOIDLE);
  490. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  491. CM_AUTOIDLE);
  492. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  493. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  494. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  495. OMAP3430_CM_SLEEPDEP);
  496. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  497. OMAP3430_CM_SLEEPDEP);
  498. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  499. OMAP3430_CM_SLEEPDEP);
  500. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  501. OMAP3430_CM_SLEEPDEP);
  502. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  503. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  504. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  505. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  506. }
  507. #endif