bfin_mac.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205
  1. /*
  2. * Blackfin On-Chip MAC Driver
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/sched.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/timer.h>
  17. #include <linux/errno.h>
  18. #include <linux/irq.h>
  19. #include <linux/io.h>
  20. #include <linux/ioport.h>
  21. #include <linux/crc32.h>
  22. #include <linux/device.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/mii.h>
  25. #include <linux/phy.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/platform_device.h>
  31. #include <asm/dma.h>
  32. #include <linux/dma-mapping.h>
  33. #include <asm/blackfin.h>
  34. #include <asm/cacheflush.h>
  35. #include <asm/portmux.h>
  36. #include "bfin_mac.h"
  37. #define DRV_NAME "bfin_mac"
  38. #define DRV_VERSION "1.1"
  39. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  40. #define DRV_DESC "Blackfin on-chip Ethernet MAC driver"
  41. MODULE_AUTHOR(DRV_AUTHOR);
  42. MODULE_LICENSE("GPL");
  43. MODULE_DESCRIPTION(DRV_DESC);
  44. MODULE_ALIAS("platform:bfin_mac");
  45. #if defined(CONFIG_BFIN_MAC_USE_L1)
  46. # define bfin_mac_alloc(dma_handle, size) l1_data_sram_zalloc(size)
  47. # define bfin_mac_free(dma_handle, ptr) l1_data_sram_free(ptr)
  48. #else
  49. # define bfin_mac_alloc(dma_handle, size) \
  50. dma_alloc_coherent(NULL, size, dma_handle, GFP_KERNEL)
  51. # define bfin_mac_free(dma_handle, ptr) \
  52. dma_free_coherent(NULL, sizeof(*ptr), ptr, dma_handle)
  53. #endif
  54. #define PKT_BUF_SZ 1580
  55. #define MAX_TIMEOUT_CNT 500
  56. /* pointers to maintain transmit list */
  57. static struct net_dma_desc_tx *tx_list_head;
  58. static struct net_dma_desc_tx *tx_list_tail;
  59. static struct net_dma_desc_rx *rx_list_head;
  60. static struct net_dma_desc_rx *rx_list_tail;
  61. static struct net_dma_desc_rx *current_rx_ptr;
  62. static struct net_dma_desc_tx *current_tx_ptr;
  63. static struct net_dma_desc_tx *tx_desc;
  64. static struct net_dma_desc_rx *rx_desc;
  65. #if defined(CONFIG_BFIN_MAC_RMII)
  66. static u16 pin_req[] = P_RMII0;
  67. #else
  68. static u16 pin_req[] = P_MII0;
  69. #endif
  70. static void bfin_mac_disable(void);
  71. static void bfin_mac_enable(void);
  72. static void desc_list_free(void)
  73. {
  74. struct net_dma_desc_rx *r;
  75. struct net_dma_desc_tx *t;
  76. int i;
  77. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  78. dma_addr_t dma_handle = 0;
  79. #endif
  80. if (tx_desc) {
  81. t = tx_list_head;
  82. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  83. if (t) {
  84. if (t->skb) {
  85. dev_kfree_skb(t->skb);
  86. t->skb = NULL;
  87. }
  88. t = t->next;
  89. }
  90. }
  91. bfin_mac_free(dma_handle, tx_desc);
  92. }
  93. if (rx_desc) {
  94. r = rx_list_head;
  95. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  96. if (r) {
  97. if (r->skb) {
  98. dev_kfree_skb(r->skb);
  99. r->skb = NULL;
  100. }
  101. r = r->next;
  102. }
  103. }
  104. bfin_mac_free(dma_handle, rx_desc);
  105. }
  106. }
  107. static int desc_list_init(void)
  108. {
  109. int i;
  110. struct sk_buff *new_skb;
  111. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  112. /*
  113. * This dma_handle is useless in Blackfin dma_alloc_coherent().
  114. * The real dma handler is the return value of dma_alloc_coherent().
  115. */
  116. dma_addr_t dma_handle;
  117. #endif
  118. tx_desc = bfin_mac_alloc(&dma_handle,
  119. sizeof(struct net_dma_desc_tx) *
  120. CONFIG_BFIN_TX_DESC_NUM);
  121. if (tx_desc == NULL)
  122. goto init_error;
  123. rx_desc = bfin_mac_alloc(&dma_handle,
  124. sizeof(struct net_dma_desc_rx) *
  125. CONFIG_BFIN_RX_DESC_NUM);
  126. if (rx_desc == NULL)
  127. goto init_error;
  128. /* init tx_list */
  129. tx_list_head = tx_list_tail = tx_desc;
  130. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  131. struct net_dma_desc_tx *t = tx_desc + i;
  132. struct dma_descriptor *a = &(t->desc_a);
  133. struct dma_descriptor *b = &(t->desc_b);
  134. /*
  135. * disable DMA
  136. * read from memory WNR = 0
  137. * wordsize is 32 bits
  138. * 6 half words is desc size
  139. * large desc flow
  140. */
  141. a->config = WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  142. a->start_addr = (unsigned long)t->packet;
  143. a->x_count = 0;
  144. a->next_dma_desc = b;
  145. /*
  146. * enabled DMA
  147. * write to memory WNR = 1
  148. * wordsize is 32 bits
  149. * disable interrupt
  150. * 6 half words is desc size
  151. * large desc flow
  152. */
  153. b->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  154. b->start_addr = (unsigned long)(&(t->status));
  155. b->x_count = 0;
  156. t->skb = NULL;
  157. tx_list_tail->desc_b.next_dma_desc = a;
  158. tx_list_tail->next = t;
  159. tx_list_tail = t;
  160. }
  161. tx_list_tail->next = tx_list_head; /* tx_list is a circle */
  162. tx_list_tail->desc_b.next_dma_desc = &(tx_list_head->desc_a);
  163. current_tx_ptr = tx_list_head;
  164. /* init rx_list */
  165. rx_list_head = rx_list_tail = rx_desc;
  166. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  167. struct net_dma_desc_rx *r = rx_desc + i;
  168. struct dma_descriptor *a = &(r->desc_a);
  169. struct dma_descriptor *b = &(r->desc_b);
  170. /* allocate a new skb for next time receive */
  171. new_skb = dev_alloc_skb(PKT_BUF_SZ + 2);
  172. if (!new_skb) {
  173. printk(KERN_NOTICE DRV_NAME
  174. ": init: low on mem - packet dropped\n");
  175. goto init_error;
  176. }
  177. skb_reserve(new_skb, 2);
  178. r->skb = new_skb;
  179. /*
  180. * enabled DMA
  181. * write to memory WNR = 1
  182. * wordsize is 32 bits
  183. * disable interrupt
  184. * 6 half words is desc size
  185. * large desc flow
  186. */
  187. a->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  188. /* since RXDWA is enabled */
  189. a->start_addr = (unsigned long)new_skb->data - 2;
  190. a->x_count = 0;
  191. a->next_dma_desc = b;
  192. /*
  193. * enabled DMA
  194. * write to memory WNR = 1
  195. * wordsize is 32 bits
  196. * enable interrupt
  197. * 6 half words is desc size
  198. * large desc flow
  199. */
  200. b->config = DMAEN | WNR | WDSIZE_32 | DI_EN |
  201. NDSIZE_6 | DMAFLOW_LARGE;
  202. b->start_addr = (unsigned long)(&(r->status));
  203. b->x_count = 0;
  204. rx_list_tail->desc_b.next_dma_desc = a;
  205. rx_list_tail->next = r;
  206. rx_list_tail = r;
  207. }
  208. rx_list_tail->next = rx_list_head; /* rx_list is a circle */
  209. rx_list_tail->desc_b.next_dma_desc = &(rx_list_head->desc_a);
  210. current_rx_ptr = rx_list_head;
  211. return 0;
  212. init_error:
  213. desc_list_free();
  214. printk(KERN_ERR DRV_NAME ": kmalloc failed\n");
  215. return -ENOMEM;
  216. }
  217. /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
  218. /*
  219. * MII operations
  220. */
  221. /* Wait until the previous MDC/MDIO transaction has completed */
  222. static void mdio_poll(void)
  223. {
  224. int timeout_cnt = MAX_TIMEOUT_CNT;
  225. /* poll the STABUSY bit */
  226. while ((bfin_read_EMAC_STAADD()) & STABUSY) {
  227. udelay(1);
  228. if (timeout_cnt-- < 0) {
  229. printk(KERN_ERR DRV_NAME
  230. ": wait MDC/MDIO transaction to complete timeout\n");
  231. break;
  232. }
  233. }
  234. }
  235. /* Read an off-chip register in a PHY through the MDC/MDIO port */
  236. static int mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  237. {
  238. mdio_poll();
  239. /* read mode */
  240. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  241. SET_REGAD((u16) regnum) |
  242. STABUSY);
  243. mdio_poll();
  244. return (int) bfin_read_EMAC_STADAT();
  245. }
  246. /* Write an off-chip register in a PHY through the MDC/MDIO port */
  247. static int mdiobus_write(struct mii_bus *bus, int phy_addr, int regnum,
  248. u16 value)
  249. {
  250. mdio_poll();
  251. bfin_write_EMAC_STADAT((u32) value);
  252. /* write mode */
  253. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  254. SET_REGAD((u16) regnum) |
  255. STAOP |
  256. STABUSY);
  257. mdio_poll();
  258. return 0;
  259. }
  260. static int mdiobus_reset(struct mii_bus *bus)
  261. {
  262. return 0;
  263. }
  264. static void bfin_mac_adjust_link(struct net_device *dev)
  265. {
  266. struct bfin_mac_local *lp = netdev_priv(dev);
  267. struct phy_device *phydev = lp->phydev;
  268. unsigned long flags;
  269. int new_state = 0;
  270. spin_lock_irqsave(&lp->lock, flags);
  271. if (phydev->link) {
  272. /* Now we make sure that we can be in full duplex mode.
  273. * If not, we operate in half-duplex mode. */
  274. if (phydev->duplex != lp->old_duplex) {
  275. u32 opmode = bfin_read_EMAC_OPMODE();
  276. new_state = 1;
  277. if (phydev->duplex)
  278. opmode |= FDMODE;
  279. else
  280. opmode &= ~(FDMODE);
  281. bfin_write_EMAC_OPMODE(opmode);
  282. lp->old_duplex = phydev->duplex;
  283. }
  284. if (phydev->speed != lp->old_speed) {
  285. #if defined(CONFIG_BFIN_MAC_RMII)
  286. u32 opmode = bfin_read_EMAC_OPMODE();
  287. switch (phydev->speed) {
  288. case 10:
  289. opmode |= RMII_10;
  290. break;
  291. case 100:
  292. opmode &= ~(RMII_10);
  293. break;
  294. default:
  295. printk(KERN_WARNING
  296. "%s: Ack! Speed (%d) is not 10/100!\n",
  297. DRV_NAME, phydev->speed);
  298. break;
  299. }
  300. bfin_write_EMAC_OPMODE(opmode);
  301. #endif
  302. new_state = 1;
  303. lp->old_speed = phydev->speed;
  304. }
  305. if (!lp->old_link) {
  306. new_state = 1;
  307. lp->old_link = 1;
  308. }
  309. } else if (lp->old_link) {
  310. new_state = 1;
  311. lp->old_link = 0;
  312. lp->old_speed = 0;
  313. lp->old_duplex = -1;
  314. }
  315. if (new_state) {
  316. u32 opmode = bfin_read_EMAC_OPMODE();
  317. phy_print_status(phydev);
  318. pr_debug("EMAC_OPMODE = 0x%08x\n", opmode);
  319. }
  320. spin_unlock_irqrestore(&lp->lock, flags);
  321. }
  322. /* MDC = 2.5 MHz */
  323. #define MDC_CLK 2500000
  324. static int mii_probe(struct net_device *dev)
  325. {
  326. struct bfin_mac_local *lp = netdev_priv(dev);
  327. struct phy_device *phydev = NULL;
  328. unsigned short sysctl;
  329. int i;
  330. u32 sclk, mdc_div;
  331. /* Enable PHY output early */
  332. if (!(bfin_read_VR_CTL() & PHYCLKOE))
  333. bfin_write_VR_CTL(bfin_read_VR_CTL() | PHYCLKOE);
  334. sclk = get_sclk();
  335. mdc_div = ((sclk / MDC_CLK) / 2) - 1;
  336. sysctl = bfin_read_EMAC_SYSCTL();
  337. sysctl = (sysctl & ~MDCDIV) | SET_MDCDIV(mdc_div);
  338. bfin_write_EMAC_SYSCTL(sysctl);
  339. /* search for connect PHY device */
  340. for (i = 0; i < PHY_MAX_ADDR; i++) {
  341. struct phy_device *const tmp_phydev = lp->mii_bus.phy_map[i];
  342. if (!tmp_phydev)
  343. continue; /* no PHY here... */
  344. phydev = tmp_phydev;
  345. break; /* found it */
  346. }
  347. /* now we are supposed to have a proper phydev, to attach to... */
  348. if (!phydev) {
  349. printk(KERN_INFO "%s: Don't found any phy device at all\n",
  350. dev->name);
  351. return -ENODEV;
  352. }
  353. #if defined(CONFIG_BFIN_MAC_RMII)
  354. phydev = phy_connect(dev, phydev->dev.bus_id, &bfin_mac_adjust_link, 0,
  355. PHY_INTERFACE_MODE_RMII);
  356. #else
  357. phydev = phy_connect(dev, phydev->dev.bus_id, &bfin_mac_adjust_link, 0,
  358. PHY_INTERFACE_MODE_MII);
  359. #endif
  360. if (IS_ERR(phydev)) {
  361. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  362. return PTR_ERR(phydev);
  363. }
  364. /* mask with MAC supported features */
  365. phydev->supported &= (SUPPORTED_10baseT_Half
  366. | SUPPORTED_10baseT_Full
  367. | SUPPORTED_100baseT_Half
  368. | SUPPORTED_100baseT_Full
  369. | SUPPORTED_Autoneg
  370. | SUPPORTED_Pause | SUPPORTED_Asym_Pause
  371. | SUPPORTED_MII
  372. | SUPPORTED_TP);
  373. phydev->advertising = phydev->supported;
  374. lp->old_link = 0;
  375. lp->old_speed = 0;
  376. lp->old_duplex = -1;
  377. lp->phydev = phydev;
  378. printk(KERN_INFO "%s: attached PHY driver [%s] "
  379. "(mii_bus:phy_addr=%s, irq=%d, mdc_clk=%dHz(mdc_div=%d)"
  380. "@sclk=%dMHz)\n",
  381. DRV_NAME, phydev->drv->name, phydev->dev.bus_id, phydev->irq,
  382. MDC_CLK, mdc_div, sclk/1000000);
  383. return 0;
  384. }
  385. /*
  386. * Ethtool support
  387. */
  388. static int
  389. bfin_mac_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  390. {
  391. struct bfin_mac_local *lp = netdev_priv(dev);
  392. if (lp->phydev)
  393. return phy_ethtool_gset(lp->phydev, cmd);
  394. return -EINVAL;
  395. }
  396. static int
  397. bfin_mac_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  398. {
  399. struct bfin_mac_local *lp = netdev_priv(dev);
  400. if (!capable(CAP_NET_ADMIN))
  401. return -EPERM;
  402. if (lp->phydev)
  403. return phy_ethtool_sset(lp->phydev, cmd);
  404. return -EINVAL;
  405. }
  406. static void bfin_mac_ethtool_getdrvinfo(struct net_device *dev,
  407. struct ethtool_drvinfo *info)
  408. {
  409. strcpy(info->driver, DRV_NAME);
  410. strcpy(info->version, DRV_VERSION);
  411. strcpy(info->fw_version, "N/A");
  412. strcpy(info->bus_info, dev->dev.bus_id);
  413. }
  414. static struct ethtool_ops bfin_mac_ethtool_ops = {
  415. .get_settings = bfin_mac_ethtool_getsettings,
  416. .set_settings = bfin_mac_ethtool_setsettings,
  417. .get_link = ethtool_op_get_link,
  418. .get_drvinfo = bfin_mac_ethtool_getdrvinfo,
  419. };
  420. /**************************************************************************/
  421. void setup_system_regs(struct net_device *dev)
  422. {
  423. unsigned short sysctl;
  424. /*
  425. * Odd word alignment for Receive Frame DMA word
  426. * Configure checksum support and rcve frame word alignment
  427. */
  428. sysctl = bfin_read_EMAC_SYSCTL();
  429. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  430. sysctl |= RXDWA | RXCKS;
  431. #else
  432. sysctl |= RXDWA;
  433. #endif
  434. bfin_write_EMAC_SYSCTL(sysctl);
  435. bfin_write_EMAC_MMC_CTL(RSTC | CROLL);
  436. /* Initialize the TX DMA channel registers */
  437. bfin_write_DMA2_X_COUNT(0);
  438. bfin_write_DMA2_X_MODIFY(4);
  439. bfin_write_DMA2_Y_COUNT(0);
  440. bfin_write_DMA2_Y_MODIFY(0);
  441. /* Initialize the RX DMA channel registers */
  442. bfin_write_DMA1_X_COUNT(0);
  443. bfin_write_DMA1_X_MODIFY(4);
  444. bfin_write_DMA1_Y_COUNT(0);
  445. bfin_write_DMA1_Y_MODIFY(0);
  446. }
  447. static void setup_mac_addr(u8 *mac_addr)
  448. {
  449. u32 addr_low = le32_to_cpu(*(__le32 *) & mac_addr[0]);
  450. u16 addr_hi = le16_to_cpu(*(__le16 *) & mac_addr[4]);
  451. /* this depends on a little-endian machine */
  452. bfin_write_EMAC_ADDRLO(addr_low);
  453. bfin_write_EMAC_ADDRHI(addr_hi);
  454. }
  455. static int bfin_mac_set_mac_address(struct net_device *dev, void *p)
  456. {
  457. struct sockaddr *addr = p;
  458. if (netif_running(dev))
  459. return -EBUSY;
  460. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  461. setup_mac_addr(dev->dev_addr);
  462. return 0;
  463. }
  464. static void adjust_tx_list(void)
  465. {
  466. int timeout_cnt = MAX_TIMEOUT_CNT;
  467. if (tx_list_head->status.status_word != 0
  468. && current_tx_ptr != tx_list_head) {
  469. goto adjust_head; /* released something, just return; */
  470. }
  471. /*
  472. * if nothing released, check wait condition
  473. * current's next can not be the head,
  474. * otherwise the dma will not stop as we want
  475. */
  476. if (current_tx_ptr->next->next == tx_list_head) {
  477. while (tx_list_head->status.status_word == 0) {
  478. mdelay(1);
  479. if (tx_list_head->status.status_word != 0
  480. || !(bfin_read_DMA2_IRQ_STATUS() & 0x08)) {
  481. goto adjust_head;
  482. }
  483. if (timeout_cnt-- < 0) {
  484. printk(KERN_ERR DRV_NAME
  485. ": wait for adjust tx list head timeout\n");
  486. break;
  487. }
  488. }
  489. if (tx_list_head->status.status_word != 0) {
  490. goto adjust_head;
  491. }
  492. }
  493. return;
  494. adjust_head:
  495. do {
  496. tx_list_head->desc_a.config &= ~DMAEN;
  497. tx_list_head->status.status_word = 0;
  498. if (tx_list_head->skb) {
  499. dev_kfree_skb(tx_list_head->skb);
  500. tx_list_head->skb = NULL;
  501. } else {
  502. printk(KERN_ERR DRV_NAME
  503. ": no sk_buff in a transmitted frame!\n");
  504. }
  505. tx_list_head = tx_list_head->next;
  506. } while (tx_list_head->status.status_word != 0
  507. && current_tx_ptr != tx_list_head);
  508. return;
  509. }
  510. static int bfin_mac_hard_start_xmit(struct sk_buff *skb,
  511. struct net_device *dev)
  512. {
  513. u16 *data;
  514. current_tx_ptr->skb = skb;
  515. if (ANOMALY_05000285) {
  516. /*
  517. * TXDWA feature is not avaible to older revision < 0.3 silicon
  518. * of BF537
  519. *
  520. * Only if data buffer is ODD WORD alignment, we do not
  521. * need to memcpy
  522. */
  523. u32 data_align = (u32)(skb->data) & 0x3;
  524. if (data_align == 0x2) {
  525. /* move skb->data to current_tx_ptr payload */
  526. data = (u16 *)(skb->data) - 1;
  527. *data = (u16)(skb->len);
  528. current_tx_ptr->desc_a.start_addr = (u32)data;
  529. /* this is important! */
  530. blackfin_dcache_flush_range((u32)data,
  531. (u32)((u8 *)data + skb->len + 4));
  532. } else {
  533. *((u16 *)(current_tx_ptr->packet)) = (u16)(skb->len);
  534. memcpy((u8 *)(current_tx_ptr->packet + 2), skb->data,
  535. skb->len);
  536. current_tx_ptr->desc_a.start_addr =
  537. (u32)current_tx_ptr->packet;
  538. if (current_tx_ptr->status.status_word != 0)
  539. current_tx_ptr->status.status_word = 0;
  540. blackfin_dcache_flush_range(
  541. (u32)current_tx_ptr->packet,
  542. (u32)(current_tx_ptr->packet + skb->len + 2));
  543. }
  544. } else {
  545. /*
  546. * TXDWA feature is avaible to revision < 0.3 silicon of
  547. * BF537 and always avaible to BF52x
  548. */
  549. u32 data_align = (u32)(skb->data) & 0x3;
  550. if (data_align == 0x0) {
  551. u16 sysctl = bfin_read_EMAC_SYSCTL();
  552. sysctl |= TXDWA;
  553. bfin_write_EMAC_SYSCTL(sysctl);
  554. /* move skb->data to current_tx_ptr payload */
  555. data = (u16 *)(skb->data) - 2;
  556. *data = (u16)(skb->len);
  557. current_tx_ptr->desc_a.start_addr = (u32)data;
  558. /* this is important! */
  559. blackfin_dcache_flush_range(
  560. (u32)data,
  561. (u32)((u8 *)data + skb->len + 4));
  562. } else if (data_align == 0x2) {
  563. u16 sysctl = bfin_read_EMAC_SYSCTL();
  564. sysctl &= ~TXDWA;
  565. bfin_write_EMAC_SYSCTL(sysctl);
  566. /* move skb->data to current_tx_ptr payload */
  567. data = (u16 *)(skb->data) - 1;
  568. *data = (u16)(skb->len);
  569. current_tx_ptr->desc_a.start_addr = (u32)data;
  570. /* this is important! */
  571. blackfin_dcache_flush_range(
  572. (u32)data,
  573. (u32)((u8 *)data + skb->len + 4));
  574. } else {
  575. u16 sysctl = bfin_read_EMAC_SYSCTL();
  576. sysctl &= ~TXDWA;
  577. bfin_write_EMAC_SYSCTL(sysctl);
  578. *((u16 *)(current_tx_ptr->packet)) = (u16)(skb->len);
  579. memcpy((u8 *)(current_tx_ptr->packet + 2), skb->data,
  580. skb->len);
  581. current_tx_ptr->desc_a.start_addr =
  582. (u32)current_tx_ptr->packet;
  583. if (current_tx_ptr->status.status_word != 0)
  584. current_tx_ptr->status.status_word = 0;
  585. blackfin_dcache_flush_range(
  586. (u32)current_tx_ptr->packet,
  587. (u32)(current_tx_ptr->packet + skb->len + 2));
  588. }
  589. }
  590. /* enable this packet's dma */
  591. current_tx_ptr->desc_a.config |= DMAEN;
  592. /* tx dma is running, just return */
  593. if (bfin_read_DMA2_IRQ_STATUS() & 0x08)
  594. goto out;
  595. /* tx dma is not running */
  596. bfin_write_DMA2_NEXT_DESC_PTR(&(current_tx_ptr->desc_a));
  597. /* dma enabled, read from memory, size is 6 */
  598. bfin_write_DMA2_CONFIG(current_tx_ptr->desc_a.config);
  599. /* Turn on the EMAC tx */
  600. bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE);
  601. out:
  602. adjust_tx_list();
  603. current_tx_ptr = current_tx_ptr->next;
  604. dev->trans_start = jiffies;
  605. dev->stats.tx_packets++;
  606. dev->stats.tx_bytes += (skb->len);
  607. return 0;
  608. }
  609. static void bfin_mac_rx(struct net_device *dev)
  610. {
  611. struct sk_buff *skb, *new_skb;
  612. unsigned short len;
  613. /* allocate a new skb for next time receive */
  614. skb = current_rx_ptr->skb;
  615. new_skb = dev_alloc_skb(PKT_BUF_SZ + 2);
  616. if (!new_skb) {
  617. printk(KERN_NOTICE DRV_NAME
  618. ": rx: low on mem - packet dropped\n");
  619. dev->stats.rx_dropped++;
  620. goto out;
  621. }
  622. /* reserve 2 bytes for RXDWA padding */
  623. skb_reserve(new_skb, 2);
  624. current_rx_ptr->skb = new_skb;
  625. current_rx_ptr->desc_a.start_addr = (unsigned long)new_skb->data - 2;
  626. /* Invidate the data cache of skb->data range when it is write back
  627. * cache. It will prevent overwritting the new data from DMA
  628. */
  629. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  630. (unsigned long)new_skb->end);
  631. len = (unsigned short)((current_rx_ptr->status.status_word) & RX_FRLEN);
  632. skb_put(skb, len);
  633. blackfin_dcache_invalidate_range((unsigned long)skb->head,
  634. (unsigned long)skb->tail);
  635. dev->last_rx = jiffies;
  636. skb->dev = dev;
  637. skb->protocol = eth_type_trans(skb, dev);
  638. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  639. skb->csum = current_rx_ptr->status.ip_payload_csum;
  640. skb->ip_summed = CHECKSUM_COMPLETE;
  641. #endif
  642. netif_rx(skb);
  643. dev->stats.rx_packets++;
  644. dev->stats.rx_bytes += len;
  645. current_rx_ptr->status.status_word = 0x00000000;
  646. current_rx_ptr = current_rx_ptr->next;
  647. out:
  648. return;
  649. }
  650. /* interrupt routine to handle rx and error signal */
  651. static irqreturn_t bfin_mac_interrupt(int irq, void *dev_id)
  652. {
  653. struct net_device *dev = dev_id;
  654. int number = 0;
  655. get_one_packet:
  656. if (current_rx_ptr->status.status_word == 0) {
  657. /* no more new packet received */
  658. if (number == 0) {
  659. if (current_rx_ptr->next->status.status_word != 0) {
  660. current_rx_ptr = current_rx_ptr->next;
  661. goto real_rx;
  662. }
  663. }
  664. bfin_write_DMA1_IRQ_STATUS(bfin_read_DMA1_IRQ_STATUS() |
  665. DMA_DONE | DMA_ERR);
  666. return IRQ_HANDLED;
  667. }
  668. real_rx:
  669. bfin_mac_rx(dev);
  670. number++;
  671. goto get_one_packet;
  672. }
  673. #ifdef CONFIG_NET_POLL_CONTROLLER
  674. static void bfin_mac_poll(struct net_device *dev)
  675. {
  676. disable_irq(IRQ_MAC_RX);
  677. bfin_mac_interrupt(IRQ_MAC_RX, dev);
  678. enable_irq(IRQ_MAC_RX);
  679. }
  680. #endif /* CONFIG_NET_POLL_CONTROLLER */
  681. static void bfin_mac_disable(void)
  682. {
  683. unsigned int opmode;
  684. opmode = bfin_read_EMAC_OPMODE();
  685. opmode &= (~RE);
  686. opmode &= (~TE);
  687. /* Turn off the EMAC */
  688. bfin_write_EMAC_OPMODE(opmode);
  689. }
  690. /*
  691. * Enable Interrupts, Receive, and Transmit
  692. */
  693. static void bfin_mac_enable(void)
  694. {
  695. u32 opmode;
  696. pr_debug("%s: %s\n", DRV_NAME, __FUNCTION__);
  697. /* Set RX DMA */
  698. bfin_write_DMA1_NEXT_DESC_PTR(&(rx_list_head->desc_a));
  699. bfin_write_DMA1_CONFIG(rx_list_head->desc_a.config);
  700. /* Wait MII done */
  701. mdio_poll();
  702. /* We enable only RX here */
  703. /* ASTP : Enable Automatic Pad Stripping
  704. PR : Promiscuous Mode for test
  705. PSF : Receive frames with total length less than 64 bytes.
  706. FDMODE : Full Duplex Mode
  707. LB : Internal Loopback for test
  708. RE : Receiver Enable */
  709. opmode = bfin_read_EMAC_OPMODE();
  710. if (opmode & FDMODE)
  711. opmode |= PSF;
  712. else
  713. opmode |= DRO | DC | PSF;
  714. opmode |= RE;
  715. #if defined(CONFIG_BFIN_MAC_RMII)
  716. opmode |= RMII; /* For Now only 100MBit are supported */
  717. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536)) && CONFIG_BF_REV_0_2
  718. opmode |= TE;
  719. #endif
  720. #endif
  721. /* Turn on the EMAC rx */
  722. bfin_write_EMAC_OPMODE(opmode);
  723. }
  724. /* Our watchdog timed out. Called by the networking layer */
  725. static void bfin_mac_timeout(struct net_device *dev)
  726. {
  727. pr_debug("%s: %s\n", dev->name, __FUNCTION__);
  728. bfin_mac_disable();
  729. /* reset tx queue */
  730. tx_list_tail = tx_list_head->next;
  731. bfin_mac_enable();
  732. /* We can accept TX packets again */
  733. dev->trans_start = jiffies;
  734. netif_wake_queue(dev);
  735. }
  736. static void bfin_mac_multicast_hash(struct net_device *dev)
  737. {
  738. u32 emac_hashhi, emac_hashlo;
  739. struct dev_mc_list *dmi = dev->mc_list;
  740. char *addrs;
  741. int i;
  742. u32 crc;
  743. emac_hashhi = emac_hashlo = 0;
  744. for (i = 0; i < dev->mc_count; i++) {
  745. addrs = dmi->dmi_addr;
  746. dmi = dmi->next;
  747. /* skip non-multicast addresses */
  748. if (!(*addrs & 1))
  749. continue;
  750. crc = ether_crc(ETH_ALEN, addrs);
  751. crc >>= 26;
  752. if (crc & 0x20)
  753. emac_hashhi |= 1 << (crc & 0x1f);
  754. else
  755. emac_hashlo |= 1 << (crc & 0x1f);
  756. }
  757. bfin_write_EMAC_HASHHI(emac_hashhi);
  758. bfin_write_EMAC_HASHLO(emac_hashlo);
  759. return;
  760. }
  761. /*
  762. * This routine will, depending on the values passed to it,
  763. * either make it accept multicast packets, go into
  764. * promiscuous mode (for TCPDUMP and cousins) or accept
  765. * a select set of multicast packets
  766. */
  767. static void bfin_mac_set_multicast_list(struct net_device *dev)
  768. {
  769. u32 sysctl;
  770. if (dev->flags & IFF_PROMISC) {
  771. printk(KERN_INFO "%s: set to promisc mode\n", dev->name);
  772. sysctl = bfin_read_EMAC_OPMODE();
  773. sysctl |= RAF;
  774. bfin_write_EMAC_OPMODE(sysctl);
  775. } else if (dev->flags & IFF_ALLMULTI) {
  776. /* accept all multicast */
  777. sysctl = bfin_read_EMAC_OPMODE();
  778. sysctl |= PAM;
  779. bfin_write_EMAC_OPMODE(sysctl);
  780. } else if (dev->mc_count) {
  781. /* set up multicast hash table */
  782. sysctl = bfin_read_EMAC_OPMODE();
  783. sysctl |= HM;
  784. bfin_write_EMAC_OPMODE(sysctl);
  785. bfin_mac_multicast_hash(dev);
  786. } else {
  787. /* clear promisc or multicast mode */
  788. sysctl = bfin_read_EMAC_OPMODE();
  789. sysctl &= ~(RAF | PAM);
  790. bfin_write_EMAC_OPMODE(sysctl);
  791. }
  792. }
  793. /*
  794. * this puts the device in an inactive state
  795. */
  796. static void bfin_mac_shutdown(struct net_device *dev)
  797. {
  798. /* Turn off the EMAC */
  799. bfin_write_EMAC_OPMODE(0x00000000);
  800. /* Turn off the EMAC RX DMA */
  801. bfin_write_DMA1_CONFIG(0x0000);
  802. bfin_write_DMA2_CONFIG(0x0000);
  803. }
  804. /*
  805. * Open and Initialize the interface
  806. *
  807. * Set up everything, reset the card, etc..
  808. */
  809. static int bfin_mac_open(struct net_device *dev)
  810. {
  811. struct bfin_mac_local *lp = netdev_priv(dev);
  812. int retval;
  813. pr_debug("%s: %s\n", dev->name, __FUNCTION__);
  814. /*
  815. * Check that the address is valid. If its not, refuse
  816. * to bring the device up. The user must specify an
  817. * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
  818. */
  819. if (!is_valid_ether_addr(dev->dev_addr)) {
  820. printk(KERN_WARNING DRV_NAME ": no valid ethernet hw addr\n");
  821. return -EINVAL;
  822. }
  823. /* initial rx and tx list */
  824. retval = desc_list_init();
  825. if (retval)
  826. return retval;
  827. phy_start(lp->phydev);
  828. phy_write(lp->phydev, MII_BMCR, BMCR_RESET);
  829. setup_system_regs(dev);
  830. setup_mac_addr(dev->dev_addr);
  831. bfin_mac_disable();
  832. bfin_mac_enable();
  833. pr_debug("hardware init finished\n");
  834. netif_start_queue(dev);
  835. netif_carrier_on(dev);
  836. return 0;
  837. }
  838. /*
  839. *
  840. * this makes the board clean up everything that it can
  841. * and not talk to the outside world. Caused by
  842. * an 'ifconfig ethX down'
  843. */
  844. static int bfin_mac_close(struct net_device *dev)
  845. {
  846. struct bfin_mac_local *lp = netdev_priv(dev);
  847. pr_debug("%s: %s\n", dev->name, __FUNCTION__);
  848. netif_stop_queue(dev);
  849. netif_carrier_off(dev);
  850. phy_stop(lp->phydev);
  851. phy_write(lp->phydev, MII_BMCR, BMCR_PDOWN);
  852. /* clear everything */
  853. bfin_mac_shutdown(dev);
  854. /* free the rx/tx buffers */
  855. desc_list_free();
  856. return 0;
  857. }
  858. static int __devinit bfin_mac_probe(struct platform_device *pdev)
  859. {
  860. struct net_device *ndev;
  861. struct bfin_mac_local *lp;
  862. int rc, i;
  863. ndev = alloc_etherdev(sizeof(struct bfin_mac_local));
  864. if (!ndev) {
  865. dev_err(&pdev->dev, "Cannot allocate net device!\n");
  866. return -ENOMEM;
  867. }
  868. SET_NETDEV_DEV(ndev, &pdev->dev);
  869. platform_set_drvdata(pdev, ndev);
  870. lp = netdev_priv(ndev);
  871. /* Grab the MAC address in the MAC */
  872. *(__le32 *) (&(ndev->dev_addr[0])) = cpu_to_le32(bfin_read_EMAC_ADDRLO());
  873. *(__le16 *) (&(ndev->dev_addr[4])) = cpu_to_le16((u16) bfin_read_EMAC_ADDRHI());
  874. /* probe mac */
  875. /*todo: how to proble? which is revision_register */
  876. bfin_write_EMAC_ADDRLO(0x12345678);
  877. if (bfin_read_EMAC_ADDRLO() != 0x12345678) {
  878. dev_err(&pdev->dev, "Cannot detect Blackfin on-chip ethernet MAC controller!\n");
  879. rc = -ENODEV;
  880. goto out_err_probe_mac;
  881. }
  882. /* set the GPIO pins to Ethernet mode */
  883. rc = peripheral_request_list(pin_req, DRV_NAME);
  884. if (rc) {
  885. dev_err(&pdev->dev, "Requesting peripherals failed!\n");
  886. rc = -EFAULT;
  887. goto out_err_setup_pin_mux;
  888. }
  889. /*
  890. * Is it valid? (Did bootloader initialize it?)
  891. * Grab the MAC from the board somehow
  892. * this is done in the arch/blackfin/mach-bfxxx/boards/eth_mac.c
  893. */
  894. if (!is_valid_ether_addr(ndev->dev_addr))
  895. bfin_get_ether_addr(ndev->dev_addr);
  896. /* If still not valid, get a random one */
  897. if (!is_valid_ether_addr(ndev->dev_addr))
  898. random_ether_addr(ndev->dev_addr);
  899. setup_mac_addr(ndev->dev_addr);
  900. /* MDIO bus initial */
  901. lp->mii_bus.priv = ndev;
  902. lp->mii_bus.read = mdiobus_read;
  903. lp->mii_bus.write = mdiobus_write;
  904. lp->mii_bus.reset = mdiobus_reset;
  905. lp->mii_bus.name = "bfin_mac_mdio";
  906. snprintf(lp->mii_bus.id, MII_BUS_ID_SIZE, "0");
  907. lp->mii_bus.irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  908. for (i = 0; i < PHY_MAX_ADDR; ++i)
  909. lp->mii_bus.irq[i] = PHY_POLL;
  910. rc = mdiobus_register(&lp->mii_bus);
  911. if (rc) {
  912. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  913. goto out_err_mdiobus_register;
  914. }
  915. rc = mii_probe(ndev);
  916. if (rc) {
  917. dev_err(&pdev->dev, "MII Probe failed!\n");
  918. goto out_err_mii_probe;
  919. }
  920. /* Fill in the fields of the device structure with ethernet values. */
  921. ether_setup(ndev);
  922. ndev->open = bfin_mac_open;
  923. ndev->stop = bfin_mac_close;
  924. ndev->hard_start_xmit = bfin_mac_hard_start_xmit;
  925. ndev->set_mac_address = bfin_mac_set_mac_address;
  926. ndev->tx_timeout = bfin_mac_timeout;
  927. ndev->set_multicast_list = bfin_mac_set_multicast_list;
  928. #ifdef CONFIG_NET_POLL_CONTROLLER
  929. ndev->poll_controller = bfin_mac_poll;
  930. #endif
  931. ndev->ethtool_ops = &bfin_mac_ethtool_ops;
  932. spin_lock_init(&lp->lock);
  933. /* now, enable interrupts */
  934. /* register irq handler */
  935. rc = request_irq(IRQ_MAC_RX, bfin_mac_interrupt,
  936. IRQF_DISABLED | IRQF_SHARED, "EMAC_RX", ndev);
  937. if (rc) {
  938. dev_err(&pdev->dev, "Cannot request Blackfin MAC RX IRQ!\n");
  939. rc = -EBUSY;
  940. goto out_err_request_irq;
  941. }
  942. rc = register_netdev(ndev);
  943. if (rc) {
  944. dev_err(&pdev->dev, "Cannot register net device!\n");
  945. goto out_err_reg_ndev;
  946. }
  947. /* now, print out the card info, in a short format.. */
  948. dev_info(&pdev->dev, "%s, Version %s\n", DRV_DESC, DRV_VERSION);
  949. return 0;
  950. out_err_reg_ndev:
  951. free_irq(IRQ_MAC_RX, ndev);
  952. out_err_request_irq:
  953. out_err_mii_probe:
  954. mdiobus_unregister(&lp->mii_bus);
  955. out_err_mdiobus_register:
  956. peripheral_free_list(pin_req);
  957. out_err_setup_pin_mux:
  958. out_err_probe_mac:
  959. platform_set_drvdata(pdev, NULL);
  960. free_netdev(ndev);
  961. return rc;
  962. }
  963. static int __devexit bfin_mac_remove(struct platform_device *pdev)
  964. {
  965. struct net_device *ndev = platform_get_drvdata(pdev);
  966. struct bfin_mac_local *lp = netdev_priv(ndev);
  967. platform_set_drvdata(pdev, NULL);
  968. mdiobus_unregister(&lp->mii_bus);
  969. unregister_netdev(ndev);
  970. free_irq(IRQ_MAC_RX, ndev);
  971. free_netdev(ndev);
  972. peripheral_free_list(pin_req);
  973. return 0;
  974. }
  975. #ifdef CONFIG_PM
  976. static int bfin_mac_suspend(struct platform_device *pdev, pm_message_t mesg)
  977. {
  978. struct net_device *net_dev = platform_get_drvdata(pdev);
  979. if (netif_running(net_dev))
  980. bfin_mac_close(net_dev);
  981. return 0;
  982. }
  983. static int bfin_mac_resume(struct platform_device *pdev)
  984. {
  985. struct net_device *net_dev = platform_get_drvdata(pdev);
  986. if (netif_running(net_dev))
  987. bfin_mac_open(net_dev);
  988. return 0;
  989. }
  990. #else
  991. #define bfin_mac_suspend NULL
  992. #define bfin_mac_resume NULL
  993. #endif /* CONFIG_PM */
  994. static struct platform_driver bfin_mac_driver = {
  995. .probe = bfin_mac_probe,
  996. .remove = __devexit_p(bfin_mac_remove),
  997. .resume = bfin_mac_resume,
  998. .suspend = bfin_mac_suspend,
  999. .driver = {
  1000. .name = DRV_NAME,
  1001. .owner = THIS_MODULE,
  1002. },
  1003. };
  1004. static int __init bfin_mac_init(void)
  1005. {
  1006. return platform_driver_register(&bfin_mac_driver);
  1007. }
  1008. module_init(bfin_mac_init);
  1009. static void __exit bfin_mac_cleanup(void)
  1010. {
  1011. platform_driver_unregister(&bfin_mac_driver);
  1012. }
  1013. module_exit(bfin_mac_cleanup);