be_cmds.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
  160. return extd_status;
  161. }
  162. }
  163. done:
  164. return compl_status;
  165. }
  166. /* Link state evt is a string of bytes; no need for endian swapping */
  167. static void be_async_link_state_process(struct be_adapter *adapter,
  168. struct be_async_event_link_state *evt)
  169. {
  170. /* When link status changes, link speed must be re-queried from FW */
  171. adapter->phy.link_speed = -1;
  172. /* Ignore physical link event */
  173. if (lancer_chip(adapter) &&
  174. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  175. return;
  176. /* For the initial link status do not rely on the ASYNC event as
  177. * it may not be received in some cases.
  178. */
  179. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  180. be_link_status_update(adapter, evt->port_link_status);
  181. }
  182. /* Grp5 CoS Priority evt */
  183. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  184. struct be_async_event_grp5_cos_priority *evt)
  185. {
  186. if (evt->valid) {
  187. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  188. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  189. adapter->recommended_prio =
  190. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  191. }
  192. }
  193. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  194. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  195. struct be_async_event_grp5_qos_link_speed *evt)
  196. {
  197. if (adapter->phy.link_speed >= 0 &&
  198. evt->physical_port == adapter->port_num)
  199. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  200. }
  201. /*Grp5 PVID evt*/
  202. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  203. struct be_async_event_grp5_pvid_state *evt)
  204. {
  205. if (evt->enabled)
  206. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  207. else
  208. adapter->pvid = 0;
  209. }
  210. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  211. u32 trailer, struct be_mcc_compl *evt)
  212. {
  213. u8 event_type = 0;
  214. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  215. ASYNC_TRAILER_EVENT_TYPE_MASK;
  216. switch (event_type) {
  217. case ASYNC_EVENT_COS_PRIORITY:
  218. be_async_grp5_cos_priority_process(adapter,
  219. (struct be_async_event_grp5_cos_priority *)evt);
  220. break;
  221. case ASYNC_EVENT_QOS_SPEED:
  222. be_async_grp5_qos_speed_process(adapter,
  223. (struct be_async_event_grp5_qos_link_speed *)evt);
  224. break;
  225. case ASYNC_EVENT_PVID_STATE:
  226. be_async_grp5_pvid_state_process(adapter,
  227. (struct be_async_event_grp5_pvid_state *)evt);
  228. break;
  229. default:
  230. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  231. event_type);
  232. break;
  233. }
  234. }
  235. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  236. u32 trailer, struct be_mcc_compl *cmp)
  237. {
  238. u8 event_type = 0;
  239. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  240. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  241. ASYNC_TRAILER_EVENT_TYPE_MASK;
  242. switch (event_type) {
  243. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  244. if (evt->valid)
  245. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  246. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  247. break;
  248. default:
  249. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  250. event_type);
  251. break;
  252. }
  253. }
  254. static inline bool is_link_state_evt(u32 trailer)
  255. {
  256. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  257. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  258. ASYNC_EVENT_CODE_LINK_STATE;
  259. }
  260. static inline bool is_grp5_evt(u32 trailer)
  261. {
  262. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  263. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  264. ASYNC_EVENT_CODE_GRP_5);
  265. }
  266. static inline bool is_dbg_evt(u32 trailer)
  267. {
  268. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  269. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  270. ASYNC_EVENT_CODE_QNQ);
  271. }
  272. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  273. {
  274. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  275. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  276. if (be_mcc_compl_is_new(compl)) {
  277. queue_tail_inc(mcc_cq);
  278. return compl;
  279. }
  280. return NULL;
  281. }
  282. void be_async_mcc_enable(struct be_adapter *adapter)
  283. {
  284. spin_lock_bh(&adapter->mcc_cq_lock);
  285. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  286. adapter->mcc_obj.rearm_cq = true;
  287. spin_unlock_bh(&adapter->mcc_cq_lock);
  288. }
  289. void be_async_mcc_disable(struct be_adapter *adapter)
  290. {
  291. spin_lock_bh(&adapter->mcc_cq_lock);
  292. adapter->mcc_obj.rearm_cq = false;
  293. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  294. spin_unlock_bh(&adapter->mcc_cq_lock);
  295. }
  296. int be_process_mcc(struct be_adapter *adapter)
  297. {
  298. struct be_mcc_compl *compl;
  299. int num = 0, status = 0;
  300. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  301. spin_lock(&adapter->mcc_cq_lock);
  302. while ((compl = be_mcc_compl_get(adapter))) {
  303. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  304. /* Interpret flags as an async trailer */
  305. if (is_link_state_evt(compl->flags))
  306. be_async_link_state_process(adapter,
  307. (struct be_async_event_link_state *) compl);
  308. else if (is_grp5_evt(compl->flags))
  309. be_async_grp5_evt_process(adapter,
  310. compl->flags, compl);
  311. else if (is_dbg_evt(compl->flags))
  312. be_async_dbg_evt_process(adapter,
  313. compl->flags, compl);
  314. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  315. status = be_mcc_compl_process(adapter, compl);
  316. atomic_dec(&mcc_obj->q.used);
  317. }
  318. be_mcc_compl_use(compl);
  319. num++;
  320. }
  321. if (num)
  322. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  323. spin_unlock(&adapter->mcc_cq_lock);
  324. return status;
  325. }
  326. /* Wait till no more pending mcc requests are present */
  327. static int be_mcc_wait_compl(struct be_adapter *adapter)
  328. {
  329. #define mcc_timeout 120000 /* 12s timeout */
  330. int i, status = 0;
  331. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  332. for (i = 0; i < mcc_timeout; i++) {
  333. if (be_error(adapter))
  334. return -EIO;
  335. local_bh_disable();
  336. status = be_process_mcc(adapter);
  337. local_bh_enable();
  338. if (atomic_read(&mcc_obj->q.used) == 0)
  339. break;
  340. udelay(100);
  341. }
  342. if (i == mcc_timeout) {
  343. dev_err(&adapter->pdev->dev, "FW not responding\n");
  344. adapter->fw_timeout = true;
  345. return -EIO;
  346. }
  347. return status;
  348. }
  349. /* Notify MCC requests and wait for completion */
  350. static int be_mcc_notify_wait(struct be_adapter *adapter)
  351. {
  352. int status;
  353. struct be_mcc_wrb *wrb;
  354. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  355. u16 index = mcc_obj->q.head;
  356. struct be_cmd_resp_hdr *resp;
  357. index_dec(&index, mcc_obj->q.len);
  358. wrb = queue_index_node(&mcc_obj->q, index);
  359. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  360. be_mcc_notify(adapter);
  361. status = be_mcc_wait_compl(adapter);
  362. if (status == -EIO)
  363. goto out;
  364. status = resp->status;
  365. out:
  366. return status;
  367. }
  368. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  369. {
  370. int msecs = 0;
  371. u32 ready;
  372. do {
  373. if (be_error(adapter))
  374. return -EIO;
  375. ready = ioread32(db);
  376. if (ready == 0xffffffff)
  377. return -1;
  378. ready &= MPU_MAILBOX_DB_RDY_MASK;
  379. if (ready)
  380. break;
  381. if (msecs > 4000) {
  382. dev_err(&adapter->pdev->dev, "FW not responding\n");
  383. adapter->fw_timeout = true;
  384. be_detect_error(adapter);
  385. return -1;
  386. }
  387. msleep(1);
  388. msecs++;
  389. } while (true);
  390. return 0;
  391. }
  392. /*
  393. * Insert the mailbox address into the doorbell in two steps
  394. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  395. */
  396. static int be_mbox_notify_wait(struct be_adapter *adapter)
  397. {
  398. int status;
  399. u32 val = 0;
  400. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  401. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  402. struct be_mcc_mailbox *mbox = mbox_mem->va;
  403. struct be_mcc_compl *compl = &mbox->compl;
  404. /* wait for ready to be set */
  405. status = be_mbox_db_ready_wait(adapter, db);
  406. if (status != 0)
  407. return status;
  408. val |= MPU_MAILBOX_DB_HI_MASK;
  409. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  410. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  411. iowrite32(val, db);
  412. /* wait for ready to be set */
  413. status = be_mbox_db_ready_wait(adapter, db);
  414. if (status != 0)
  415. return status;
  416. val = 0;
  417. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  418. val |= (u32)(mbox_mem->dma >> 4) << 2;
  419. iowrite32(val, db);
  420. status = be_mbox_db_ready_wait(adapter, db);
  421. if (status != 0)
  422. return status;
  423. /* A cq entry has been made now */
  424. if (be_mcc_compl_is_new(compl)) {
  425. status = be_mcc_compl_process(adapter, &mbox->compl);
  426. be_mcc_compl_use(compl);
  427. if (status)
  428. return status;
  429. } else {
  430. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  431. return -1;
  432. }
  433. return 0;
  434. }
  435. static u16 be_POST_stage_get(struct be_adapter *adapter)
  436. {
  437. u32 sem;
  438. if (BEx_chip(adapter))
  439. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  440. else
  441. pci_read_config_dword(adapter->pdev,
  442. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  443. return sem & POST_STAGE_MASK;
  444. }
  445. int lancer_wait_ready(struct be_adapter *adapter)
  446. {
  447. #define SLIPORT_READY_TIMEOUT 30
  448. u32 sliport_status;
  449. int status = 0, i;
  450. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  451. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  452. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  453. break;
  454. msleep(1000);
  455. }
  456. if (i == SLIPORT_READY_TIMEOUT)
  457. status = -1;
  458. return status;
  459. }
  460. static bool lancer_provisioning_error(struct be_adapter *adapter)
  461. {
  462. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  463. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  464. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  465. sliport_err1 = ioread32(adapter->db +
  466. SLIPORT_ERROR1_OFFSET);
  467. sliport_err2 = ioread32(adapter->db +
  468. SLIPORT_ERROR2_OFFSET);
  469. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  470. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  471. return true;
  472. }
  473. return false;
  474. }
  475. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  476. {
  477. int status;
  478. u32 sliport_status, err, reset_needed;
  479. bool resource_error;
  480. resource_error = lancer_provisioning_error(adapter);
  481. if (resource_error)
  482. return -EAGAIN;
  483. status = lancer_wait_ready(adapter);
  484. if (!status) {
  485. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  486. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  487. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  488. if (err && reset_needed) {
  489. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  490. adapter->db + SLIPORT_CONTROL_OFFSET);
  491. /* check adapter has corrected the error */
  492. status = lancer_wait_ready(adapter);
  493. sliport_status = ioread32(adapter->db +
  494. SLIPORT_STATUS_OFFSET);
  495. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  496. SLIPORT_STATUS_RN_MASK);
  497. if (status || sliport_status)
  498. status = -1;
  499. } else if (err || reset_needed) {
  500. status = -1;
  501. }
  502. }
  503. /* Stop error recovery if error is not recoverable.
  504. * No resource error is temporary errors and will go away
  505. * when PF provisions resources.
  506. */
  507. resource_error = lancer_provisioning_error(adapter);
  508. if (resource_error)
  509. status = -EAGAIN;
  510. return status;
  511. }
  512. int be_fw_wait_ready(struct be_adapter *adapter)
  513. {
  514. u16 stage;
  515. int status, timeout = 0;
  516. struct device *dev = &adapter->pdev->dev;
  517. if (lancer_chip(adapter)) {
  518. status = lancer_wait_ready(adapter);
  519. return status;
  520. }
  521. do {
  522. stage = be_POST_stage_get(adapter);
  523. if (stage == POST_STAGE_ARMFW_RDY)
  524. return 0;
  525. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  526. timeout);
  527. if (msleep_interruptible(2000)) {
  528. dev_err(dev, "Waiting for POST aborted\n");
  529. return -EINTR;
  530. }
  531. timeout += 2;
  532. } while (timeout < 60);
  533. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  534. return -1;
  535. }
  536. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  537. {
  538. return &wrb->payload.sgl[0];
  539. }
  540. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  541. unsigned long addr)
  542. {
  543. wrb->tag0 = addr & 0xFFFFFFFF;
  544. wrb->tag1 = upper_32_bits(addr);
  545. }
  546. /* Don't touch the hdr after it's prepared */
  547. /* mem will be NULL for embedded commands */
  548. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  549. u8 subsystem, u8 opcode, int cmd_len,
  550. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  551. {
  552. struct be_sge *sge;
  553. req_hdr->opcode = opcode;
  554. req_hdr->subsystem = subsystem;
  555. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  556. req_hdr->version = 0;
  557. fill_wrb_tags(wrb, (ulong) req_hdr);
  558. wrb->payload_length = cmd_len;
  559. if (mem) {
  560. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  561. MCC_WRB_SGE_CNT_SHIFT;
  562. sge = nonembedded_sgl(wrb);
  563. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  564. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  565. sge->len = cpu_to_le32(mem->size);
  566. } else
  567. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  568. be_dws_cpu_to_le(wrb, 8);
  569. }
  570. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  571. struct be_dma_mem *mem)
  572. {
  573. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  574. u64 dma = (u64)mem->dma;
  575. for (i = 0; i < buf_pages; i++) {
  576. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  577. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  578. dma += PAGE_SIZE_4K;
  579. }
  580. }
  581. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  582. {
  583. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  584. struct be_mcc_wrb *wrb
  585. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  586. memset(wrb, 0, sizeof(*wrb));
  587. return wrb;
  588. }
  589. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  590. {
  591. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  592. struct be_mcc_wrb *wrb;
  593. if (!mccq->created)
  594. return NULL;
  595. if (atomic_read(&mccq->used) >= mccq->len)
  596. return NULL;
  597. wrb = queue_head_node(mccq);
  598. queue_head_inc(mccq);
  599. atomic_inc(&mccq->used);
  600. memset(wrb, 0, sizeof(*wrb));
  601. return wrb;
  602. }
  603. static bool use_mcc(struct be_adapter *adapter)
  604. {
  605. return adapter->mcc_obj.q.created;
  606. }
  607. /* Must be used only in process context */
  608. static int be_cmd_lock(struct be_adapter *adapter)
  609. {
  610. if (use_mcc(adapter)) {
  611. spin_lock_bh(&adapter->mcc_lock);
  612. return 0;
  613. } else {
  614. return mutex_lock_interruptible(&adapter->mbox_lock);
  615. }
  616. }
  617. /* Must be used only in process context */
  618. static void be_cmd_unlock(struct be_adapter *adapter)
  619. {
  620. if (use_mcc(adapter))
  621. spin_unlock_bh(&adapter->mcc_lock);
  622. else
  623. return mutex_unlock(&adapter->mbox_lock);
  624. }
  625. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  626. struct be_mcc_wrb *wrb)
  627. {
  628. struct be_mcc_wrb *dest_wrb;
  629. if (use_mcc(adapter)) {
  630. dest_wrb = wrb_from_mccq(adapter);
  631. if (!dest_wrb)
  632. return NULL;
  633. } else {
  634. dest_wrb = wrb_from_mbox(adapter);
  635. }
  636. memcpy(dest_wrb, wrb, sizeof(*wrb));
  637. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  638. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  639. return dest_wrb;
  640. }
  641. /* Must be used only in process context */
  642. static int be_cmd_notify_wait(struct be_adapter *adapter,
  643. struct be_mcc_wrb *wrb)
  644. {
  645. struct be_mcc_wrb *dest_wrb;
  646. int status;
  647. status = be_cmd_lock(adapter);
  648. if (status)
  649. return status;
  650. dest_wrb = be_cmd_copy(adapter, wrb);
  651. if (!dest_wrb)
  652. return -EBUSY;
  653. if (use_mcc(adapter))
  654. status = be_mcc_notify_wait(adapter);
  655. else
  656. status = be_mbox_notify_wait(adapter);
  657. if (!status)
  658. memcpy(wrb, dest_wrb, sizeof(*wrb));
  659. be_cmd_unlock(adapter);
  660. return status;
  661. }
  662. /* Tell fw we're about to start firing cmds by writing a
  663. * special pattern across the wrb hdr; uses mbox
  664. */
  665. int be_cmd_fw_init(struct be_adapter *adapter)
  666. {
  667. u8 *wrb;
  668. int status;
  669. if (lancer_chip(adapter))
  670. return 0;
  671. if (mutex_lock_interruptible(&adapter->mbox_lock))
  672. return -1;
  673. wrb = (u8 *)wrb_from_mbox(adapter);
  674. *wrb++ = 0xFF;
  675. *wrb++ = 0x12;
  676. *wrb++ = 0x34;
  677. *wrb++ = 0xFF;
  678. *wrb++ = 0xFF;
  679. *wrb++ = 0x56;
  680. *wrb++ = 0x78;
  681. *wrb = 0xFF;
  682. status = be_mbox_notify_wait(adapter);
  683. mutex_unlock(&adapter->mbox_lock);
  684. return status;
  685. }
  686. /* Tell fw we're done with firing cmds by writing a
  687. * special pattern across the wrb hdr; uses mbox
  688. */
  689. int be_cmd_fw_clean(struct be_adapter *adapter)
  690. {
  691. u8 *wrb;
  692. int status;
  693. if (lancer_chip(adapter))
  694. return 0;
  695. if (mutex_lock_interruptible(&adapter->mbox_lock))
  696. return -1;
  697. wrb = (u8 *)wrb_from_mbox(adapter);
  698. *wrb++ = 0xFF;
  699. *wrb++ = 0xAA;
  700. *wrb++ = 0xBB;
  701. *wrb++ = 0xFF;
  702. *wrb++ = 0xFF;
  703. *wrb++ = 0xCC;
  704. *wrb++ = 0xDD;
  705. *wrb = 0xFF;
  706. status = be_mbox_notify_wait(adapter);
  707. mutex_unlock(&adapter->mbox_lock);
  708. return status;
  709. }
  710. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  711. {
  712. struct be_mcc_wrb *wrb;
  713. struct be_cmd_req_eq_create *req;
  714. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  715. int status, ver = 0;
  716. if (mutex_lock_interruptible(&adapter->mbox_lock))
  717. return -1;
  718. wrb = wrb_from_mbox(adapter);
  719. req = embedded_payload(wrb);
  720. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  721. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  722. /* Support for EQ_CREATEv2 available only SH-R onwards */
  723. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  724. ver = 2;
  725. req->hdr.version = ver;
  726. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  727. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  728. /* 4byte eqe*/
  729. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  730. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  731. __ilog2_u32(eqo->q.len / 256));
  732. be_dws_cpu_to_le(req->context, sizeof(req->context));
  733. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  734. status = be_mbox_notify_wait(adapter);
  735. if (!status) {
  736. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  737. eqo->q.id = le16_to_cpu(resp->eq_id);
  738. eqo->msix_idx =
  739. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  740. eqo->q.created = true;
  741. }
  742. mutex_unlock(&adapter->mbox_lock);
  743. return status;
  744. }
  745. /* Use MCC */
  746. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  747. bool permanent, u32 if_handle, u32 pmac_id)
  748. {
  749. struct be_mcc_wrb *wrb;
  750. struct be_cmd_req_mac_query *req;
  751. int status;
  752. spin_lock_bh(&adapter->mcc_lock);
  753. wrb = wrb_from_mccq(adapter);
  754. if (!wrb) {
  755. status = -EBUSY;
  756. goto err;
  757. }
  758. req = embedded_payload(wrb);
  759. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  760. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  761. req->type = MAC_ADDRESS_TYPE_NETWORK;
  762. if (permanent) {
  763. req->permanent = 1;
  764. } else {
  765. req->if_id = cpu_to_le16((u16) if_handle);
  766. req->pmac_id = cpu_to_le32(pmac_id);
  767. req->permanent = 0;
  768. }
  769. status = be_mcc_notify_wait(adapter);
  770. if (!status) {
  771. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  772. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  773. }
  774. err:
  775. spin_unlock_bh(&adapter->mcc_lock);
  776. return status;
  777. }
  778. /* Uses synchronous MCCQ */
  779. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  780. u32 if_id, u32 *pmac_id, u32 domain)
  781. {
  782. struct be_mcc_wrb *wrb;
  783. struct be_cmd_req_pmac_add *req;
  784. int status;
  785. spin_lock_bh(&adapter->mcc_lock);
  786. wrb = wrb_from_mccq(adapter);
  787. if (!wrb) {
  788. status = -EBUSY;
  789. goto err;
  790. }
  791. req = embedded_payload(wrb);
  792. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  793. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  794. req->hdr.domain = domain;
  795. req->if_id = cpu_to_le32(if_id);
  796. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  797. status = be_mcc_notify_wait(adapter);
  798. if (!status) {
  799. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  800. *pmac_id = le32_to_cpu(resp->pmac_id);
  801. }
  802. err:
  803. spin_unlock_bh(&adapter->mcc_lock);
  804. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  805. status = -EPERM;
  806. return status;
  807. }
  808. /* Uses synchronous MCCQ */
  809. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  810. {
  811. struct be_mcc_wrb *wrb;
  812. struct be_cmd_req_pmac_del *req;
  813. int status;
  814. if (pmac_id == -1)
  815. return 0;
  816. spin_lock_bh(&adapter->mcc_lock);
  817. wrb = wrb_from_mccq(adapter);
  818. if (!wrb) {
  819. status = -EBUSY;
  820. goto err;
  821. }
  822. req = embedded_payload(wrb);
  823. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  824. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  825. req->hdr.domain = dom;
  826. req->if_id = cpu_to_le32(if_id);
  827. req->pmac_id = cpu_to_le32(pmac_id);
  828. status = be_mcc_notify_wait(adapter);
  829. err:
  830. spin_unlock_bh(&adapter->mcc_lock);
  831. return status;
  832. }
  833. /* Uses Mbox */
  834. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  835. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  836. {
  837. struct be_mcc_wrb *wrb;
  838. struct be_cmd_req_cq_create *req;
  839. struct be_dma_mem *q_mem = &cq->dma_mem;
  840. void *ctxt;
  841. int status;
  842. if (mutex_lock_interruptible(&adapter->mbox_lock))
  843. return -1;
  844. wrb = wrb_from_mbox(adapter);
  845. req = embedded_payload(wrb);
  846. ctxt = &req->context;
  847. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  848. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  849. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  850. if (BEx_chip(adapter)) {
  851. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  852. coalesce_wm);
  853. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  854. ctxt, no_delay);
  855. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  856. __ilog2_u32(cq->len/256));
  857. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  858. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  859. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  860. } else {
  861. req->hdr.version = 2;
  862. req->page_size = 1; /* 1 for 4K */
  863. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  864. no_delay);
  865. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  866. __ilog2_u32(cq->len/256));
  867. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  868. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  869. ctxt, 1);
  870. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  871. ctxt, eq->id);
  872. }
  873. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  874. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  875. status = be_mbox_notify_wait(adapter);
  876. if (!status) {
  877. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  878. cq->id = le16_to_cpu(resp->cq_id);
  879. cq->created = true;
  880. }
  881. mutex_unlock(&adapter->mbox_lock);
  882. return status;
  883. }
  884. static u32 be_encoded_q_len(int q_len)
  885. {
  886. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  887. if (len_encoded == 16)
  888. len_encoded = 0;
  889. return len_encoded;
  890. }
  891. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  892. struct be_queue_info *mccq,
  893. struct be_queue_info *cq)
  894. {
  895. struct be_mcc_wrb *wrb;
  896. struct be_cmd_req_mcc_ext_create *req;
  897. struct be_dma_mem *q_mem = &mccq->dma_mem;
  898. void *ctxt;
  899. int status;
  900. if (mutex_lock_interruptible(&adapter->mbox_lock))
  901. return -1;
  902. wrb = wrb_from_mbox(adapter);
  903. req = embedded_payload(wrb);
  904. ctxt = &req->context;
  905. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  906. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  907. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  908. if (lancer_chip(adapter)) {
  909. req->hdr.version = 1;
  910. req->cq_id = cpu_to_le16(cq->id);
  911. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  912. be_encoded_q_len(mccq->len));
  913. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  914. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  915. ctxt, cq->id);
  916. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  917. ctxt, 1);
  918. } else {
  919. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  920. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  921. be_encoded_q_len(mccq->len));
  922. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  923. }
  924. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  925. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  926. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  927. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  928. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  929. status = be_mbox_notify_wait(adapter);
  930. if (!status) {
  931. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  932. mccq->id = le16_to_cpu(resp->id);
  933. mccq->created = true;
  934. }
  935. mutex_unlock(&adapter->mbox_lock);
  936. return status;
  937. }
  938. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  939. struct be_queue_info *mccq,
  940. struct be_queue_info *cq)
  941. {
  942. struct be_mcc_wrb *wrb;
  943. struct be_cmd_req_mcc_create *req;
  944. struct be_dma_mem *q_mem = &mccq->dma_mem;
  945. void *ctxt;
  946. int status;
  947. if (mutex_lock_interruptible(&adapter->mbox_lock))
  948. return -1;
  949. wrb = wrb_from_mbox(adapter);
  950. req = embedded_payload(wrb);
  951. ctxt = &req->context;
  952. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  953. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  954. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  955. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  956. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  957. be_encoded_q_len(mccq->len));
  958. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  959. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  960. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  961. status = be_mbox_notify_wait(adapter);
  962. if (!status) {
  963. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  964. mccq->id = le16_to_cpu(resp->id);
  965. mccq->created = true;
  966. }
  967. mutex_unlock(&adapter->mbox_lock);
  968. return status;
  969. }
  970. int be_cmd_mccq_create(struct be_adapter *adapter,
  971. struct be_queue_info *mccq,
  972. struct be_queue_info *cq)
  973. {
  974. int status;
  975. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  976. if (status && !lancer_chip(adapter)) {
  977. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  978. "or newer to avoid conflicting priorities between NIC "
  979. "and FCoE traffic");
  980. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  981. }
  982. return status;
  983. }
  984. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  985. {
  986. struct be_mcc_wrb wrb = {0};
  987. struct be_cmd_req_eth_tx_create *req;
  988. struct be_queue_info *txq = &txo->q;
  989. struct be_queue_info *cq = &txo->cq;
  990. struct be_dma_mem *q_mem = &txq->dma_mem;
  991. int status, ver = 0;
  992. req = embedded_payload(&wrb);
  993. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  994. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  995. if (lancer_chip(adapter)) {
  996. req->hdr.version = 1;
  997. } else if (BEx_chip(adapter)) {
  998. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  999. req->hdr.version = 2;
  1000. } else { /* For SH */
  1001. req->hdr.version = 2;
  1002. }
  1003. if (req->hdr.version > 0)
  1004. req->if_id = cpu_to_le16(adapter->if_handle);
  1005. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1006. req->ulp_num = BE_ULP1_NUM;
  1007. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1008. req->cq_id = cpu_to_le16(cq->id);
  1009. req->queue_size = be_encoded_q_len(txq->len);
  1010. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1011. ver = req->hdr.version;
  1012. status = be_cmd_notify_wait(adapter, &wrb);
  1013. if (!status) {
  1014. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1015. txq->id = le16_to_cpu(resp->cid);
  1016. if (ver == 2)
  1017. txo->db_offset = le32_to_cpu(resp->db_offset);
  1018. else
  1019. txo->db_offset = DB_TXULP1_OFFSET;
  1020. txq->created = true;
  1021. }
  1022. return status;
  1023. }
  1024. /* Uses MCC */
  1025. int be_cmd_rxq_create(struct be_adapter *adapter,
  1026. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1027. u32 if_id, u32 rss, u8 *rss_id)
  1028. {
  1029. struct be_mcc_wrb *wrb;
  1030. struct be_cmd_req_eth_rx_create *req;
  1031. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1032. int status;
  1033. spin_lock_bh(&adapter->mcc_lock);
  1034. wrb = wrb_from_mccq(adapter);
  1035. if (!wrb) {
  1036. status = -EBUSY;
  1037. goto err;
  1038. }
  1039. req = embedded_payload(wrb);
  1040. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1041. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1042. req->cq_id = cpu_to_le16(cq_id);
  1043. req->frag_size = fls(frag_size) - 1;
  1044. req->num_pages = 2;
  1045. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1046. req->interface_id = cpu_to_le32(if_id);
  1047. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1048. req->rss_queue = cpu_to_le32(rss);
  1049. status = be_mcc_notify_wait(adapter);
  1050. if (!status) {
  1051. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1052. rxq->id = le16_to_cpu(resp->id);
  1053. rxq->created = true;
  1054. *rss_id = resp->rss_id;
  1055. }
  1056. err:
  1057. spin_unlock_bh(&adapter->mcc_lock);
  1058. return status;
  1059. }
  1060. /* Generic destroyer function for all types of queues
  1061. * Uses Mbox
  1062. */
  1063. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1064. int queue_type)
  1065. {
  1066. struct be_mcc_wrb *wrb;
  1067. struct be_cmd_req_q_destroy *req;
  1068. u8 subsys = 0, opcode = 0;
  1069. int status;
  1070. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1071. return -1;
  1072. wrb = wrb_from_mbox(adapter);
  1073. req = embedded_payload(wrb);
  1074. switch (queue_type) {
  1075. case QTYPE_EQ:
  1076. subsys = CMD_SUBSYSTEM_COMMON;
  1077. opcode = OPCODE_COMMON_EQ_DESTROY;
  1078. break;
  1079. case QTYPE_CQ:
  1080. subsys = CMD_SUBSYSTEM_COMMON;
  1081. opcode = OPCODE_COMMON_CQ_DESTROY;
  1082. break;
  1083. case QTYPE_TXQ:
  1084. subsys = CMD_SUBSYSTEM_ETH;
  1085. opcode = OPCODE_ETH_TX_DESTROY;
  1086. break;
  1087. case QTYPE_RXQ:
  1088. subsys = CMD_SUBSYSTEM_ETH;
  1089. opcode = OPCODE_ETH_RX_DESTROY;
  1090. break;
  1091. case QTYPE_MCCQ:
  1092. subsys = CMD_SUBSYSTEM_COMMON;
  1093. opcode = OPCODE_COMMON_MCC_DESTROY;
  1094. break;
  1095. default:
  1096. BUG();
  1097. }
  1098. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1099. NULL);
  1100. req->id = cpu_to_le16(q->id);
  1101. status = be_mbox_notify_wait(adapter);
  1102. q->created = false;
  1103. mutex_unlock(&adapter->mbox_lock);
  1104. return status;
  1105. }
  1106. /* Uses MCC */
  1107. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1108. {
  1109. struct be_mcc_wrb *wrb;
  1110. struct be_cmd_req_q_destroy *req;
  1111. int status;
  1112. spin_lock_bh(&adapter->mcc_lock);
  1113. wrb = wrb_from_mccq(adapter);
  1114. if (!wrb) {
  1115. status = -EBUSY;
  1116. goto err;
  1117. }
  1118. req = embedded_payload(wrb);
  1119. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1120. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1121. req->id = cpu_to_le16(q->id);
  1122. status = be_mcc_notify_wait(adapter);
  1123. q->created = false;
  1124. err:
  1125. spin_unlock_bh(&adapter->mcc_lock);
  1126. return status;
  1127. }
  1128. /* Create an rx filtering policy configuration on an i/f
  1129. * Will use MBOX only if MCCQ has not been created.
  1130. */
  1131. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1132. u32 *if_handle, u32 domain)
  1133. {
  1134. struct be_mcc_wrb wrb = {0};
  1135. struct be_cmd_req_if_create *req;
  1136. int status;
  1137. req = embedded_payload(&wrb);
  1138. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1139. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1140. req->hdr.domain = domain;
  1141. req->capability_flags = cpu_to_le32(cap_flags);
  1142. req->enable_flags = cpu_to_le32(en_flags);
  1143. req->pmac_invalid = true;
  1144. status = be_cmd_notify_wait(adapter, &wrb);
  1145. if (!status) {
  1146. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1147. *if_handle = le32_to_cpu(resp->interface_id);
  1148. /* Hack to retrieve VF's pmac-id on BE3 */
  1149. if (BE3_chip(adapter) && !be_physfn(adapter))
  1150. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1151. }
  1152. return status;
  1153. }
  1154. /* Uses MCCQ */
  1155. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1156. {
  1157. struct be_mcc_wrb *wrb;
  1158. struct be_cmd_req_if_destroy *req;
  1159. int status;
  1160. if (interface_id == -1)
  1161. return 0;
  1162. spin_lock_bh(&adapter->mcc_lock);
  1163. wrb = wrb_from_mccq(adapter);
  1164. if (!wrb) {
  1165. status = -EBUSY;
  1166. goto err;
  1167. }
  1168. req = embedded_payload(wrb);
  1169. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1170. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1171. req->hdr.domain = domain;
  1172. req->interface_id = cpu_to_le32(interface_id);
  1173. status = be_mcc_notify_wait(adapter);
  1174. err:
  1175. spin_unlock_bh(&adapter->mcc_lock);
  1176. return status;
  1177. }
  1178. /* Get stats is a non embedded command: the request is not embedded inside
  1179. * WRB but is a separate dma memory block
  1180. * Uses asynchronous MCC
  1181. */
  1182. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1183. {
  1184. struct be_mcc_wrb *wrb;
  1185. struct be_cmd_req_hdr *hdr;
  1186. int status = 0;
  1187. spin_lock_bh(&adapter->mcc_lock);
  1188. wrb = wrb_from_mccq(adapter);
  1189. if (!wrb) {
  1190. status = -EBUSY;
  1191. goto err;
  1192. }
  1193. hdr = nonemb_cmd->va;
  1194. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1195. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1196. /* version 1 of the cmd is not supported only by BE2 */
  1197. if (!BE2_chip(adapter))
  1198. hdr->version = 1;
  1199. be_mcc_notify(adapter);
  1200. adapter->stats_cmd_sent = true;
  1201. err:
  1202. spin_unlock_bh(&adapter->mcc_lock);
  1203. return status;
  1204. }
  1205. /* Lancer Stats */
  1206. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1207. struct be_dma_mem *nonemb_cmd)
  1208. {
  1209. struct be_mcc_wrb *wrb;
  1210. struct lancer_cmd_req_pport_stats *req;
  1211. int status = 0;
  1212. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1213. CMD_SUBSYSTEM_ETH))
  1214. return -EPERM;
  1215. spin_lock_bh(&adapter->mcc_lock);
  1216. wrb = wrb_from_mccq(adapter);
  1217. if (!wrb) {
  1218. status = -EBUSY;
  1219. goto err;
  1220. }
  1221. req = nonemb_cmd->va;
  1222. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1223. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1224. nonemb_cmd);
  1225. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1226. req->cmd_params.params.reset_stats = 0;
  1227. be_mcc_notify(adapter);
  1228. adapter->stats_cmd_sent = true;
  1229. err:
  1230. spin_unlock_bh(&adapter->mcc_lock);
  1231. return status;
  1232. }
  1233. static int be_mac_to_link_speed(int mac_speed)
  1234. {
  1235. switch (mac_speed) {
  1236. case PHY_LINK_SPEED_ZERO:
  1237. return 0;
  1238. case PHY_LINK_SPEED_10MBPS:
  1239. return 10;
  1240. case PHY_LINK_SPEED_100MBPS:
  1241. return 100;
  1242. case PHY_LINK_SPEED_1GBPS:
  1243. return 1000;
  1244. case PHY_LINK_SPEED_10GBPS:
  1245. return 10000;
  1246. case PHY_LINK_SPEED_20GBPS:
  1247. return 20000;
  1248. case PHY_LINK_SPEED_25GBPS:
  1249. return 25000;
  1250. case PHY_LINK_SPEED_40GBPS:
  1251. return 40000;
  1252. }
  1253. return 0;
  1254. }
  1255. /* Uses synchronous mcc
  1256. * Returns link_speed in Mbps
  1257. */
  1258. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1259. u8 *link_status, u32 dom)
  1260. {
  1261. struct be_mcc_wrb *wrb;
  1262. struct be_cmd_req_link_status *req;
  1263. int status;
  1264. spin_lock_bh(&adapter->mcc_lock);
  1265. if (link_status)
  1266. *link_status = LINK_DOWN;
  1267. wrb = wrb_from_mccq(adapter);
  1268. if (!wrb) {
  1269. status = -EBUSY;
  1270. goto err;
  1271. }
  1272. req = embedded_payload(wrb);
  1273. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1274. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1275. /* version 1 of the cmd is not supported only by BE2 */
  1276. if (!BE2_chip(adapter))
  1277. req->hdr.version = 1;
  1278. req->hdr.domain = dom;
  1279. status = be_mcc_notify_wait(adapter);
  1280. if (!status) {
  1281. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1282. if (link_speed) {
  1283. *link_speed = resp->link_speed ?
  1284. le16_to_cpu(resp->link_speed) * 10 :
  1285. be_mac_to_link_speed(resp->mac_speed);
  1286. if (!resp->logical_link_status)
  1287. *link_speed = 0;
  1288. }
  1289. if (link_status)
  1290. *link_status = resp->logical_link_status;
  1291. }
  1292. err:
  1293. spin_unlock_bh(&adapter->mcc_lock);
  1294. return status;
  1295. }
  1296. /* Uses synchronous mcc */
  1297. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1298. {
  1299. struct be_mcc_wrb *wrb;
  1300. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1301. int status = 0;
  1302. spin_lock_bh(&adapter->mcc_lock);
  1303. wrb = wrb_from_mccq(adapter);
  1304. if (!wrb) {
  1305. status = -EBUSY;
  1306. goto err;
  1307. }
  1308. req = embedded_payload(wrb);
  1309. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1310. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1311. wrb, NULL);
  1312. be_mcc_notify(adapter);
  1313. err:
  1314. spin_unlock_bh(&adapter->mcc_lock);
  1315. return status;
  1316. }
  1317. /* Uses synchronous mcc */
  1318. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1319. {
  1320. struct be_mcc_wrb *wrb;
  1321. struct be_cmd_req_get_fat *req;
  1322. int status;
  1323. spin_lock_bh(&adapter->mcc_lock);
  1324. wrb = wrb_from_mccq(adapter);
  1325. if (!wrb) {
  1326. status = -EBUSY;
  1327. goto err;
  1328. }
  1329. req = embedded_payload(wrb);
  1330. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1331. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1332. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1333. status = be_mcc_notify_wait(adapter);
  1334. if (!status) {
  1335. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1336. if (log_size && resp->log_size)
  1337. *log_size = le32_to_cpu(resp->log_size) -
  1338. sizeof(u32);
  1339. }
  1340. err:
  1341. spin_unlock_bh(&adapter->mcc_lock);
  1342. return status;
  1343. }
  1344. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1345. {
  1346. struct be_dma_mem get_fat_cmd;
  1347. struct be_mcc_wrb *wrb;
  1348. struct be_cmd_req_get_fat *req;
  1349. u32 offset = 0, total_size, buf_size,
  1350. log_offset = sizeof(u32), payload_len;
  1351. int status;
  1352. if (buf_len == 0)
  1353. return;
  1354. total_size = buf_len;
  1355. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1356. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1357. get_fat_cmd.size,
  1358. &get_fat_cmd.dma);
  1359. if (!get_fat_cmd.va) {
  1360. status = -ENOMEM;
  1361. dev_err(&adapter->pdev->dev,
  1362. "Memory allocation failure while retrieving FAT data\n");
  1363. return;
  1364. }
  1365. spin_lock_bh(&adapter->mcc_lock);
  1366. while (total_size) {
  1367. buf_size = min(total_size, (u32)60*1024);
  1368. total_size -= buf_size;
  1369. wrb = wrb_from_mccq(adapter);
  1370. if (!wrb) {
  1371. status = -EBUSY;
  1372. goto err;
  1373. }
  1374. req = get_fat_cmd.va;
  1375. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1376. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1377. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1378. &get_fat_cmd);
  1379. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1380. req->read_log_offset = cpu_to_le32(log_offset);
  1381. req->read_log_length = cpu_to_le32(buf_size);
  1382. req->data_buffer_size = cpu_to_le32(buf_size);
  1383. status = be_mcc_notify_wait(adapter);
  1384. if (!status) {
  1385. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1386. memcpy(buf + offset,
  1387. resp->data_buffer,
  1388. le32_to_cpu(resp->read_log_length));
  1389. } else {
  1390. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1391. goto err;
  1392. }
  1393. offset += buf_size;
  1394. log_offset += buf_size;
  1395. }
  1396. err:
  1397. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1398. get_fat_cmd.va,
  1399. get_fat_cmd.dma);
  1400. spin_unlock_bh(&adapter->mcc_lock);
  1401. }
  1402. /* Uses synchronous mcc */
  1403. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1404. char *fw_on_flash)
  1405. {
  1406. struct be_mcc_wrb *wrb;
  1407. struct be_cmd_req_get_fw_version *req;
  1408. int status;
  1409. spin_lock_bh(&adapter->mcc_lock);
  1410. wrb = wrb_from_mccq(adapter);
  1411. if (!wrb) {
  1412. status = -EBUSY;
  1413. goto err;
  1414. }
  1415. req = embedded_payload(wrb);
  1416. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1417. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1418. status = be_mcc_notify_wait(adapter);
  1419. if (!status) {
  1420. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1421. strcpy(fw_ver, resp->firmware_version_string);
  1422. if (fw_on_flash)
  1423. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1424. }
  1425. err:
  1426. spin_unlock_bh(&adapter->mcc_lock);
  1427. return status;
  1428. }
  1429. /* set the EQ delay interval of an EQ to specified value
  1430. * Uses async mcc
  1431. */
  1432. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1433. int num)
  1434. {
  1435. struct be_mcc_wrb *wrb;
  1436. struct be_cmd_req_modify_eq_delay *req;
  1437. int status = 0, i;
  1438. spin_lock_bh(&adapter->mcc_lock);
  1439. wrb = wrb_from_mccq(adapter);
  1440. if (!wrb) {
  1441. status = -EBUSY;
  1442. goto err;
  1443. }
  1444. req = embedded_payload(wrb);
  1445. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1446. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1447. req->num_eq = cpu_to_le32(num);
  1448. for (i = 0; i < num; i++) {
  1449. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1450. req->set_eqd[i].phase = 0;
  1451. req->set_eqd[i].delay_multiplier =
  1452. cpu_to_le32(set_eqd[i].delay_multiplier);
  1453. }
  1454. be_mcc_notify(adapter);
  1455. err:
  1456. spin_unlock_bh(&adapter->mcc_lock);
  1457. return status;
  1458. }
  1459. /* Uses sycnhronous mcc */
  1460. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1461. u32 num, bool untagged, bool promiscuous)
  1462. {
  1463. struct be_mcc_wrb *wrb;
  1464. struct be_cmd_req_vlan_config *req;
  1465. int status;
  1466. spin_lock_bh(&adapter->mcc_lock);
  1467. wrb = wrb_from_mccq(adapter);
  1468. if (!wrb) {
  1469. status = -EBUSY;
  1470. goto err;
  1471. }
  1472. req = embedded_payload(wrb);
  1473. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1474. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1475. req->interface_id = if_id;
  1476. req->promiscuous = promiscuous;
  1477. req->untagged = untagged;
  1478. req->num_vlan = num;
  1479. if (!promiscuous) {
  1480. memcpy(req->normal_vlan, vtag_array,
  1481. req->num_vlan * sizeof(vtag_array[0]));
  1482. }
  1483. status = be_mcc_notify_wait(adapter);
  1484. err:
  1485. spin_unlock_bh(&adapter->mcc_lock);
  1486. return status;
  1487. }
  1488. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1489. {
  1490. struct be_mcc_wrb *wrb;
  1491. struct be_dma_mem *mem = &adapter->rx_filter;
  1492. struct be_cmd_req_rx_filter *req = mem->va;
  1493. int status;
  1494. spin_lock_bh(&adapter->mcc_lock);
  1495. wrb = wrb_from_mccq(adapter);
  1496. if (!wrb) {
  1497. status = -EBUSY;
  1498. goto err;
  1499. }
  1500. memset(req, 0, sizeof(*req));
  1501. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1502. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1503. wrb, mem);
  1504. req->if_id = cpu_to_le32(adapter->if_handle);
  1505. if (flags & IFF_PROMISC) {
  1506. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1507. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1508. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1509. if (value == ON)
  1510. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1511. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1512. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1513. } else if (flags & IFF_ALLMULTI) {
  1514. req->if_flags_mask = req->if_flags =
  1515. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1516. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1517. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1518. if (value == ON)
  1519. req->if_flags =
  1520. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1521. } else {
  1522. struct netdev_hw_addr *ha;
  1523. int i = 0;
  1524. req->if_flags_mask = req->if_flags =
  1525. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1526. /* Reset mcast promisc mode if already set by setting mask
  1527. * and not setting flags field
  1528. */
  1529. req->if_flags_mask |=
  1530. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1531. be_if_cap_flags(adapter));
  1532. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1533. netdev_for_each_mc_addr(ha, adapter->netdev)
  1534. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1535. }
  1536. status = be_mcc_notify_wait(adapter);
  1537. err:
  1538. spin_unlock_bh(&adapter->mcc_lock);
  1539. return status;
  1540. }
  1541. /* Uses synchrounous mcc */
  1542. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1543. {
  1544. struct be_mcc_wrb *wrb;
  1545. struct be_cmd_req_set_flow_control *req;
  1546. int status;
  1547. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1548. CMD_SUBSYSTEM_COMMON))
  1549. return -EPERM;
  1550. spin_lock_bh(&adapter->mcc_lock);
  1551. wrb = wrb_from_mccq(adapter);
  1552. if (!wrb) {
  1553. status = -EBUSY;
  1554. goto err;
  1555. }
  1556. req = embedded_payload(wrb);
  1557. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1558. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1559. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1560. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1561. status = be_mcc_notify_wait(adapter);
  1562. err:
  1563. spin_unlock_bh(&adapter->mcc_lock);
  1564. return status;
  1565. }
  1566. /* Uses sycn mcc */
  1567. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1568. {
  1569. struct be_mcc_wrb *wrb;
  1570. struct be_cmd_req_get_flow_control *req;
  1571. int status;
  1572. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1573. CMD_SUBSYSTEM_COMMON))
  1574. return -EPERM;
  1575. spin_lock_bh(&adapter->mcc_lock);
  1576. wrb = wrb_from_mccq(adapter);
  1577. if (!wrb) {
  1578. status = -EBUSY;
  1579. goto err;
  1580. }
  1581. req = embedded_payload(wrb);
  1582. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1583. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1584. status = be_mcc_notify_wait(adapter);
  1585. if (!status) {
  1586. struct be_cmd_resp_get_flow_control *resp =
  1587. embedded_payload(wrb);
  1588. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1589. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1590. }
  1591. err:
  1592. spin_unlock_bh(&adapter->mcc_lock);
  1593. return status;
  1594. }
  1595. /* Uses mbox */
  1596. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1597. u32 *mode, u32 *caps, u16 *asic_rev)
  1598. {
  1599. struct be_mcc_wrb *wrb;
  1600. struct be_cmd_req_query_fw_cfg *req;
  1601. int status;
  1602. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1603. return -1;
  1604. wrb = wrb_from_mbox(adapter);
  1605. req = embedded_payload(wrb);
  1606. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1607. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1608. status = be_mbox_notify_wait(adapter);
  1609. if (!status) {
  1610. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1611. *port_num = le32_to_cpu(resp->phys_port);
  1612. *mode = le32_to_cpu(resp->function_mode);
  1613. *caps = le32_to_cpu(resp->function_caps);
  1614. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1615. }
  1616. mutex_unlock(&adapter->mbox_lock);
  1617. return status;
  1618. }
  1619. /* Uses mbox */
  1620. int be_cmd_reset_function(struct be_adapter *adapter)
  1621. {
  1622. struct be_mcc_wrb *wrb;
  1623. struct be_cmd_req_hdr *req;
  1624. int status;
  1625. if (lancer_chip(adapter)) {
  1626. status = lancer_wait_ready(adapter);
  1627. if (!status) {
  1628. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1629. adapter->db + SLIPORT_CONTROL_OFFSET);
  1630. status = lancer_test_and_set_rdy_state(adapter);
  1631. }
  1632. if (status) {
  1633. dev_err(&adapter->pdev->dev,
  1634. "Adapter in non recoverable error\n");
  1635. }
  1636. return status;
  1637. }
  1638. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1639. return -1;
  1640. wrb = wrb_from_mbox(adapter);
  1641. req = embedded_payload(wrb);
  1642. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1643. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1644. status = be_mbox_notify_wait(adapter);
  1645. mutex_unlock(&adapter->mbox_lock);
  1646. return status;
  1647. }
  1648. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1649. u32 rss_hash_opts, u16 table_size)
  1650. {
  1651. struct be_mcc_wrb *wrb;
  1652. struct be_cmd_req_rss_config *req;
  1653. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1654. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1655. 0x3ea83c02, 0x4a110304};
  1656. int status;
  1657. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1658. return -1;
  1659. wrb = wrb_from_mbox(adapter);
  1660. req = embedded_payload(wrb);
  1661. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1662. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1663. req->if_id = cpu_to_le32(adapter->if_handle);
  1664. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1665. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1666. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1667. req->hdr.version = 1;
  1668. memcpy(req->cpu_table, rsstable, table_size);
  1669. memcpy(req->hash, myhash, sizeof(myhash));
  1670. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1671. status = be_mbox_notify_wait(adapter);
  1672. mutex_unlock(&adapter->mbox_lock);
  1673. return status;
  1674. }
  1675. /* Uses sync mcc */
  1676. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1677. u8 bcn, u8 sts, u8 state)
  1678. {
  1679. struct be_mcc_wrb *wrb;
  1680. struct be_cmd_req_enable_disable_beacon *req;
  1681. int status;
  1682. spin_lock_bh(&adapter->mcc_lock);
  1683. wrb = wrb_from_mccq(adapter);
  1684. if (!wrb) {
  1685. status = -EBUSY;
  1686. goto err;
  1687. }
  1688. req = embedded_payload(wrb);
  1689. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1690. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1691. req->port_num = port_num;
  1692. req->beacon_state = state;
  1693. req->beacon_duration = bcn;
  1694. req->status_duration = sts;
  1695. status = be_mcc_notify_wait(adapter);
  1696. err:
  1697. spin_unlock_bh(&adapter->mcc_lock);
  1698. return status;
  1699. }
  1700. /* Uses sync mcc */
  1701. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1702. {
  1703. struct be_mcc_wrb *wrb;
  1704. struct be_cmd_req_get_beacon_state *req;
  1705. int status;
  1706. spin_lock_bh(&adapter->mcc_lock);
  1707. wrb = wrb_from_mccq(adapter);
  1708. if (!wrb) {
  1709. status = -EBUSY;
  1710. goto err;
  1711. }
  1712. req = embedded_payload(wrb);
  1713. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1714. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1715. req->port_num = port_num;
  1716. status = be_mcc_notify_wait(adapter);
  1717. if (!status) {
  1718. struct be_cmd_resp_get_beacon_state *resp =
  1719. embedded_payload(wrb);
  1720. *state = resp->beacon_state;
  1721. }
  1722. err:
  1723. spin_unlock_bh(&adapter->mcc_lock);
  1724. return status;
  1725. }
  1726. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1727. u32 data_size, u32 data_offset,
  1728. const char *obj_name, u32 *data_written,
  1729. u8 *change_status, u8 *addn_status)
  1730. {
  1731. struct be_mcc_wrb *wrb;
  1732. struct lancer_cmd_req_write_object *req;
  1733. struct lancer_cmd_resp_write_object *resp;
  1734. void *ctxt = NULL;
  1735. int status;
  1736. spin_lock_bh(&adapter->mcc_lock);
  1737. adapter->flash_status = 0;
  1738. wrb = wrb_from_mccq(adapter);
  1739. if (!wrb) {
  1740. status = -EBUSY;
  1741. goto err_unlock;
  1742. }
  1743. req = embedded_payload(wrb);
  1744. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1745. OPCODE_COMMON_WRITE_OBJECT,
  1746. sizeof(struct lancer_cmd_req_write_object), wrb,
  1747. NULL);
  1748. ctxt = &req->context;
  1749. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1750. write_length, ctxt, data_size);
  1751. if (data_size == 0)
  1752. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1753. eof, ctxt, 1);
  1754. else
  1755. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1756. eof, ctxt, 0);
  1757. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1758. req->write_offset = cpu_to_le32(data_offset);
  1759. strcpy(req->object_name, obj_name);
  1760. req->descriptor_count = cpu_to_le32(1);
  1761. req->buf_len = cpu_to_le32(data_size);
  1762. req->addr_low = cpu_to_le32((cmd->dma +
  1763. sizeof(struct lancer_cmd_req_write_object))
  1764. & 0xFFFFFFFF);
  1765. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1766. sizeof(struct lancer_cmd_req_write_object)));
  1767. be_mcc_notify(adapter);
  1768. spin_unlock_bh(&adapter->mcc_lock);
  1769. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1770. msecs_to_jiffies(60000)))
  1771. status = -1;
  1772. else
  1773. status = adapter->flash_status;
  1774. resp = embedded_payload(wrb);
  1775. if (!status) {
  1776. *data_written = le32_to_cpu(resp->actual_write_len);
  1777. *change_status = resp->change_status;
  1778. } else {
  1779. *addn_status = resp->additional_status;
  1780. }
  1781. return status;
  1782. err_unlock:
  1783. spin_unlock_bh(&adapter->mcc_lock);
  1784. return status;
  1785. }
  1786. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1787. u32 data_size, u32 data_offset, const char *obj_name,
  1788. u32 *data_read, u32 *eof, u8 *addn_status)
  1789. {
  1790. struct be_mcc_wrb *wrb;
  1791. struct lancer_cmd_req_read_object *req;
  1792. struct lancer_cmd_resp_read_object *resp;
  1793. int status;
  1794. spin_lock_bh(&adapter->mcc_lock);
  1795. wrb = wrb_from_mccq(adapter);
  1796. if (!wrb) {
  1797. status = -EBUSY;
  1798. goto err_unlock;
  1799. }
  1800. req = embedded_payload(wrb);
  1801. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1802. OPCODE_COMMON_READ_OBJECT,
  1803. sizeof(struct lancer_cmd_req_read_object), wrb,
  1804. NULL);
  1805. req->desired_read_len = cpu_to_le32(data_size);
  1806. req->read_offset = cpu_to_le32(data_offset);
  1807. strcpy(req->object_name, obj_name);
  1808. req->descriptor_count = cpu_to_le32(1);
  1809. req->buf_len = cpu_to_le32(data_size);
  1810. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1811. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1812. status = be_mcc_notify_wait(adapter);
  1813. resp = embedded_payload(wrb);
  1814. if (!status) {
  1815. *data_read = le32_to_cpu(resp->actual_read_len);
  1816. *eof = le32_to_cpu(resp->eof);
  1817. } else {
  1818. *addn_status = resp->additional_status;
  1819. }
  1820. err_unlock:
  1821. spin_unlock_bh(&adapter->mcc_lock);
  1822. return status;
  1823. }
  1824. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1825. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1826. {
  1827. struct be_mcc_wrb *wrb;
  1828. struct be_cmd_write_flashrom *req;
  1829. int status;
  1830. spin_lock_bh(&adapter->mcc_lock);
  1831. adapter->flash_status = 0;
  1832. wrb = wrb_from_mccq(adapter);
  1833. if (!wrb) {
  1834. status = -EBUSY;
  1835. goto err_unlock;
  1836. }
  1837. req = cmd->va;
  1838. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1839. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1840. req->params.op_type = cpu_to_le32(flash_type);
  1841. req->params.op_code = cpu_to_le32(flash_opcode);
  1842. req->params.data_buf_size = cpu_to_le32(buf_size);
  1843. be_mcc_notify(adapter);
  1844. spin_unlock_bh(&adapter->mcc_lock);
  1845. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1846. msecs_to_jiffies(40000)))
  1847. status = -1;
  1848. else
  1849. status = adapter->flash_status;
  1850. return status;
  1851. err_unlock:
  1852. spin_unlock_bh(&adapter->mcc_lock);
  1853. return status;
  1854. }
  1855. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1856. int offset)
  1857. {
  1858. struct be_mcc_wrb *wrb;
  1859. struct be_cmd_read_flash_crc *req;
  1860. int status;
  1861. spin_lock_bh(&adapter->mcc_lock);
  1862. wrb = wrb_from_mccq(adapter);
  1863. if (!wrb) {
  1864. status = -EBUSY;
  1865. goto err;
  1866. }
  1867. req = embedded_payload(wrb);
  1868. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1869. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1870. wrb, NULL);
  1871. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1872. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1873. req->params.offset = cpu_to_le32(offset);
  1874. req->params.data_buf_size = cpu_to_le32(0x4);
  1875. status = be_mcc_notify_wait(adapter);
  1876. if (!status)
  1877. memcpy(flashed_crc, req->crc, 4);
  1878. err:
  1879. spin_unlock_bh(&adapter->mcc_lock);
  1880. return status;
  1881. }
  1882. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1883. struct be_dma_mem *nonemb_cmd)
  1884. {
  1885. struct be_mcc_wrb *wrb;
  1886. struct be_cmd_req_acpi_wol_magic_config *req;
  1887. int status;
  1888. spin_lock_bh(&adapter->mcc_lock);
  1889. wrb = wrb_from_mccq(adapter);
  1890. if (!wrb) {
  1891. status = -EBUSY;
  1892. goto err;
  1893. }
  1894. req = nonemb_cmd->va;
  1895. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1896. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1897. nonemb_cmd);
  1898. memcpy(req->magic_mac, mac, ETH_ALEN);
  1899. status = be_mcc_notify_wait(adapter);
  1900. err:
  1901. spin_unlock_bh(&adapter->mcc_lock);
  1902. return status;
  1903. }
  1904. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1905. u8 loopback_type, u8 enable)
  1906. {
  1907. struct be_mcc_wrb *wrb;
  1908. struct be_cmd_req_set_lmode *req;
  1909. int status;
  1910. spin_lock_bh(&adapter->mcc_lock);
  1911. wrb = wrb_from_mccq(adapter);
  1912. if (!wrb) {
  1913. status = -EBUSY;
  1914. goto err;
  1915. }
  1916. req = embedded_payload(wrb);
  1917. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1918. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1919. NULL);
  1920. req->src_port = port_num;
  1921. req->dest_port = port_num;
  1922. req->loopback_type = loopback_type;
  1923. req->loopback_state = enable;
  1924. status = be_mcc_notify_wait(adapter);
  1925. err:
  1926. spin_unlock_bh(&adapter->mcc_lock);
  1927. return status;
  1928. }
  1929. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1930. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1931. {
  1932. struct be_mcc_wrb *wrb;
  1933. struct be_cmd_req_loopback_test *req;
  1934. int status;
  1935. spin_lock_bh(&adapter->mcc_lock);
  1936. wrb = wrb_from_mccq(adapter);
  1937. if (!wrb) {
  1938. status = -EBUSY;
  1939. goto err;
  1940. }
  1941. req = embedded_payload(wrb);
  1942. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1943. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1944. req->hdr.timeout = cpu_to_le32(4);
  1945. req->pattern = cpu_to_le64(pattern);
  1946. req->src_port = cpu_to_le32(port_num);
  1947. req->dest_port = cpu_to_le32(port_num);
  1948. req->pkt_size = cpu_to_le32(pkt_size);
  1949. req->num_pkts = cpu_to_le32(num_pkts);
  1950. req->loopback_type = cpu_to_le32(loopback_type);
  1951. status = be_mcc_notify_wait(adapter);
  1952. if (!status) {
  1953. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1954. status = le32_to_cpu(resp->status);
  1955. }
  1956. err:
  1957. spin_unlock_bh(&adapter->mcc_lock);
  1958. return status;
  1959. }
  1960. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1961. u32 byte_cnt, struct be_dma_mem *cmd)
  1962. {
  1963. struct be_mcc_wrb *wrb;
  1964. struct be_cmd_req_ddrdma_test *req;
  1965. int status;
  1966. int i, j = 0;
  1967. spin_lock_bh(&adapter->mcc_lock);
  1968. wrb = wrb_from_mccq(adapter);
  1969. if (!wrb) {
  1970. status = -EBUSY;
  1971. goto err;
  1972. }
  1973. req = cmd->va;
  1974. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1975. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1976. req->pattern = cpu_to_le64(pattern);
  1977. req->byte_count = cpu_to_le32(byte_cnt);
  1978. for (i = 0; i < byte_cnt; i++) {
  1979. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1980. j++;
  1981. if (j > 7)
  1982. j = 0;
  1983. }
  1984. status = be_mcc_notify_wait(adapter);
  1985. if (!status) {
  1986. struct be_cmd_resp_ddrdma_test *resp;
  1987. resp = cmd->va;
  1988. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1989. resp->snd_err) {
  1990. status = -1;
  1991. }
  1992. }
  1993. err:
  1994. spin_unlock_bh(&adapter->mcc_lock);
  1995. return status;
  1996. }
  1997. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1998. struct be_dma_mem *nonemb_cmd)
  1999. {
  2000. struct be_mcc_wrb *wrb;
  2001. struct be_cmd_req_seeprom_read *req;
  2002. int status;
  2003. spin_lock_bh(&adapter->mcc_lock);
  2004. wrb = wrb_from_mccq(adapter);
  2005. if (!wrb) {
  2006. status = -EBUSY;
  2007. goto err;
  2008. }
  2009. req = nonemb_cmd->va;
  2010. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2011. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2012. nonemb_cmd);
  2013. status = be_mcc_notify_wait(adapter);
  2014. err:
  2015. spin_unlock_bh(&adapter->mcc_lock);
  2016. return status;
  2017. }
  2018. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2019. {
  2020. struct be_mcc_wrb *wrb;
  2021. struct be_cmd_req_get_phy_info *req;
  2022. struct be_dma_mem cmd;
  2023. int status;
  2024. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2025. CMD_SUBSYSTEM_COMMON))
  2026. return -EPERM;
  2027. spin_lock_bh(&adapter->mcc_lock);
  2028. wrb = wrb_from_mccq(adapter);
  2029. if (!wrb) {
  2030. status = -EBUSY;
  2031. goto err;
  2032. }
  2033. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2034. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2035. &cmd.dma);
  2036. if (!cmd.va) {
  2037. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2038. status = -ENOMEM;
  2039. goto err;
  2040. }
  2041. req = cmd.va;
  2042. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2043. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2044. wrb, &cmd);
  2045. status = be_mcc_notify_wait(adapter);
  2046. if (!status) {
  2047. struct be_phy_info *resp_phy_info =
  2048. cmd.va + sizeof(struct be_cmd_req_hdr);
  2049. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2050. adapter->phy.interface_type =
  2051. le16_to_cpu(resp_phy_info->interface_type);
  2052. adapter->phy.auto_speeds_supported =
  2053. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2054. adapter->phy.fixed_speeds_supported =
  2055. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2056. adapter->phy.misc_params =
  2057. le32_to_cpu(resp_phy_info->misc_params);
  2058. if (BE2_chip(adapter)) {
  2059. adapter->phy.fixed_speeds_supported =
  2060. BE_SUPPORTED_SPEED_10GBPS |
  2061. BE_SUPPORTED_SPEED_1GBPS;
  2062. }
  2063. }
  2064. pci_free_consistent(adapter->pdev, cmd.size,
  2065. cmd.va, cmd.dma);
  2066. err:
  2067. spin_unlock_bh(&adapter->mcc_lock);
  2068. return status;
  2069. }
  2070. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2071. {
  2072. struct be_mcc_wrb *wrb;
  2073. struct be_cmd_req_set_qos *req;
  2074. int status;
  2075. spin_lock_bh(&adapter->mcc_lock);
  2076. wrb = wrb_from_mccq(adapter);
  2077. if (!wrb) {
  2078. status = -EBUSY;
  2079. goto err;
  2080. }
  2081. req = embedded_payload(wrb);
  2082. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2083. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2084. req->hdr.domain = domain;
  2085. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2086. req->max_bps_nic = cpu_to_le32(bps);
  2087. status = be_mcc_notify_wait(adapter);
  2088. err:
  2089. spin_unlock_bh(&adapter->mcc_lock);
  2090. return status;
  2091. }
  2092. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2093. {
  2094. struct be_mcc_wrb *wrb;
  2095. struct be_cmd_req_cntl_attribs *req;
  2096. struct be_cmd_resp_cntl_attribs *resp;
  2097. int status;
  2098. int payload_len = max(sizeof(*req), sizeof(*resp));
  2099. struct mgmt_controller_attrib *attribs;
  2100. struct be_dma_mem attribs_cmd;
  2101. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2102. return -1;
  2103. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2104. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2105. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2106. &attribs_cmd.dma);
  2107. if (!attribs_cmd.va) {
  2108. dev_err(&adapter->pdev->dev,
  2109. "Memory allocation failure\n");
  2110. status = -ENOMEM;
  2111. goto err;
  2112. }
  2113. wrb = wrb_from_mbox(adapter);
  2114. if (!wrb) {
  2115. status = -EBUSY;
  2116. goto err;
  2117. }
  2118. req = attribs_cmd.va;
  2119. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2120. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2121. &attribs_cmd);
  2122. status = be_mbox_notify_wait(adapter);
  2123. if (!status) {
  2124. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2125. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2126. }
  2127. err:
  2128. mutex_unlock(&adapter->mbox_lock);
  2129. if (attribs_cmd.va)
  2130. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2131. attribs_cmd.va, attribs_cmd.dma);
  2132. return status;
  2133. }
  2134. /* Uses mbox */
  2135. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2136. {
  2137. struct be_mcc_wrb *wrb;
  2138. struct be_cmd_req_set_func_cap *req;
  2139. int status;
  2140. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2141. return -1;
  2142. wrb = wrb_from_mbox(adapter);
  2143. if (!wrb) {
  2144. status = -EBUSY;
  2145. goto err;
  2146. }
  2147. req = embedded_payload(wrb);
  2148. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2149. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2150. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2151. CAPABILITY_BE3_NATIVE_ERX_API);
  2152. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2153. status = be_mbox_notify_wait(adapter);
  2154. if (!status) {
  2155. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2156. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2157. CAPABILITY_BE3_NATIVE_ERX_API;
  2158. if (!adapter->be3_native)
  2159. dev_warn(&adapter->pdev->dev,
  2160. "adapter not in advanced mode\n");
  2161. }
  2162. err:
  2163. mutex_unlock(&adapter->mbox_lock);
  2164. return status;
  2165. }
  2166. /* Get privilege(s) for a function */
  2167. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2168. u32 domain)
  2169. {
  2170. struct be_mcc_wrb *wrb;
  2171. struct be_cmd_req_get_fn_privileges *req;
  2172. int status;
  2173. spin_lock_bh(&adapter->mcc_lock);
  2174. wrb = wrb_from_mccq(adapter);
  2175. if (!wrb) {
  2176. status = -EBUSY;
  2177. goto err;
  2178. }
  2179. req = embedded_payload(wrb);
  2180. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2181. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2182. wrb, NULL);
  2183. req->hdr.domain = domain;
  2184. status = be_mcc_notify_wait(adapter);
  2185. if (!status) {
  2186. struct be_cmd_resp_get_fn_privileges *resp =
  2187. embedded_payload(wrb);
  2188. *privilege = le32_to_cpu(resp->privilege_mask);
  2189. }
  2190. err:
  2191. spin_unlock_bh(&adapter->mcc_lock);
  2192. return status;
  2193. }
  2194. /* Set privilege(s) for a function */
  2195. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2196. u32 domain)
  2197. {
  2198. struct be_mcc_wrb *wrb;
  2199. struct be_cmd_req_set_fn_privileges *req;
  2200. int status;
  2201. spin_lock_bh(&adapter->mcc_lock);
  2202. wrb = wrb_from_mccq(adapter);
  2203. if (!wrb) {
  2204. status = -EBUSY;
  2205. goto err;
  2206. }
  2207. req = embedded_payload(wrb);
  2208. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2209. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2210. wrb, NULL);
  2211. req->hdr.domain = domain;
  2212. if (lancer_chip(adapter))
  2213. req->privileges_lancer = cpu_to_le32(privileges);
  2214. else
  2215. req->privileges = cpu_to_le32(privileges);
  2216. status = be_mcc_notify_wait(adapter);
  2217. err:
  2218. spin_unlock_bh(&adapter->mcc_lock);
  2219. return status;
  2220. }
  2221. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2222. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2223. * If pmac_id is returned, pmac_id_valid is returned as true
  2224. */
  2225. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2226. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2227. {
  2228. struct be_mcc_wrb *wrb;
  2229. struct be_cmd_req_get_mac_list *req;
  2230. int status;
  2231. int mac_count;
  2232. struct be_dma_mem get_mac_list_cmd;
  2233. int i;
  2234. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2235. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2236. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2237. get_mac_list_cmd.size,
  2238. &get_mac_list_cmd.dma);
  2239. if (!get_mac_list_cmd.va) {
  2240. dev_err(&adapter->pdev->dev,
  2241. "Memory allocation failure during GET_MAC_LIST\n");
  2242. return -ENOMEM;
  2243. }
  2244. spin_lock_bh(&adapter->mcc_lock);
  2245. wrb = wrb_from_mccq(adapter);
  2246. if (!wrb) {
  2247. status = -EBUSY;
  2248. goto out;
  2249. }
  2250. req = get_mac_list_cmd.va;
  2251. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2252. OPCODE_COMMON_GET_MAC_LIST,
  2253. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2254. req->hdr.domain = domain;
  2255. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2256. if (*pmac_id_valid) {
  2257. req->mac_id = cpu_to_le32(*pmac_id);
  2258. req->iface_id = cpu_to_le16(adapter->if_handle);
  2259. req->perm_override = 0;
  2260. } else {
  2261. req->perm_override = 1;
  2262. }
  2263. status = be_mcc_notify_wait(adapter);
  2264. if (!status) {
  2265. struct be_cmd_resp_get_mac_list *resp =
  2266. get_mac_list_cmd.va;
  2267. if (*pmac_id_valid) {
  2268. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2269. ETH_ALEN);
  2270. goto out;
  2271. }
  2272. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2273. /* Mac list returned could contain one or more active mac_ids
  2274. * or one or more true or pseudo permanant mac addresses.
  2275. * If an active mac_id is present, return first active mac_id
  2276. * found.
  2277. */
  2278. for (i = 0; i < mac_count; i++) {
  2279. struct get_list_macaddr *mac_entry;
  2280. u16 mac_addr_size;
  2281. u32 mac_id;
  2282. mac_entry = &resp->macaddr_list[i];
  2283. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2284. /* mac_id is a 32 bit value and mac_addr size
  2285. * is 6 bytes
  2286. */
  2287. if (mac_addr_size == sizeof(u32)) {
  2288. *pmac_id_valid = true;
  2289. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2290. *pmac_id = le32_to_cpu(mac_id);
  2291. goto out;
  2292. }
  2293. }
  2294. /* If no active mac_id found, return first mac addr */
  2295. *pmac_id_valid = false;
  2296. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2297. ETH_ALEN);
  2298. }
  2299. out:
  2300. spin_unlock_bh(&adapter->mcc_lock);
  2301. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2302. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2303. return status;
  2304. }
  2305. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2306. {
  2307. bool active = true;
  2308. if (BEx_chip(adapter))
  2309. return be_cmd_mac_addr_query(adapter, mac, false,
  2310. adapter->if_handle, curr_pmac_id);
  2311. else
  2312. /* Fetch the MAC address using pmac_id */
  2313. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2314. &curr_pmac_id, 0);
  2315. }
  2316. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2317. {
  2318. int status;
  2319. bool pmac_valid = false;
  2320. memset(mac, 0, ETH_ALEN);
  2321. if (BEx_chip(adapter)) {
  2322. if (be_physfn(adapter))
  2323. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2324. 0);
  2325. else
  2326. status = be_cmd_mac_addr_query(adapter, mac, false,
  2327. adapter->if_handle, 0);
  2328. } else {
  2329. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2330. NULL, 0);
  2331. }
  2332. return status;
  2333. }
  2334. /* Uses synchronous MCCQ */
  2335. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2336. u8 mac_count, u32 domain)
  2337. {
  2338. struct be_mcc_wrb *wrb;
  2339. struct be_cmd_req_set_mac_list *req;
  2340. int status;
  2341. struct be_dma_mem cmd;
  2342. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2343. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2344. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2345. &cmd.dma, GFP_KERNEL);
  2346. if (!cmd.va)
  2347. return -ENOMEM;
  2348. spin_lock_bh(&adapter->mcc_lock);
  2349. wrb = wrb_from_mccq(adapter);
  2350. if (!wrb) {
  2351. status = -EBUSY;
  2352. goto err;
  2353. }
  2354. req = cmd.va;
  2355. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2356. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2357. wrb, &cmd);
  2358. req->hdr.domain = domain;
  2359. req->mac_count = mac_count;
  2360. if (mac_count)
  2361. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2362. status = be_mcc_notify_wait(adapter);
  2363. err:
  2364. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2365. cmd.va, cmd.dma);
  2366. spin_unlock_bh(&adapter->mcc_lock);
  2367. return status;
  2368. }
  2369. /* Wrapper to delete any active MACs and provision the new mac.
  2370. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2371. * current list are active.
  2372. */
  2373. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2374. {
  2375. bool active_mac = false;
  2376. u8 old_mac[ETH_ALEN];
  2377. u32 pmac_id;
  2378. int status;
  2379. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2380. &pmac_id, dom);
  2381. if (!status && active_mac)
  2382. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2383. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2384. }
  2385. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2386. u32 domain, u16 intf_id, u16 hsw_mode)
  2387. {
  2388. struct be_mcc_wrb *wrb;
  2389. struct be_cmd_req_set_hsw_config *req;
  2390. void *ctxt;
  2391. int status;
  2392. spin_lock_bh(&adapter->mcc_lock);
  2393. wrb = wrb_from_mccq(adapter);
  2394. if (!wrb) {
  2395. status = -EBUSY;
  2396. goto err;
  2397. }
  2398. req = embedded_payload(wrb);
  2399. ctxt = &req->context;
  2400. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2401. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2402. req->hdr.domain = domain;
  2403. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2404. if (pvid) {
  2405. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2406. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2407. }
  2408. if (!BEx_chip(adapter) && hsw_mode) {
  2409. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2410. ctxt, adapter->hba_port_num);
  2411. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2412. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2413. ctxt, hsw_mode);
  2414. }
  2415. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2416. status = be_mcc_notify_wait(adapter);
  2417. err:
  2418. spin_unlock_bh(&adapter->mcc_lock);
  2419. return status;
  2420. }
  2421. /* Get Hyper switch config */
  2422. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2423. u32 domain, u16 intf_id, u8 *mode)
  2424. {
  2425. struct be_mcc_wrb *wrb;
  2426. struct be_cmd_req_get_hsw_config *req;
  2427. void *ctxt;
  2428. int status;
  2429. u16 vid;
  2430. spin_lock_bh(&adapter->mcc_lock);
  2431. wrb = wrb_from_mccq(adapter);
  2432. if (!wrb) {
  2433. status = -EBUSY;
  2434. goto err;
  2435. }
  2436. req = embedded_payload(wrb);
  2437. ctxt = &req->context;
  2438. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2439. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2440. req->hdr.domain = domain;
  2441. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2442. ctxt, intf_id);
  2443. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2444. if (!BEx_chip(adapter)) {
  2445. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2446. ctxt, adapter->hba_port_num);
  2447. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2448. }
  2449. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2450. status = be_mcc_notify_wait(adapter);
  2451. if (!status) {
  2452. struct be_cmd_resp_get_hsw_config *resp =
  2453. embedded_payload(wrb);
  2454. be_dws_le_to_cpu(&resp->context,
  2455. sizeof(resp->context));
  2456. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2457. pvid, &resp->context);
  2458. if (pvid)
  2459. *pvid = le16_to_cpu(vid);
  2460. if (mode)
  2461. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2462. port_fwd_type, &resp->context);
  2463. }
  2464. err:
  2465. spin_unlock_bh(&adapter->mcc_lock);
  2466. return status;
  2467. }
  2468. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2469. {
  2470. struct be_mcc_wrb *wrb;
  2471. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2472. int status;
  2473. int payload_len = sizeof(*req);
  2474. struct be_dma_mem cmd;
  2475. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2476. CMD_SUBSYSTEM_ETH))
  2477. return -EPERM;
  2478. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2479. return -1;
  2480. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2481. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2482. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2483. &cmd.dma);
  2484. if (!cmd.va) {
  2485. dev_err(&adapter->pdev->dev,
  2486. "Memory allocation failure\n");
  2487. status = -ENOMEM;
  2488. goto err;
  2489. }
  2490. wrb = wrb_from_mbox(adapter);
  2491. if (!wrb) {
  2492. status = -EBUSY;
  2493. goto err;
  2494. }
  2495. req = cmd.va;
  2496. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2497. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2498. payload_len, wrb, &cmd);
  2499. req->hdr.version = 1;
  2500. req->query_options = BE_GET_WOL_CAP;
  2501. status = be_mbox_notify_wait(adapter);
  2502. if (!status) {
  2503. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2504. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2505. /* the command could succeed misleadingly on old f/w
  2506. * which is not aware of the V1 version. fake an error. */
  2507. if (resp->hdr.response_length < payload_len) {
  2508. status = -1;
  2509. goto err;
  2510. }
  2511. adapter->wol_cap = resp->wol_settings;
  2512. }
  2513. err:
  2514. mutex_unlock(&adapter->mbox_lock);
  2515. if (cmd.va)
  2516. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2517. return status;
  2518. }
  2519. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2520. struct be_dma_mem *cmd)
  2521. {
  2522. struct be_mcc_wrb *wrb;
  2523. struct be_cmd_req_get_ext_fat_caps *req;
  2524. int status;
  2525. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2526. return -1;
  2527. wrb = wrb_from_mbox(adapter);
  2528. if (!wrb) {
  2529. status = -EBUSY;
  2530. goto err;
  2531. }
  2532. req = cmd->va;
  2533. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2534. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2535. cmd->size, wrb, cmd);
  2536. req->parameter_type = cpu_to_le32(1);
  2537. status = be_mbox_notify_wait(adapter);
  2538. err:
  2539. mutex_unlock(&adapter->mbox_lock);
  2540. return status;
  2541. }
  2542. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2543. struct be_dma_mem *cmd,
  2544. struct be_fat_conf_params *configs)
  2545. {
  2546. struct be_mcc_wrb *wrb;
  2547. struct be_cmd_req_set_ext_fat_caps *req;
  2548. int status;
  2549. spin_lock_bh(&adapter->mcc_lock);
  2550. wrb = wrb_from_mccq(adapter);
  2551. if (!wrb) {
  2552. status = -EBUSY;
  2553. goto err;
  2554. }
  2555. req = cmd->va;
  2556. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2557. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2558. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2559. cmd->size, wrb, cmd);
  2560. status = be_mcc_notify_wait(adapter);
  2561. err:
  2562. spin_unlock_bh(&adapter->mcc_lock);
  2563. return status;
  2564. }
  2565. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2566. {
  2567. struct be_mcc_wrb *wrb;
  2568. struct be_cmd_req_get_port_name *req;
  2569. int status;
  2570. if (!lancer_chip(adapter)) {
  2571. *port_name = adapter->hba_port_num + '0';
  2572. return 0;
  2573. }
  2574. spin_lock_bh(&adapter->mcc_lock);
  2575. wrb = wrb_from_mccq(adapter);
  2576. if (!wrb) {
  2577. status = -EBUSY;
  2578. goto err;
  2579. }
  2580. req = embedded_payload(wrb);
  2581. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2582. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2583. NULL);
  2584. req->hdr.version = 1;
  2585. status = be_mcc_notify_wait(adapter);
  2586. if (!status) {
  2587. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2588. *port_name = resp->port_name[adapter->hba_port_num];
  2589. } else {
  2590. *port_name = adapter->hba_port_num + '0';
  2591. }
  2592. err:
  2593. spin_unlock_bh(&adapter->mcc_lock);
  2594. return status;
  2595. }
  2596. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2597. {
  2598. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2599. int i;
  2600. for (i = 0; i < desc_count; i++) {
  2601. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2602. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2603. return (struct be_nic_res_desc *)hdr;
  2604. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2605. hdr = (void *)hdr + hdr->desc_len;
  2606. }
  2607. return NULL;
  2608. }
  2609. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2610. u32 desc_count)
  2611. {
  2612. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2613. struct be_pcie_res_desc *pcie;
  2614. int i;
  2615. for (i = 0; i < desc_count; i++) {
  2616. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2617. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2618. pcie = (struct be_pcie_res_desc *)hdr;
  2619. if (pcie->pf_num == devfn)
  2620. return pcie;
  2621. }
  2622. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2623. hdr = (void *)hdr + hdr->desc_len;
  2624. }
  2625. return NULL;
  2626. }
  2627. static void be_copy_nic_desc(struct be_resources *res,
  2628. struct be_nic_res_desc *desc)
  2629. {
  2630. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2631. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2632. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2633. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2634. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2635. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2636. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2637. /* Clear flags that driver is not interested in */
  2638. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2639. BE_IF_CAP_FLAGS_WANT;
  2640. /* Need 1 RXQ as the default RXQ */
  2641. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2642. res->max_rss_qs -= 1;
  2643. }
  2644. /* Uses Mbox */
  2645. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2646. {
  2647. struct be_mcc_wrb *wrb;
  2648. struct be_cmd_req_get_func_config *req;
  2649. int status;
  2650. struct be_dma_mem cmd;
  2651. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2652. return -1;
  2653. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2654. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2655. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2656. &cmd.dma);
  2657. if (!cmd.va) {
  2658. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2659. status = -ENOMEM;
  2660. goto err;
  2661. }
  2662. wrb = wrb_from_mbox(adapter);
  2663. if (!wrb) {
  2664. status = -EBUSY;
  2665. goto err;
  2666. }
  2667. req = cmd.va;
  2668. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2669. OPCODE_COMMON_GET_FUNC_CONFIG,
  2670. cmd.size, wrb, &cmd);
  2671. if (skyhawk_chip(adapter))
  2672. req->hdr.version = 1;
  2673. status = be_mbox_notify_wait(adapter);
  2674. if (!status) {
  2675. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2676. u32 desc_count = le32_to_cpu(resp->desc_count);
  2677. struct be_nic_res_desc *desc;
  2678. desc = be_get_nic_desc(resp->func_param, desc_count);
  2679. if (!desc) {
  2680. status = -EINVAL;
  2681. goto err;
  2682. }
  2683. adapter->pf_number = desc->pf_num;
  2684. be_copy_nic_desc(res, desc);
  2685. }
  2686. err:
  2687. mutex_unlock(&adapter->mbox_lock);
  2688. if (cmd.va)
  2689. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2690. return status;
  2691. }
  2692. /* Uses mbox */
  2693. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2694. u8 domain, struct be_dma_mem *cmd)
  2695. {
  2696. struct be_mcc_wrb *wrb;
  2697. struct be_cmd_req_get_profile_config *req;
  2698. int status;
  2699. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2700. return -1;
  2701. wrb = wrb_from_mbox(adapter);
  2702. req = cmd->va;
  2703. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2704. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2705. cmd->size, wrb, cmd);
  2706. req->type = ACTIVE_PROFILE_TYPE;
  2707. req->hdr.domain = domain;
  2708. if (!lancer_chip(adapter))
  2709. req->hdr.version = 1;
  2710. status = be_mbox_notify_wait(adapter);
  2711. mutex_unlock(&adapter->mbox_lock);
  2712. return status;
  2713. }
  2714. /* Uses sync mcc */
  2715. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2716. u8 domain, struct be_dma_mem *cmd)
  2717. {
  2718. struct be_mcc_wrb *wrb;
  2719. struct be_cmd_req_get_profile_config *req;
  2720. int status;
  2721. spin_lock_bh(&adapter->mcc_lock);
  2722. wrb = wrb_from_mccq(adapter);
  2723. if (!wrb) {
  2724. status = -EBUSY;
  2725. goto err;
  2726. }
  2727. req = cmd->va;
  2728. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2729. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2730. cmd->size, wrb, cmd);
  2731. req->type = ACTIVE_PROFILE_TYPE;
  2732. req->hdr.domain = domain;
  2733. if (!lancer_chip(adapter))
  2734. req->hdr.version = 1;
  2735. status = be_mcc_notify_wait(adapter);
  2736. err:
  2737. spin_unlock_bh(&adapter->mcc_lock);
  2738. return status;
  2739. }
  2740. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2741. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2742. struct be_resources *res, u8 domain)
  2743. {
  2744. struct be_cmd_resp_get_profile_config *resp;
  2745. struct be_pcie_res_desc *pcie;
  2746. struct be_nic_res_desc *nic;
  2747. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2748. struct be_dma_mem cmd;
  2749. u32 desc_count;
  2750. int status;
  2751. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2752. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2753. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2754. if (!cmd.va)
  2755. return -ENOMEM;
  2756. if (!mccq->created)
  2757. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2758. else
  2759. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2760. if (status)
  2761. goto err;
  2762. resp = cmd.va;
  2763. desc_count = le32_to_cpu(resp->desc_count);
  2764. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2765. desc_count);
  2766. if (pcie)
  2767. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2768. nic = be_get_nic_desc(resp->func_param, desc_count);
  2769. if (nic)
  2770. be_copy_nic_desc(res, nic);
  2771. err:
  2772. if (cmd.va)
  2773. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2774. return status;
  2775. }
  2776. /* Currently only Lancer uses this command and it supports version 0 only
  2777. * Uses sync mcc
  2778. */
  2779. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2780. u8 domain)
  2781. {
  2782. struct be_mcc_wrb *wrb;
  2783. struct be_cmd_req_set_profile_config *req;
  2784. int status;
  2785. spin_lock_bh(&adapter->mcc_lock);
  2786. wrb = wrb_from_mccq(adapter);
  2787. if (!wrb) {
  2788. status = -EBUSY;
  2789. goto err;
  2790. }
  2791. req = embedded_payload(wrb);
  2792. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2793. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2794. wrb, NULL);
  2795. req->hdr.domain = domain;
  2796. req->desc_count = cpu_to_le32(1);
  2797. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2798. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2799. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2800. req->nic_desc.pf_num = adapter->pf_number;
  2801. req->nic_desc.vf_num = domain;
  2802. /* Mark fields invalid */
  2803. req->nic_desc.unicast_mac_count = 0xFFFF;
  2804. req->nic_desc.mcc_count = 0xFFFF;
  2805. req->nic_desc.vlan_count = 0xFFFF;
  2806. req->nic_desc.mcast_mac_count = 0xFFFF;
  2807. req->nic_desc.txq_count = 0xFFFF;
  2808. req->nic_desc.rq_count = 0xFFFF;
  2809. req->nic_desc.rssq_count = 0xFFFF;
  2810. req->nic_desc.lro_count = 0xFFFF;
  2811. req->nic_desc.cq_count = 0xFFFF;
  2812. req->nic_desc.toe_conn_count = 0xFFFF;
  2813. req->nic_desc.eq_count = 0xFFFF;
  2814. req->nic_desc.link_param = 0xFF;
  2815. req->nic_desc.bw_min = 0xFFFFFFFF;
  2816. req->nic_desc.acpi_params = 0xFF;
  2817. req->nic_desc.wol_param = 0x0F;
  2818. /* Change BW */
  2819. req->nic_desc.bw_min = cpu_to_le32(bps);
  2820. req->nic_desc.bw_max = cpu_to_le32(bps);
  2821. status = be_mcc_notify_wait(adapter);
  2822. err:
  2823. spin_unlock_bh(&adapter->mcc_lock);
  2824. return status;
  2825. }
  2826. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2827. int vf_num)
  2828. {
  2829. struct be_mcc_wrb *wrb;
  2830. struct be_cmd_req_get_iface_list *req;
  2831. struct be_cmd_resp_get_iface_list *resp;
  2832. int status;
  2833. spin_lock_bh(&adapter->mcc_lock);
  2834. wrb = wrb_from_mccq(adapter);
  2835. if (!wrb) {
  2836. status = -EBUSY;
  2837. goto err;
  2838. }
  2839. req = embedded_payload(wrb);
  2840. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2841. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2842. wrb, NULL);
  2843. req->hdr.domain = vf_num + 1;
  2844. status = be_mcc_notify_wait(adapter);
  2845. if (!status) {
  2846. resp = (struct be_cmd_resp_get_iface_list *)req;
  2847. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2848. }
  2849. err:
  2850. spin_unlock_bh(&adapter->mcc_lock);
  2851. return status;
  2852. }
  2853. static int lancer_wait_idle(struct be_adapter *adapter)
  2854. {
  2855. #define SLIPORT_IDLE_TIMEOUT 30
  2856. u32 reg_val;
  2857. int status = 0, i;
  2858. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2859. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2860. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2861. break;
  2862. ssleep(1);
  2863. }
  2864. if (i == SLIPORT_IDLE_TIMEOUT)
  2865. status = -1;
  2866. return status;
  2867. }
  2868. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2869. {
  2870. int status = 0;
  2871. status = lancer_wait_idle(adapter);
  2872. if (status)
  2873. return status;
  2874. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2875. return status;
  2876. }
  2877. /* Routine to check whether dump image is present or not */
  2878. bool dump_present(struct be_adapter *adapter)
  2879. {
  2880. u32 sliport_status = 0;
  2881. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2882. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2883. }
  2884. int lancer_initiate_dump(struct be_adapter *adapter)
  2885. {
  2886. int status;
  2887. /* give firmware reset and diagnostic dump */
  2888. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2889. PHYSDEV_CONTROL_DD_MASK);
  2890. if (status < 0) {
  2891. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2892. return status;
  2893. }
  2894. status = lancer_wait_idle(adapter);
  2895. if (status)
  2896. return status;
  2897. if (!dump_present(adapter)) {
  2898. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2899. return -1;
  2900. }
  2901. return 0;
  2902. }
  2903. /* Uses sync mcc */
  2904. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2905. {
  2906. struct be_mcc_wrb *wrb;
  2907. struct be_cmd_enable_disable_vf *req;
  2908. int status;
  2909. if (BEx_chip(adapter))
  2910. return 0;
  2911. spin_lock_bh(&adapter->mcc_lock);
  2912. wrb = wrb_from_mccq(adapter);
  2913. if (!wrb) {
  2914. status = -EBUSY;
  2915. goto err;
  2916. }
  2917. req = embedded_payload(wrb);
  2918. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2919. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2920. wrb, NULL);
  2921. req->hdr.domain = domain;
  2922. req->enable = 1;
  2923. status = be_mcc_notify_wait(adapter);
  2924. err:
  2925. spin_unlock_bh(&adapter->mcc_lock);
  2926. return status;
  2927. }
  2928. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2929. {
  2930. struct be_mcc_wrb *wrb;
  2931. struct be_cmd_req_intr_set *req;
  2932. int status;
  2933. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2934. return -1;
  2935. wrb = wrb_from_mbox(adapter);
  2936. req = embedded_payload(wrb);
  2937. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2938. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2939. wrb, NULL);
  2940. req->intr_enabled = intr_enable;
  2941. status = be_mbox_notify_wait(adapter);
  2942. mutex_unlock(&adapter->mbox_lock);
  2943. return status;
  2944. }
  2945. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2946. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2947. {
  2948. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2949. struct be_mcc_wrb *wrb;
  2950. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2951. struct be_cmd_req_hdr *req;
  2952. struct be_cmd_resp_hdr *resp;
  2953. int status;
  2954. spin_lock_bh(&adapter->mcc_lock);
  2955. wrb = wrb_from_mccq(adapter);
  2956. if (!wrb) {
  2957. status = -EBUSY;
  2958. goto err;
  2959. }
  2960. req = embedded_payload(wrb);
  2961. resp = embedded_payload(wrb);
  2962. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2963. hdr->opcode, wrb_payload_size, wrb, NULL);
  2964. memcpy(req, wrb_payload, wrb_payload_size);
  2965. be_dws_cpu_to_le(req, wrb_payload_size);
  2966. status = be_mcc_notify_wait(adapter);
  2967. if (cmd_status)
  2968. *cmd_status = (status & 0xffff);
  2969. if (ext_status)
  2970. *ext_status = 0;
  2971. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2972. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2973. err:
  2974. spin_unlock_bh(&adapter->mcc_lock);
  2975. return status;
  2976. }
  2977. EXPORT_SYMBOL(be_roce_mcc_cmd);