bgmac.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <bcm47xx_nvram.h>
  18. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORETABLE_END
  22. };
  23. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  24. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  25. u32 value, int timeout)
  26. {
  27. u32 val;
  28. int i;
  29. for (i = 0; i < timeout / 10; i++) {
  30. val = bcma_read32(core, reg);
  31. if ((val & mask) == value)
  32. return true;
  33. udelay(10);
  34. }
  35. pr_err("Timeout waiting for reg 0x%X\n", reg);
  36. return false;
  37. }
  38. /**************************************************
  39. * DMA
  40. **************************************************/
  41. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  42. {
  43. u32 val;
  44. int i;
  45. if (!ring->mmio_base)
  46. return;
  47. /* Suspend DMA TX ring first.
  48. * bgmac_wait_value doesn't support waiting for any of few values, so
  49. * implement whole loop here.
  50. */
  51. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  52. BGMAC_DMA_TX_SUSPEND);
  53. for (i = 0; i < 10000 / 10; i++) {
  54. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  55. val &= BGMAC_DMA_TX_STAT;
  56. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  57. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  58. val == BGMAC_DMA_TX_STAT_STOPPED) {
  59. i = 0;
  60. break;
  61. }
  62. udelay(10);
  63. }
  64. if (i)
  65. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  66. ring->mmio_base, val);
  67. /* Remove SUSPEND bit */
  68. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  69. if (!bgmac_wait_value(bgmac->core,
  70. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  71. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  72. 10000)) {
  73. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  74. ring->mmio_base);
  75. udelay(300);
  76. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  77. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  78. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  79. ring->mmio_base);
  80. }
  81. }
  82. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  83. struct bgmac_dma_ring *ring)
  84. {
  85. u32 ctl;
  86. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  87. ctl |= BGMAC_DMA_TX_ENABLE;
  88. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  89. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  90. }
  91. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  92. struct bgmac_dma_ring *ring,
  93. struct sk_buff *skb)
  94. {
  95. struct device *dma_dev = bgmac->core->dma_dev;
  96. struct net_device *net_dev = bgmac->net_dev;
  97. struct bgmac_dma_desc *dma_desc;
  98. struct bgmac_slot_info *slot;
  99. u32 ctl0, ctl1;
  100. int free_slots;
  101. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  102. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  103. goto err_stop_drop;
  104. }
  105. if (ring->start <= ring->end)
  106. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  107. else
  108. free_slots = ring->start - ring->end;
  109. if (free_slots == 1) {
  110. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  111. netif_stop_queue(net_dev);
  112. return NETDEV_TX_BUSY;
  113. }
  114. slot = &ring->slots[ring->end];
  115. slot->skb = skb;
  116. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  117. DMA_TO_DEVICE);
  118. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  119. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  120. ring->mmio_base);
  121. goto err_stop_drop;
  122. }
  123. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  124. if (ring->end == ring->num_slots - 1)
  125. ctl0 |= BGMAC_DESC_CTL0_EOT;
  126. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  127. dma_desc = ring->cpu_base;
  128. dma_desc += ring->end;
  129. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  130. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  131. dma_desc->ctl0 = cpu_to_le32(ctl0);
  132. dma_desc->ctl1 = cpu_to_le32(ctl1);
  133. netdev_sent_queue(net_dev, skb->len);
  134. wmb();
  135. /* Increase ring->end to point empty slot. We tell hardware the first
  136. * slot it should *not* read.
  137. */
  138. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  139. ring->end = 0;
  140. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  141. ring->index_base +
  142. ring->end * sizeof(struct bgmac_dma_desc));
  143. /* Always keep one slot free to allow detecting bugged calls. */
  144. if (--free_slots == 1)
  145. netif_stop_queue(net_dev);
  146. return NETDEV_TX_OK;
  147. err_stop_drop:
  148. netif_stop_queue(net_dev);
  149. dev_kfree_skb(skb);
  150. return NETDEV_TX_OK;
  151. }
  152. /* Free transmitted packets */
  153. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  154. {
  155. struct device *dma_dev = bgmac->core->dma_dev;
  156. int empty_slot;
  157. bool freed = false;
  158. unsigned bytes_compl = 0, pkts_compl = 0;
  159. /* The last slot that hardware didn't consume yet */
  160. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  161. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  162. empty_slot -= ring->index_base;
  163. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  164. empty_slot /= sizeof(struct bgmac_dma_desc);
  165. while (ring->start != empty_slot) {
  166. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  167. if (slot->skb) {
  168. /* Unmap no longer used buffer */
  169. dma_unmap_single(dma_dev, slot->dma_addr,
  170. slot->skb->len, DMA_TO_DEVICE);
  171. slot->dma_addr = 0;
  172. bytes_compl += slot->skb->len;
  173. pkts_compl++;
  174. /* Free memory! :) */
  175. dev_kfree_skb(slot->skb);
  176. slot->skb = NULL;
  177. } else {
  178. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  179. ring->start, ring->end);
  180. }
  181. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  182. ring->start = 0;
  183. freed = true;
  184. }
  185. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  186. if (freed && netif_queue_stopped(bgmac->net_dev))
  187. netif_wake_queue(bgmac->net_dev);
  188. }
  189. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  190. {
  191. if (!ring->mmio_base)
  192. return;
  193. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  194. if (!bgmac_wait_value(bgmac->core,
  195. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  196. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  197. 10000))
  198. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  199. ring->mmio_base);
  200. }
  201. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  202. struct bgmac_dma_ring *ring)
  203. {
  204. u32 ctl;
  205. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  206. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  207. ctl |= BGMAC_DMA_RX_ENABLE;
  208. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  209. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  210. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  211. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  212. }
  213. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  214. struct bgmac_slot_info *slot)
  215. {
  216. struct device *dma_dev = bgmac->core->dma_dev;
  217. struct bgmac_rx_header *rx;
  218. /* Alloc skb */
  219. slot->skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  220. if (!slot->skb)
  221. return -ENOMEM;
  222. /* Poison - if everything goes fine, hardware will overwrite it */
  223. rx = (struct bgmac_rx_header *)slot->skb->data;
  224. rx->len = cpu_to_le16(0xdead);
  225. rx->flags = cpu_to_le16(0xbeef);
  226. /* Map skb for the DMA */
  227. slot->dma_addr = dma_map_single(dma_dev, slot->skb->data,
  228. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  229. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  230. bgmac_err(bgmac, "DMA mapping error\n");
  231. return -ENOMEM;
  232. }
  233. if (slot->dma_addr & 0xC0000000)
  234. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  235. return 0;
  236. }
  237. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  238. int weight)
  239. {
  240. u32 end_slot;
  241. int handled = 0;
  242. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  243. end_slot &= BGMAC_DMA_RX_STATDPTR;
  244. end_slot -= ring->index_base;
  245. end_slot &= BGMAC_DMA_RX_STATDPTR;
  246. end_slot /= sizeof(struct bgmac_dma_desc);
  247. ring->end = end_slot;
  248. while (ring->start != ring->end) {
  249. struct device *dma_dev = bgmac->core->dma_dev;
  250. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  251. struct sk_buff *skb = slot->skb;
  252. struct sk_buff *new_skb;
  253. struct bgmac_rx_header *rx;
  254. u16 len, flags;
  255. /* Unmap buffer to make it accessible to the CPU */
  256. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  257. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  258. /* Get info from the header */
  259. rx = (struct bgmac_rx_header *)skb->data;
  260. len = le16_to_cpu(rx->len);
  261. flags = le16_to_cpu(rx->flags);
  262. /* Check for poison and drop or pass the packet */
  263. if (len == 0xdead && flags == 0xbeef) {
  264. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  265. ring->start);
  266. } else {
  267. /* Omit CRC. */
  268. len -= ETH_FCS_LEN;
  269. new_skb = netdev_alloc_skb_ip_align(bgmac->net_dev, len);
  270. if (new_skb) {
  271. skb_put(new_skb, len);
  272. skb_copy_from_linear_data_offset(skb, BGMAC_RX_FRAME_OFFSET,
  273. new_skb->data,
  274. len);
  275. skb_checksum_none_assert(skb);
  276. new_skb->protocol =
  277. eth_type_trans(new_skb, bgmac->net_dev);
  278. netif_receive_skb(new_skb);
  279. handled++;
  280. } else {
  281. bgmac->net_dev->stats.rx_dropped++;
  282. bgmac_err(bgmac, "Allocation of skb for copying packet failed!\n");
  283. }
  284. /* Poison the old skb */
  285. rx->len = cpu_to_le16(0xdead);
  286. rx->flags = cpu_to_le16(0xbeef);
  287. }
  288. /* Make it back accessible to the hardware */
  289. dma_sync_single_for_device(dma_dev, slot->dma_addr,
  290. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  291. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  292. ring->start = 0;
  293. if (handled >= weight) /* Should never be greater */
  294. break;
  295. }
  296. return handled;
  297. }
  298. /* Does ring support unaligned addressing? */
  299. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  300. struct bgmac_dma_ring *ring,
  301. enum bgmac_dma_ring_type ring_type)
  302. {
  303. switch (ring_type) {
  304. case BGMAC_DMA_RING_TX:
  305. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  306. 0xff0);
  307. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  308. return true;
  309. break;
  310. case BGMAC_DMA_RING_RX:
  311. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  312. 0xff0);
  313. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  314. return true;
  315. break;
  316. }
  317. return false;
  318. }
  319. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  320. struct bgmac_dma_ring *ring)
  321. {
  322. struct device *dma_dev = bgmac->core->dma_dev;
  323. struct bgmac_slot_info *slot;
  324. int size;
  325. int i;
  326. for (i = 0; i < ring->num_slots; i++) {
  327. slot = &ring->slots[i];
  328. if (slot->skb) {
  329. if (slot->dma_addr)
  330. dma_unmap_single(dma_dev, slot->dma_addr,
  331. slot->skb->len, DMA_TO_DEVICE);
  332. dev_kfree_skb(slot->skb);
  333. }
  334. }
  335. if (ring->cpu_base) {
  336. /* Free ring of descriptors */
  337. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  338. dma_free_coherent(dma_dev, size, ring->cpu_base,
  339. ring->dma_base);
  340. }
  341. }
  342. static void bgmac_dma_free(struct bgmac *bgmac)
  343. {
  344. int i;
  345. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  346. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  347. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  348. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  349. }
  350. static int bgmac_dma_alloc(struct bgmac *bgmac)
  351. {
  352. struct device *dma_dev = bgmac->core->dma_dev;
  353. struct bgmac_dma_ring *ring;
  354. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  355. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  356. int size; /* ring size: different for Tx and Rx */
  357. int err;
  358. int i;
  359. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  360. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  361. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  362. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  363. return -ENOTSUPP;
  364. }
  365. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  366. ring = &bgmac->tx_ring[i];
  367. ring->num_slots = BGMAC_TX_RING_SLOTS;
  368. ring->mmio_base = ring_base[i];
  369. /* Alloc ring of descriptors */
  370. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  371. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  372. &ring->dma_base,
  373. GFP_KERNEL);
  374. if (!ring->cpu_base) {
  375. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  376. ring->mmio_base);
  377. goto err_dma_free;
  378. }
  379. if (ring->dma_base & 0xC0000000)
  380. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  381. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  382. BGMAC_DMA_RING_TX);
  383. if (ring->unaligned)
  384. ring->index_base = lower_32_bits(ring->dma_base);
  385. else
  386. ring->index_base = 0;
  387. /* No need to alloc TX slots yet */
  388. }
  389. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  390. int j;
  391. ring = &bgmac->rx_ring[i];
  392. ring->num_slots = BGMAC_RX_RING_SLOTS;
  393. ring->mmio_base = ring_base[i];
  394. /* Alloc ring of descriptors */
  395. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  396. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  397. &ring->dma_base,
  398. GFP_KERNEL);
  399. if (!ring->cpu_base) {
  400. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  401. ring->mmio_base);
  402. err = -ENOMEM;
  403. goto err_dma_free;
  404. }
  405. if (ring->dma_base & 0xC0000000)
  406. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  407. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  408. BGMAC_DMA_RING_RX);
  409. if (ring->unaligned)
  410. ring->index_base = lower_32_bits(ring->dma_base);
  411. else
  412. ring->index_base = 0;
  413. /* Alloc RX slots */
  414. for (j = 0; j < ring->num_slots; j++) {
  415. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  416. if (err) {
  417. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  418. goto err_dma_free;
  419. }
  420. }
  421. }
  422. return 0;
  423. err_dma_free:
  424. bgmac_dma_free(bgmac);
  425. return -ENOMEM;
  426. }
  427. static void bgmac_dma_init(struct bgmac *bgmac)
  428. {
  429. struct bgmac_dma_ring *ring;
  430. struct bgmac_dma_desc *dma_desc;
  431. u32 ctl0, ctl1;
  432. int i;
  433. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  434. ring = &bgmac->tx_ring[i];
  435. if (!ring->unaligned)
  436. bgmac_dma_tx_enable(bgmac, ring);
  437. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  438. lower_32_bits(ring->dma_base));
  439. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  440. upper_32_bits(ring->dma_base));
  441. if (ring->unaligned)
  442. bgmac_dma_tx_enable(bgmac, ring);
  443. ring->start = 0;
  444. ring->end = 0; /* Points the slot that should *not* be read */
  445. }
  446. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  447. int j;
  448. ring = &bgmac->rx_ring[i];
  449. if (!ring->unaligned)
  450. bgmac_dma_rx_enable(bgmac, ring);
  451. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  452. lower_32_bits(ring->dma_base));
  453. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  454. upper_32_bits(ring->dma_base));
  455. if (ring->unaligned)
  456. bgmac_dma_rx_enable(bgmac, ring);
  457. for (j = 0, dma_desc = ring->cpu_base; j < ring->num_slots;
  458. j++, dma_desc++) {
  459. ctl0 = ctl1 = 0;
  460. if (j == ring->num_slots - 1)
  461. ctl0 |= BGMAC_DESC_CTL0_EOT;
  462. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  463. /* Is there any BGMAC device that requires extension? */
  464. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  465. * B43_DMA64_DCTL1_ADDREXT_MASK;
  466. */
  467. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[j].dma_addr));
  468. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[j].dma_addr));
  469. dma_desc->ctl0 = cpu_to_le32(ctl0);
  470. dma_desc->ctl1 = cpu_to_le32(ctl1);
  471. }
  472. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  473. ring->index_base +
  474. ring->num_slots * sizeof(struct bgmac_dma_desc));
  475. ring->start = 0;
  476. ring->end = 0;
  477. }
  478. }
  479. /**************************************************
  480. * PHY ops
  481. **************************************************/
  482. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  483. {
  484. struct bcma_device *core;
  485. u16 phy_access_addr;
  486. u16 phy_ctl_addr;
  487. u32 tmp;
  488. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  489. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  490. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  491. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  492. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  493. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  494. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  495. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  496. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  497. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  498. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  499. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  500. core = bgmac->core->bus->drv_gmac_cmn.core;
  501. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  502. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  503. } else {
  504. core = bgmac->core;
  505. phy_access_addr = BGMAC_PHY_ACCESS;
  506. phy_ctl_addr = BGMAC_PHY_CNTL;
  507. }
  508. tmp = bcma_read32(core, phy_ctl_addr);
  509. tmp &= ~BGMAC_PC_EPA_MASK;
  510. tmp |= phyaddr;
  511. bcma_write32(core, phy_ctl_addr, tmp);
  512. tmp = BGMAC_PA_START;
  513. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  514. tmp |= reg << BGMAC_PA_REG_SHIFT;
  515. bcma_write32(core, phy_access_addr, tmp);
  516. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  517. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  518. phyaddr, reg);
  519. return 0xffff;
  520. }
  521. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  522. }
  523. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  524. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  525. {
  526. struct bcma_device *core;
  527. u16 phy_access_addr;
  528. u16 phy_ctl_addr;
  529. u32 tmp;
  530. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  531. core = bgmac->core->bus->drv_gmac_cmn.core;
  532. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  533. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  534. } else {
  535. core = bgmac->core;
  536. phy_access_addr = BGMAC_PHY_ACCESS;
  537. phy_ctl_addr = BGMAC_PHY_CNTL;
  538. }
  539. tmp = bcma_read32(core, phy_ctl_addr);
  540. tmp &= ~BGMAC_PC_EPA_MASK;
  541. tmp |= phyaddr;
  542. bcma_write32(core, phy_ctl_addr, tmp);
  543. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  544. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  545. bgmac_warn(bgmac, "Error setting MDIO int\n");
  546. tmp = BGMAC_PA_START;
  547. tmp |= BGMAC_PA_WRITE;
  548. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  549. tmp |= reg << BGMAC_PA_REG_SHIFT;
  550. tmp |= value;
  551. bcma_write32(core, phy_access_addr, tmp);
  552. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  553. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  554. phyaddr, reg);
  555. return -ETIMEDOUT;
  556. }
  557. return 0;
  558. }
  559. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  560. static void bgmac_phy_force(struct bgmac *bgmac)
  561. {
  562. u16 ctl;
  563. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  564. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  565. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  566. return;
  567. if (bgmac->autoneg)
  568. return;
  569. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  570. ctl &= mask;
  571. if (bgmac->full_duplex)
  572. ctl |= BGMAC_PHY_CTL_DUPLEX;
  573. if (bgmac->speed == BGMAC_SPEED_100)
  574. ctl |= BGMAC_PHY_CTL_SPEED_100;
  575. else if (bgmac->speed == BGMAC_SPEED_1000)
  576. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  577. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  578. }
  579. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  580. static void bgmac_phy_advertise(struct bgmac *bgmac)
  581. {
  582. u16 adv;
  583. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  584. return;
  585. if (!bgmac->autoneg)
  586. return;
  587. /* Adv selected 10/100 speeds */
  588. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  589. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  590. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  591. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  592. adv |= BGMAC_PHY_ADV_10HALF;
  593. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  594. adv |= BGMAC_PHY_ADV_100HALF;
  595. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  596. adv |= BGMAC_PHY_ADV_10FULL;
  597. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  598. adv |= BGMAC_PHY_ADV_100FULL;
  599. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  600. /* Adv selected 1000 speeds */
  601. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  602. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  603. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  604. adv |= BGMAC_PHY_ADV2_1000HALF;
  605. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  606. adv |= BGMAC_PHY_ADV2_1000FULL;
  607. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  608. /* Restart */
  609. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  610. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  611. BGMAC_PHY_CTL_RESTART);
  612. }
  613. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  614. static void bgmac_phy_init(struct bgmac *bgmac)
  615. {
  616. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  617. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  618. u8 i;
  619. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  620. for (i = 0; i < 5; i++) {
  621. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  622. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  623. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  624. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  625. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  626. }
  627. }
  628. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  629. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  630. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  631. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  632. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  633. for (i = 0; i < 5; i++) {
  634. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  635. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  636. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  637. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  638. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  639. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  640. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  641. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  642. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  643. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  644. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  645. }
  646. }
  647. }
  648. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  649. static void bgmac_phy_reset(struct bgmac *bgmac)
  650. {
  651. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  652. return;
  653. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  654. BGMAC_PHY_CTL_RESET);
  655. udelay(100);
  656. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  657. BGMAC_PHY_CTL_RESET)
  658. bgmac_err(bgmac, "PHY reset failed\n");
  659. bgmac_phy_init(bgmac);
  660. }
  661. /**************************************************
  662. * Chip ops
  663. **************************************************/
  664. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  665. * nothing to change? Try if after stabilizng driver.
  666. */
  667. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  668. bool force)
  669. {
  670. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  671. u32 new_val = (cmdcfg & mask) | set;
  672. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  673. udelay(2);
  674. if (new_val != cmdcfg || force)
  675. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  676. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  677. udelay(2);
  678. }
  679. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  680. {
  681. u32 tmp;
  682. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  683. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  684. tmp = (addr[4] << 8) | addr[5];
  685. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  686. }
  687. static void bgmac_set_rx_mode(struct net_device *net_dev)
  688. {
  689. struct bgmac *bgmac = netdev_priv(net_dev);
  690. if (net_dev->flags & IFF_PROMISC)
  691. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  692. else
  693. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  694. }
  695. #if 0 /* We don't use that regs yet */
  696. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  697. {
  698. int i;
  699. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  700. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  701. bgmac->mib_tx_regs[i] =
  702. bgmac_read(bgmac,
  703. BGMAC_TX_GOOD_OCTETS + (i * 4));
  704. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  705. bgmac->mib_rx_regs[i] =
  706. bgmac_read(bgmac,
  707. BGMAC_RX_GOOD_OCTETS + (i * 4));
  708. }
  709. /* TODO: what else? how to handle BCM4706? Specs are needed */
  710. }
  711. #endif
  712. static void bgmac_clear_mib(struct bgmac *bgmac)
  713. {
  714. int i;
  715. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  716. return;
  717. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  718. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  719. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  720. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  721. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  722. }
  723. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  724. static void bgmac_speed(struct bgmac *bgmac, int speed)
  725. {
  726. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  727. u32 set = 0;
  728. if (speed & BGMAC_SPEED_10)
  729. set |= BGMAC_CMDCFG_ES_10;
  730. if (speed & BGMAC_SPEED_100)
  731. set |= BGMAC_CMDCFG_ES_100;
  732. if (speed & BGMAC_SPEED_1000)
  733. set |= BGMAC_CMDCFG_ES_1000;
  734. if (!bgmac->full_duplex)
  735. set |= BGMAC_CMDCFG_HD;
  736. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  737. }
  738. static void bgmac_miiconfig(struct bgmac *bgmac)
  739. {
  740. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  741. BGMAC_DS_MM_SHIFT;
  742. if (imode == 0 || imode == 1) {
  743. if (bgmac->autoneg)
  744. bgmac_speed(bgmac, BGMAC_SPEED_100);
  745. else
  746. bgmac_speed(bgmac, bgmac->speed);
  747. }
  748. }
  749. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  750. static void bgmac_chip_reset(struct bgmac *bgmac)
  751. {
  752. struct bcma_device *core = bgmac->core;
  753. struct bcma_bus *bus = core->bus;
  754. struct bcma_chipinfo *ci = &bus->chipinfo;
  755. u32 flags = 0;
  756. u32 iost;
  757. int i;
  758. if (bcma_core_is_enabled(core)) {
  759. if (!bgmac->stats_grabbed) {
  760. /* bgmac_chip_stats_update(bgmac); */
  761. bgmac->stats_grabbed = true;
  762. }
  763. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  764. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  765. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  766. udelay(1);
  767. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  768. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  769. /* TODO: Clear software multicast filter list */
  770. }
  771. iost = bcma_aread32(core, BCMA_IOST);
  772. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  773. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  774. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  775. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  776. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  777. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  778. if (!bgmac->has_robosw)
  779. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  780. }
  781. bcma_core_enable(core, flags);
  782. if (core->id.rev > 2) {
  783. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  784. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  785. 1000);
  786. }
  787. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  788. ci->id == BCMA_CHIP_ID_BCM53572) {
  789. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  790. u8 et_swtype = 0;
  791. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  792. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  793. char buf[4];
  794. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  795. if (kstrtou8(buf, 0, &et_swtype))
  796. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  797. buf);
  798. et_swtype &= 0x0f;
  799. et_swtype <<= 4;
  800. sw_type = et_swtype;
  801. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  802. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  803. } else if ((ci->id != BCMA_CHIP_ID_BCM53572 && ci->pkg == 10) ||
  804. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9)) {
  805. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  806. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  807. }
  808. bcma_chipco_chipctl_maskset(cc, 1,
  809. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  810. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  811. sw_type);
  812. }
  813. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  814. bcma_awrite32(core, BCMA_IOCTL,
  815. bcma_aread32(core, BCMA_IOCTL) &
  816. ~BGMAC_BCMA_IOCTL_SW_RESET);
  817. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  818. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  819. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  820. * be keps until taking MAC out of the reset.
  821. */
  822. bgmac_cmdcfg_maskset(bgmac,
  823. ~(BGMAC_CMDCFG_TE |
  824. BGMAC_CMDCFG_RE |
  825. BGMAC_CMDCFG_RPI |
  826. BGMAC_CMDCFG_TAI |
  827. BGMAC_CMDCFG_HD |
  828. BGMAC_CMDCFG_ML |
  829. BGMAC_CMDCFG_CFE |
  830. BGMAC_CMDCFG_RL |
  831. BGMAC_CMDCFG_RED |
  832. BGMAC_CMDCFG_PE |
  833. BGMAC_CMDCFG_TPI |
  834. BGMAC_CMDCFG_PAD_EN |
  835. BGMAC_CMDCFG_PF),
  836. BGMAC_CMDCFG_PROM |
  837. BGMAC_CMDCFG_NLC |
  838. BGMAC_CMDCFG_CFE |
  839. BGMAC_CMDCFG_SR,
  840. false);
  841. bgmac_clear_mib(bgmac);
  842. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  843. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  844. BCMA_GMAC_CMN_PC_MTE);
  845. else
  846. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  847. bgmac_miiconfig(bgmac);
  848. bgmac_phy_init(bgmac);
  849. netdev_reset_queue(bgmac->net_dev);
  850. bgmac->int_status = 0;
  851. }
  852. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  853. {
  854. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  855. }
  856. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  857. {
  858. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  859. bgmac_read(bgmac, BGMAC_INT_MASK);
  860. }
  861. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  862. static void bgmac_enable(struct bgmac *bgmac)
  863. {
  864. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  865. u32 cmdcfg;
  866. u32 mode;
  867. u32 rxq_ctl;
  868. u32 fl_ctl;
  869. u16 bp_clk;
  870. u8 mdp;
  871. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  872. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  873. BGMAC_CMDCFG_SR, true);
  874. udelay(2);
  875. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  876. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  877. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  878. BGMAC_DS_MM_SHIFT;
  879. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  880. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  881. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  882. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  883. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  884. switch (ci->id) {
  885. case BCMA_CHIP_ID_BCM5357:
  886. case BCMA_CHIP_ID_BCM4749:
  887. case BCMA_CHIP_ID_BCM53572:
  888. case BCMA_CHIP_ID_BCM4716:
  889. case BCMA_CHIP_ID_BCM47162:
  890. fl_ctl = 0x03cb04cb;
  891. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  892. ci->id == BCMA_CHIP_ID_BCM4749 ||
  893. ci->id == BCMA_CHIP_ID_BCM53572)
  894. fl_ctl = 0x2300e1;
  895. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  896. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  897. break;
  898. }
  899. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  900. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  901. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  902. mdp = (bp_clk * 128 / 1000) - 3;
  903. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  904. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  905. }
  906. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  907. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  908. {
  909. struct bgmac_dma_ring *ring;
  910. int i;
  911. /* 1 interrupt per received frame */
  912. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  913. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  914. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  915. bgmac_set_rx_mode(bgmac->net_dev);
  916. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  917. if (bgmac->loopback)
  918. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  919. else
  920. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  921. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  922. if (!bgmac->autoneg) {
  923. bgmac_speed(bgmac, bgmac->speed);
  924. bgmac_phy_force(bgmac);
  925. } else if (bgmac->speed) { /* if there is anything to adv */
  926. bgmac_phy_advertise(bgmac);
  927. }
  928. if (full_init) {
  929. bgmac_dma_init(bgmac);
  930. if (1) /* FIXME: is there any case we don't want IRQs? */
  931. bgmac_chip_intrs_on(bgmac);
  932. } else {
  933. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  934. ring = &bgmac->rx_ring[i];
  935. bgmac_dma_rx_enable(bgmac, ring);
  936. }
  937. }
  938. bgmac_enable(bgmac);
  939. }
  940. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  941. {
  942. struct bgmac *bgmac = netdev_priv(dev_id);
  943. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  944. int_status &= bgmac->int_mask;
  945. if (!int_status)
  946. return IRQ_NONE;
  947. /* Ack */
  948. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  949. /* Disable new interrupts until handling existing ones */
  950. bgmac_chip_intrs_off(bgmac);
  951. bgmac->int_status = int_status;
  952. napi_schedule(&bgmac->napi);
  953. return IRQ_HANDLED;
  954. }
  955. static int bgmac_poll(struct napi_struct *napi, int weight)
  956. {
  957. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  958. struct bgmac_dma_ring *ring;
  959. int handled = 0;
  960. if (bgmac->int_status & BGMAC_IS_TX0) {
  961. ring = &bgmac->tx_ring[0];
  962. bgmac_dma_tx_free(bgmac, ring);
  963. bgmac->int_status &= ~BGMAC_IS_TX0;
  964. }
  965. if (bgmac->int_status & BGMAC_IS_RX) {
  966. ring = &bgmac->rx_ring[0];
  967. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  968. bgmac->int_status &= ~BGMAC_IS_RX;
  969. }
  970. if (bgmac->int_status) {
  971. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  972. bgmac->int_status = 0;
  973. }
  974. if (handled < weight)
  975. napi_complete(napi);
  976. bgmac_chip_intrs_on(bgmac);
  977. return handled;
  978. }
  979. /**************************************************
  980. * net_device_ops
  981. **************************************************/
  982. static int bgmac_open(struct net_device *net_dev)
  983. {
  984. struct bgmac *bgmac = netdev_priv(net_dev);
  985. int err = 0;
  986. bgmac_chip_reset(bgmac);
  987. /* Specs say about reclaiming rings here, but we do that in DMA init */
  988. bgmac_chip_init(bgmac, true);
  989. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  990. KBUILD_MODNAME, net_dev);
  991. if (err < 0) {
  992. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  993. goto err_out;
  994. }
  995. napi_enable(&bgmac->napi);
  996. netif_carrier_on(net_dev);
  997. err_out:
  998. return err;
  999. }
  1000. static int bgmac_stop(struct net_device *net_dev)
  1001. {
  1002. struct bgmac *bgmac = netdev_priv(net_dev);
  1003. netif_carrier_off(net_dev);
  1004. napi_disable(&bgmac->napi);
  1005. bgmac_chip_intrs_off(bgmac);
  1006. free_irq(bgmac->core->irq, net_dev);
  1007. bgmac_chip_reset(bgmac);
  1008. return 0;
  1009. }
  1010. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  1011. struct net_device *net_dev)
  1012. {
  1013. struct bgmac *bgmac = netdev_priv(net_dev);
  1014. struct bgmac_dma_ring *ring;
  1015. /* No QOS support yet */
  1016. ring = &bgmac->tx_ring[0];
  1017. return bgmac_dma_tx_add(bgmac, ring, skb);
  1018. }
  1019. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  1020. {
  1021. struct bgmac *bgmac = netdev_priv(net_dev);
  1022. int ret;
  1023. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1024. if (ret < 0)
  1025. return ret;
  1026. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1027. eth_commit_mac_addr_change(net_dev, addr);
  1028. return 0;
  1029. }
  1030. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1031. {
  1032. struct bgmac *bgmac = netdev_priv(net_dev);
  1033. struct mii_ioctl_data *data = if_mii(ifr);
  1034. switch (cmd) {
  1035. case SIOCGMIIPHY:
  1036. data->phy_id = bgmac->phyaddr;
  1037. /* fallthru */
  1038. case SIOCGMIIREG:
  1039. if (!netif_running(net_dev))
  1040. return -EAGAIN;
  1041. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  1042. data->reg_num & 0x1f);
  1043. return 0;
  1044. case SIOCSMIIREG:
  1045. if (!netif_running(net_dev))
  1046. return -EAGAIN;
  1047. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1048. data->val_in);
  1049. return 0;
  1050. default:
  1051. return -EOPNOTSUPP;
  1052. }
  1053. }
  1054. static const struct net_device_ops bgmac_netdev_ops = {
  1055. .ndo_open = bgmac_open,
  1056. .ndo_stop = bgmac_stop,
  1057. .ndo_start_xmit = bgmac_start_xmit,
  1058. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1059. .ndo_set_mac_address = bgmac_set_mac_address,
  1060. .ndo_validate_addr = eth_validate_addr,
  1061. .ndo_do_ioctl = bgmac_ioctl,
  1062. };
  1063. /**************************************************
  1064. * ethtool_ops
  1065. **************************************************/
  1066. static int bgmac_get_settings(struct net_device *net_dev,
  1067. struct ethtool_cmd *cmd)
  1068. {
  1069. struct bgmac *bgmac = netdev_priv(net_dev);
  1070. cmd->supported = SUPPORTED_10baseT_Half |
  1071. SUPPORTED_10baseT_Full |
  1072. SUPPORTED_100baseT_Half |
  1073. SUPPORTED_100baseT_Full |
  1074. SUPPORTED_1000baseT_Half |
  1075. SUPPORTED_1000baseT_Full |
  1076. SUPPORTED_Autoneg;
  1077. if (bgmac->autoneg) {
  1078. WARN_ON(cmd->advertising);
  1079. if (bgmac->full_duplex) {
  1080. if (bgmac->speed & BGMAC_SPEED_10)
  1081. cmd->advertising |= ADVERTISED_10baseT_Full;
  1082. if (bgmac->speed & BGMAC_SPEED_100)
  1083. cmd->advertising |= ADVERTISED_100baseT_Full;
  1084. if (bgmac->speed & BGMAC_SPEED_1000)
  1085. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1086. } else {
  1087. if (bgmac->speed & BGMAC_SPEED_10)
  1088. cmd->advertising |= ADVERTISED_10baseT_Half;
  1089. if (bgmac->speed & BGMAC_SPEED_100)
  1090. cmd->advertising |= ADVERTISED_100baseT_Half;
  1091. if (bgmac->speed & BGMAC_SPEED_1000)
  1092. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1093. }
  1094. } else {
  1095. switch (bgmac->speed) {
  1096. case BGMAC_SPEED_10:
  1097. ethtool_cmd_speed_set(cmd, SPEED_10);
  1098. break;
  1099. case BGMAC_SPEED_100:
  1100. ethtool_cmd_speed_set(cmd, SPEED_100);
  1101. break;
  1102. case BGMAC_SPEED_1000:
  1103. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1104. break;
  1105. }
  1106. }
  1107. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1108. cmd->autoneg = bgmac->autoneg;
  1109. return 0;
  1110. }
  1111. #if 0
  1112. static int bgmac_set_settings(struct net_device *net_dev,
  1113. struct ethtool_cmd *cmd)
  1114. {
  1115. struct bgmac *bgmac = netdev_priv(net_dev);
  1116. return -1;
  1117. }
  1118. #endif
  1119. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1120. struct ethtool_drvinfo *info)
  1121. {
  1122. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1123. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1124. }
  1125. static const struct ethtool_ops bgmac_ethtool_ops = {
  1126. .get_settings = bgmac_get_settings,
  1127. .get_drvinfo = bgmac_get_drvinfo,
  1128. };
  1129. /**************************************************
  1130. * MII
  1131. **************************************************/
  1132. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1133. {
  1134. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1135. }
  1136. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1137. u16 value)
  1138. {
  1139. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1140. }
  1141. static int bgmac_mii_register(struct bgmac *bgmac)
  1142. {
  1143. struct mii_bus *mii_bus;
  1144. int i, err = 0;
  1145. mii_bus = mdiobus_alloc();
  1146. if (!mii_bus)
  1147. return -ENOMEM;
  1148. mii_bus->name = "bgmac mii bus";
  1149. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1150. bgmac->core->core_unit);
  1151. mii_bus->priv = bgmac;
  1152. mii_bus->read = bgmac_mii_read;
  1153. mii_bus->write = bgmac_mii_write;
  1154. mii_bus->parent = &bgmac->core->dev;
  1155. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1156. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1157. if (!mii_bus->irq) {
  1158. err = -ENOMEM;
  1159. goto err_free_bus;
  1160. }
  1161. for (i = 0; i < PHY_MAX_ADDR; i++)
  1162. mii_bus->irq[i] = PHY_POLL;
  1163. err = mdiobus_register(mii_bus);
  1164. if (err) {
  1165. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1166. goto err_free_irq;
  1167. }
  1168. bgmac->mii_bus = mii_bus;
  1169. return err;
  1170. err_free_irq:
  1171. kfree(mii_bus->irq);
  1172. err_free_bus:
  1173. mdiobus_free(mii_bus);
  1174. return err;
  1175. }
  1176. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1177. {
  1178. struct mii_bus *mii_bus = bgmac->mii_bus;
  1179. mdiobus_unregister(mii_bus);
  1180. kfree(mii_bus->irq);
  1181. mdiobus_free(mii_bus);
  1182. }
  1183. /**************************************************
  1184. * BCMA bus ops
  1185. **************************************************/
  1186. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1187. static int bgmac_probe(struct bcma_device *core)
  1188. {
  1189. struct net_device *net_dev;
  1190. struct bgmac *bgmac;
  1191. struct ssb_sprom *sprom = &core->bus->sprom;
  1192. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1193. int err;
  1194. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1195. if (core->core_unit > 1) {
  1196. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1197. return -ENOTSUPP;
  1198. }
  1199. if (!is_valid_ether_addr(mac)) {
  1200. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1201. eth_random_addr(mac);
  1202. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1203. }
  1204. /* Allocation and references */
  1205. net_dev = alloc_etherdev(sizeof(*bgmac));
  1206. if (!net_dev)
  1207. return -ENOMEM;
  1208. net_dev->netdev_ops = &bgmac_netdev_ops;
  1209. net_dev->irq = core->irq;
  1210. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1211. bgmac = netdev_priv(net_dev);
  1212. bgmac->net_dev = net_dev;
  1213. bgmac->core = core;
  1214. bcma_set_drvdata(core, bgmac);
  1215. /* Defaults */
  1216. bgmac->autoneg = true;
  1217. bgmac->full_duplex = true;
  1218. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1219. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1220. /* On BCM4706 we need common core to access PHY */
  1221. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1222. !core->bus->drv_gmac_cmn.core) {
  1223. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1224. err = -ENODEV;
  1225. goto err_netdev_free;
  1226. }
  1227. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1228. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1229. sprom->et0phyaddr;
  1230. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1231. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1232. bgmac_err(bgmac, "No PHY found\n");
  1233. err = -ENODEV;
  1234. goto err_netdev_free;
  1235. }
  1236. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1237. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1238. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1239. bgmac_err(bgmac, "PCI setup not implemented\n");
  1240. err = -ENOTSUPP;
  1241. goto err_netdev_free;
  1242. }
  1243. bgmac_chip_reset(bgmac);
  1244. err = bgmac_dma_alloc(bgmac);
  1245. if (err) {
  1246. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1247. goto err_netdev_free;
  1248. }
  1249. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1250. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1251. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1252. /* TODO: reset the external phy. Specs are needed */
  1253. bgmac_phy_reset(bgmac);
  1254. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1255. BGMAC_BFL_ENETROBO);
  1256. if (bgmac->has_robosw)
  1257. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1258. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1259. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1260. err = bgmac_mii_register(bgmac);
  1261. if (err) {
  1262. bgmac_err(bgmac, "Cannot register MDIO\n");
  1263. err = -ENOTSUPP;
  1264. goto err_dma_free;
  1265. }
  1266. err = register_netdev(bgmac->net_dev);
  1267. if (err) {
  1268. bgmac_err(bgmac, "Cannot register net device\n");
  1269. err = -ENOTSUPP;
  1270. goto err_mii_unregister;
  1271. }
  1272. netif_carrier_off(net_dev);
  1273. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1274. return 0;
  1275. err_mii_unregister:
  1276. bgmac_mii_unregister(bgmac);
  1277. err_dma_free:
  1278. bgmac_dma_free(bgmac);
  1279. err_netdev_free:
  1280. bcma_set_drvdata(core, NULL);
  1281. free_netdev(net_dev);
  1282. return err;
  1283. }
  1284. static void bgmac_remove(struct bcma_device *core)
  1285. {
  1286. struct bgmac *bgmac = bcma_get_drvdata(core);
  1287. netif_napi_del(&bgmac->napi);
  1288. unregister_netdev(bgmac->net_dev);
  1289. bgmac_mii_unregister(bgmac);
  1290. bgmac_dma_free(bgmac);
  1291. bcma_set_drvdata(core, NULL);
  1292. free_netdev(bgmac->net_dev);
  1293. }
  1294. static struct bcma_driver bgmac_bcma_driver = {
  1295. .name = KBUILD_MODNAME,
  1296. .id_table = bgmac_bcma_tbl,
  1297. .probe = bgmac_probe,
  1298. .remove = bgmac_remove,
  1299. };
  1300. static int __init bgmac_init(void)
  1301. {
  1302. int err;
  1303. err = bcma_driver_register(&bgmac_bcma_driver);
  1304. if (err)
  1305. return err;
  1306. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1307. return 0;
  1308. }
  1309. static void __exit bgmac_exit(void)
  1310. {
  1311. bcma_driver_unregister(&bgmac_bcma_driver);
  1312. }
  1313. module_init(bgmac_init)
  1314. module_exit(bgmac_exit)
  1315. MODULE_AUTHOR("Rafał Miłecki");
  1316. MODULE_LICENSE("GPL");