pch_gbe_main.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #include <linux/net_tstamp.h>
  24. #include <linux/ptp_classify.h>
  25. #include <linux/gpio.h>
  26. #define DRV_VERSION "1.01"
  27. const char pch_driver_version[] = DRV_VERSION;
  28. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  29. #define PCH_GBE_MAR_ENTRIES 16
  30. #define PCH_GBE_SHORT_PKT 64
  31. #define DSC_INIT16 0xC000
  32. #define PCH_GBE_DMA_ALIGN 0
  33. #define PCH_GBE_DMA_PADDING 2
  34. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  35. #define PCH_GBE_COPYBREAK_DEFAULT 256
  36. #define PCH_GBE_PCI_BAR 1
  37. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  38. /* Macros for ML7223 */
  39. #define PCI_VENDOR_ID_ROHM 0x10db
  40. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  41. /* Macros for ML7831 */
  42. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  43. #define PCH_GBE_TX_WEIGHT 64
  44. #define PCH_GBE_RX_WEIGHT 64
  45. #define PCH_GBE_RX_BUFFER_WRITE 16
  46. /* Initialize the wake-on-LAN settings */
  47. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  48. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  49. PCH_GBE_CHIP_TYPE_INTERNAL | \
  50. PCH_GBE_RGMII_MODE_RGMII \
  51. )
  52. /* Ethertype field values */
  53. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  54. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  55. #define PCH_GBE_FRAME_SIZE_2048 2048
  56. #define PCH_GBE_FRAME_SIZE_4096 4096
  57. #define PCH_GBE_FRAME_SIZE_8192 8192
  58. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  59. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  60. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  61. #define PCH_GBE_DESC_UNUSED(R) \
  62. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  63. (R)->next_to_clean - (R)->next_to_use - 1)
  64. /* Pause packet value */
  65. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  66. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  67. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  68. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  69. /* This defines the bits that are set in the Interrupt Mask
  70. * Set/Read Register. Each bit is documented below:
  71. * o RXT0 = Receiver Timer Interrupt (ring 0)
  72. * o TXDW = Transmit Descriptor Written Back
  73. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  74. * o RXSEQ = Receive Sequence Error
  75. * o LSC = Link Status Change
  76. */
  77. #define PCH_GBE_INT_ENABLE_MASK ( \
  78. PCH_GBE_INT_RX_DMA_CMPLT | \
  79. PCH_GBE_INT_RX_DSC_EMP | \
  80. PCH_GBE_INT_RX_FIFO_ERR | \
  81. PCH_GBE_INT_WOL_DET | \
  82. PCH_GBE_INT_TX_CMPLT \
  83. )
  84. #define PCH_GBE_INT_DISABLE_ALL 0
  85. /* Macros for ieee1588 */
  86. /* 0x40 Time Synchronization Channel Control Register Bits */
  87. #define MASTER_MODE (1<<0)
  88. #define SLAVE_MODE (0)
  89. #define V2_MODE (1<<31)
  90. #define CAP_MODE0 (0)
  91. #define CAP_MODE2 (1<<17)
  92. /* 0x44 Time Synchronization Channel Event Register Bits */
  93. #define TX_SNAPSHOT_LOCKED (1<<0)
  94. #define RX_SNAPSHOT_LOCKED (1<<1)
  95. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  96. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  97. #define MINNOW_PHY_RESET_GPIO 13
  98. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  99. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  100. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  101. int data);
  102. static void pch_gbe_set_multi(struct net_device *netdev);
  103. static struct sock_filter ptp_filter[] = {
  104. PTP_FILTER
  105. };
  106. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  107. {
  108. u8 *data = skb->data;
  109. unsigned int offset;
  110. u16 *hi, *id;
  111. u32 lo;
  112. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  113. return 0;
  114. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  115. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  116. return 0;
  117. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  118. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  119. memcpy(&lo, &hi[1], sizeof(lo));
  120. return (uid_hi == *hi &&
  121. uid_lo == lo &&
  122. seqid == *id);
  123. }
  124. static void
  125. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  126. {
  127. struct skb_shared_hwtstamps *shhwtstamps;
  128. struct pci_dev *pdev;
  129. u64 ns;
  130. u32 hi, lo, val;
  131. u16 uid, seq;
  132. if (!adapter->hwts_rx_en)
  133. return;
  134. /* Get ieee1588's dev information */
  135. pdev = adapter->ptp_pdev;
  136. val = pch_ch_event_read(pdev);
  137. if (!(val & RX_SNAPSHOT_LOCKED))
  138. return;
  139. lo = pch_src_uuid_lo_read(pdev);
  140. hi = pch_src_uuid_hi_read(pdev);
  141. uid = hi & 0xffff;
  142. seq = (hi >> 16) & 0xffff;
  143. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  144. goto out;
  145. ns = pch_rx_snap_read(pdev);
  146. shhwtstamps = skb_hwtstamps(skb);
  147. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  148. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  149. out:
  150. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  151. }
  152. static void
  153. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  154. {
  155. struct skb_shared_hwtstamps shhwtstamps;
  156. struct pci_dev *pdev;
  157. struct skb_shared_info *shtx;
  158. u64 ns;
  159. u32 cnt, val;
  160. shtx = skb_shinfo(skb);
  161. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  162. return;
  163. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  164. /* Get ieee1588's dev information */
  165. pdev = adapter->ptp_pdev;
  166. /*
  167. * This really stinks, but we have to poll for the Tx time stamp.
  168. */
  169. for (cnt = 0; cnt < 100; cnt++) {
  170. val = pch_ch_event_read(pdev);
  171. if (val & TX_SNAPSHOT_LOCKED)
  172. break;
  173. udelay(1);
  174. }
  175. if (!(val & TX_SNAPSHOT_LOCKED)) {
  176. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  177. return;
  178. }
  179. ns = pch_tx_snap_read(pdev);
  180. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  181. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  182. skb_tstamp_tx(skb, &shhwtstamps);
  183. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  184. }
  185. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  186. {
  187. struct hwtstamp_config cfg;
  188. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  189. struct pci_dev *pdev;
  190. u8 station[20];
  191. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  192. return -EFAULT;
  193. if (cfg.flags) /* reserved for future extensions */
  194. return -EINVAL;
  195. /* Get ieee1588's dev information */
  196. pdev = adapter->ptp_pdev;
  197. switch (cfg.tx_type) {
  198. case HWTSTAMP_TX_OFF:
  199. adapter->hwts_tx_en = 0;
  200. break;
  201. case HWTSTAMP_TX_ON:
  202. adapter->hwts_tx_en = 1;
  203. break;
  204. default:
  205. return -ERANGE;
  206. }
  207. switch (cfg.rx_filter) {
  208. case HWTSTAMP_FILTER_NONE:
  209. adapter->hwts_rx_en = 0;
  210. break;
  211. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  212. adapter->hwts_rx_en = 0;
  213. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  214. break;
  215. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  216. adapter->hwts_rx_en = 1;
  217. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  218. break;
  219. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  220. adapter->hwts_rx_en = 1;
  221. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  222. strcpy(station, PTP_L4_MULTICAST_SA);
  223. pch_set_station_address(station, pdev);
  224. break;
  225. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  226. adapter->hwts_rx_en = 1;
  227. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  228. strcpy(station, PTP_L2_MULTICAST_SA);
  229. pch_set_station_address(station, pdev);
  230. break;
  231. default:
  232. return -ERANGE;
  233. }
  234. /* Clear out any old time stamps. */
  235. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  236. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  237. }
  238. static inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  239. {
  240. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  241. }
  242. /**
  243. * pch_gbe_mac_read_mac_addr - Read MAC address
  244. * @hw: Pointer to the HW structure
  245. * Returns:
  246. * 0: Successful.
  247. */
  248. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  249. {
  250. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  251. u32 adr1a, adr1b;
  252. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  253. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  254. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  255. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  256. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  257. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  258. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  259. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  260. netdev_dbg(adapter->netdev, "hw->mac.addr : %pM\n", hw->mac.addr);
  261. return 0;
  262. }
  263. /**
  264. * pch_gbe_wait_clr_bit - Wait to clear a bit
  265. * @reg: Pointer of register
  266. * @busy: Busy bit
  267. */
  268. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  269. {
  270. u32 tmp;
  271. /* wait busy */
  272. tmp = 1000;
  273. while ((ioread32(reg) & bit) && --tmp)
  274. cpu_relax();
  275. if (!tmp)
  276. pr_err("Error: busy bit is not cleared\n");
  277. }
  278. /**
  279. * pch_gbe_mac_mar_set - Set MAC address register
  280. * @hw: Pointer to the HW structure
  281. * @addr: Pointer to the MAC address
  282. * @index: MAC address array register
  283. */
  284. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  285. {
  286. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  287. u32 mar_low, mar_high, adrmask;
  288. netdev_dbg(adapter->netdev, "index : 0x%x\n", index);
  289. /*
  290. * HW expects these in little endian so we reverse the byte order
  291. * from network order (big endian) to little endian
  292. */
  293. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  294. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  295. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  296. /* Stop the MAC Address of index. */
  297. adrmask = ioread32(&hw->reg->ADDR_MASK);
  298. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  299. /* wait busy */
  300. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  301. /* Set the MAC address to the MAC address 1A/1B register */
  302. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  303. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  304. /* Start the MAC address of index */
  305. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  306. /* wait busy */
  307. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  308. }
  309. /**
  310. * pch_gbe_mac_reset_hw - Reset hardware
  311. * @hw: Pointer to the HW structure
  312. */
  313. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  314. {
  315. /* Read the MAC address. and store to the private data */
  316. pch_gbe_mac_read_mac_addr(hw);
  317. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  318. #ifdef PCH_GBE_MAC_IFOP_RGMII
  319. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  320. #endif
  321. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  322. /* Setup the receive addresses */
  323. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  324. return;
  325. }
  326. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  327. {
  328. u32 rctl;
  329. /* Disables Receive MAC */
  330. rctl = ioread32(&hw->reg->MAC_RX_EN);
  331. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  332. }
  333. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  334. {
  335. u32 rctl;
  336. /* Enables Receive MAC */
  337. rctl = ioread32(&hw->reg->MAC_RX_EN);
  338. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  339. }
  340. /**
  341. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  342. * @hw: Pointer to the HW structure
  343. * @mar_count: Receive address registers
  344. */
  345. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  346. {
  347. u32 i;
  348. /* Setup the receive address */
  349. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  350. /* Zero out the other receive addresses */
  351. for (i = 1; i < mar_count; i++) {
  352. iowrite32(0, &hw->reg->mac_adr[i].high);
  353. iowrite32(0, &hw->reg->mac_adr[i].low);
  354. }
  355. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  356. /* wait busy */
  357. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  358. }
  359. /**
  360. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  361. * @hw: Pointer to the HW structure
  362. * @mc_addr_list: Array of multicast addresses to program
  363. * @mc_addr_count: Number of multicast addresses to program
  364. * @mar_used_count: The first MAC Address register free to program
  365. * @mar_total_num: Total number of supported MAC Address Registers
  366. */
  367. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  368. u8 *mc_addr_list, u32 mc_addr_count,
  369. u32 mar_used_count, u32 mar_total_num)
  370. {
  371. u32 i, adrmask;
  372. /* Load the first set of multicast addresses into the exact
  373. * filters (RAR). If there are not enough to fill the RAR
  374. * array, clear the filters.
  375. */
  376. for (i = mar_used_count; i < mar_total_num; i++) {
  377. if (mc_addr_count) {
  378. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  379. mc_addr_count--;
  380. mc_addr_list += ETH_ALEN;
  381. } else {
  382. /* Clear MAC address mask */
  383. adrmask = ioread32(&hw->reg->ADDR_MASK);
  384. iowrite32((adrmask | (0x0001 << i)),
  385. &hw->reg->ADDR_MASK);
  386. /* wait busy */
  387. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  388. /* Clear MAC address */
  389. iowrite32(0, &hw->reg->mac_adr[i].high);
  390. iowrite32(0, &hw->reg->mac_adr[i].low);
  391. }
  392. }
  393. }
  394. /**
  395. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  396. * @hw: Pointer to the HW structure
  397. * Returns:
  398. * 0: Successful.
  399. * Negative value: Failed.
  400. */
  401. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  402. {
  403. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  404. struct pch_gbe_mac_info *mac = &hw->mac;
  405. u32 rx_fctrl;
  406. netdev_dbg(adapter->netdev, "mac->fc = %u\n", mac->fc);
  407. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  408. switch (mac->fc) {
  409. case PCH_GBE_FC_NONE:
  410. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  411. mac->tx_fc_enable = false;
  412. break;
  413. case PCH_GBE_FC_RX_PAUSE:
  414. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  415. mac->tx_fc_enable = false;
  416. break;
  417. case PCH_GBE_FC_TX_PAUSE:
  418. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  419. mac->tx_fc_enable = true;
  420. break;
  421. case PCH_GBE_FC_FULL:
  422. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  423. mac->tx_fc_enable = true;
  424. break;
  425. default:
  426. netdev_err(adapter->netdev,
  427. "Flow control param set incorrectly\n");
  428. return -EINVAL;
  429. }
  430. if (mac->link_duplex == DUPLEX_HALF)
  431. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  432. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  433. netdev_dbg(adapter->netdev,
  434. "RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  435. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  436. return 0;
  437. }
  438. /**
  439. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  440. * @hw: Pointer to the HW structure
  441. * @wu_evt: Wake up event
  442. */
  443. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  444. {
  445. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  446. u32 addr_mask;
  447. netdev_dbg(adapter->netdev, "wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  448. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  449. if (wu_evt) {
  450. /* Set Wake-On-Lan address mask */
  451. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  452. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  453. /* wait busy */
  454. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  455. iowrite32(0, &hw->reg->WOL_ST);
  456. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  457. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  458. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  459. } else {
  460. iowrite32(0, &hw->reg->WOL_CTRL);
  461. iowrite32(0, &hw->reg->WOL_ST);
  462. }
  463. return;
  464. }
  465. /**
  466. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  467. * @hw: Pointer to the HW structure
  468. * @addr: Address of PHY
  469. * @dir: Operetion. (Write or Read)
  470. * @reg: Access register of PHY
  471. * @data: Write data.
  472. *
  473. * Returns: Read date.
  474. */
  475. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  476. u16 data)
  477. {
  478. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  479. u32 data_out = 0;
  480. unsigned int i;
  481. unsigned long flags;
  482. spin_lock_irqsave(&hw->miim_lock, flags);
  483. for (i = 100; i; --i) {
  484. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  485. break;
  486. udelay(20);
  487. }
  488. if (i == 0) {
  489. netdev_err(adapter->netdev, "pch-gbe.miim won't go Ready\n");
  490. spin_unlock_irqrestore(&hw->miim_lock, flags);
  491. return 0; /* No way to indicate timeout error */
  492. }
  493. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  494. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  495. dir | data), &hw->reg->MIIM);
  496. for (i = 0; i < 100; i++) {
  497. udelay(20);
  498. data_out = ioread32(&hw->reg->MIIM);
  499. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  500. break;
  501. }
  502. spin_unlock_irqrestore(&hw->miim_lock, flags);
  503. netdev_dbg(adapter->netdev, "PHY %s: reg=%d, data=0x%04X\n",
  504. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  505. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  506. return (u16) data_out;
  507. }
  508. /**
  509. * pch_gbe_mac_set_pause_packet - Set pause packet
  510. * @hw: Pointer to the HW structure
  511. */
  512. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  513. {
  514. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  515. unsigned long tmp2, tmp3;
  516. /* Set Pause packet */
  517. tmp2 = hw->mac.addr[1];
  518. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  519. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  520. tmp3 = hw->mac.addr[5];
  521. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  522. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  523. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  524. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  525. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  526. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  527. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  528. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  529. /* Transmit Pause Packet */
  530. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  531. netdev_dbg(adapter->netdev,
  532. "PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  533. ioread32(&hw->reg->PAUSE_PKT1),
  534. ioread32(&hw->reg->PAUSE_PKT2),
  535. ioread32(&hw->reg->PAUSE_PKT3),
  536. ioread32(&hw->reg->PAUSE_PKT4),
  537. ioread32(&hw->reg->PAUSE_PKT5));
  538. return;
  539. }
  540. /**
  541. * pch_gbe_alloc_queues - Allocate memory for all rings
  542. * @adapter: Board private structure to initialize
  543. * Returns:
  544. * 0: Successfully
  545. * Negative value: Failed
  546. */
  547. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  548. {
  549. adapter->tx_ring = devm_kzalloc(&adapter->pdev->dev,
  550. sizeof(*adapter->tx_ring), GFP_KERNEL);
  551. if (!adapter->tx_ring)
  552. return -ENOMEM;
  553. adapter->rx_ring = devm_kzalloc(&adapter->pdev->dev,
  554. sizeof(*adapter->rx_ring), GFP_KERNEL);
  555. if (!adapter->rx_ring)
  556. return -ENOMEM;
  557. return 0;
  558. }
  559. /**
  560. * pch_gbe_init_stats - Initialize status
  561. * @adapter: Board private structure to initialize
  562. */
  563. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  564. {
  565. memset(&adapter->stats, 0, sizeof(adapter->stats));
  566. return;
  567. }
  568. /**
  569. * pch_gbe_init_phy - Initialize PHY
  570. * @adapter: Board private structure to initialize
  571. * Returns:
  572. * 0: Successfully
  573. * Negative value: Failed
  574. */
  575. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  576. {
  577. struct net_device *netdev = adapter->netdev;
  578. u32 addr;
  579. u16 bmcr, stat;
  580. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  581. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  582. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  583. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  584. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  585. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  586. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  587. break;
  588. }
  589. adapter->hw.phy.addr = adapter->mii.phy_id;
  590. netdev_dbg(netdev, "phy_addr = %d\n", adapter->mii.phy_id);
  591. if (addr == PCH_GBE_PHY_REGS_LEN)
  592. return -EAGAIN;
  593. /* Selected the phy and isolate the rest */
  594. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  595. if (addr != adapter->mii.phy_id) {
  596. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  597. BMCR_ISOLATE);
  598. } else {
  599. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  600. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  601. bmcr & ~BMCR_ISOLATE);
  602. }
  603. }
  604. /* MII setup */
  605. adapter->mii.phy_id_mask = 0x1F;
  606. adapter->mii.reg_num_mask = 0x1F;
  607. adapter->mii.dev = adapter->netdev;
  608. adapter->mii.mdio_read = pch_gbe_mdio_read;
  609. adapter->mii.mdio_write = pch_gbe_mdio_write;
  610. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  611. return 0;
  612. }
  613. /**
  614. * pch_gbe_mdio_read - The read function for mii
  615. * @netdev: Network interface device structure
  616. * @addr: Phy ID
  617. * @reg: Access location
  618. * Returns:
  619. * 0: Successfully
  620. * Negative value: Failed
  621. */
  622. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  623. {
  624. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  625. struct pch_gbe_hw *hw = &adapter->hw;
  626. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  627. (u16) 0);
  628. }
  629. /**
  630. * pch_gbe_mdio_write - The write function for mii
  631. * @netdev: Network interface device structure
  632. * @addr: Phy ID (not used)
  633. * @reg: Access location
  634. * @data: Write data
  635. */
  636. static void pch_gbe_mdio_write(struct net_device *netdev,
  637. int addr, int reg, int data)
  638. {
  639. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  640. struct pch_gbe_hw *hw = &adapter->hw;
  641. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  642. }
  643. /**
  644. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  645. * @work: Pointer of board private structure
  646. */
  647. static void pch_gbe_reset_task(struct work_struct *work)
  648. {
  649. struct pch_gbe_adapter *adapter;
  650. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  651. rtnl_lock();
  652. pch_gbe_reinit_locked(adapter);
  653. rtnl_unlock();
  654. }
  655. /**
  656. * pch_gbe_reinit_locked- Re-initialization
  657. * @adapter: Board private structure
  658. */
  659. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  660. {
  661. pch_gbe_down(adapter);
  662. pch_gbe_up(adapter);
  663. }
  664. /**
  665. * pch_gbe_reset - Reset GbE
  666. * @adapter: Board private structure
  667. */
  668. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  669. {
  670. struct net_device *netdev = adapter->netdev;
  671. pch_gbe_mac_reset_hw(&adapter->hw);
  672. /* reprogram multicast address register after reset */
  673. pch_gbe_set_multi(netdev);
  674. /* Setup the receive address. */
  675. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  676. if (pch_gbe_hal_init_hw(&adapter->hw))
  677. netdev_err(netdev, "Hardware Error\n");
  678. }
  679. /**
  680. * pch_gbe_free_irq - Free an interrupt
  681. * @adapter: Board private structure
  682. */
  683. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  684. {
  685. struct net_device *netdev = adapter->netdev;
  686. free_irq(adapter->pdev->irq, netdev);
  687. if (adapter->have_msi) {
  688. pci_disable_msi(adapter->pdev);
  689. netdev_dbg(netdev, "call pci_disable_msi\n");
  690. }
  691. }
  692. /**
  693. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  694. * @adapter: Board private structure
  695. */
  696. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  697. {
  698. struct pch_gbe_hw *hw = &adapter->hw;
  699. atomic_inc(&adapter->irq_sem);
  700. iowrite32(0, &hw->reg->INT_EN);
  701. ioread32(&hw->reg->INT_ST);
  702. synchronize_irq(adapter->pdev->irq);
  703. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  704. ioread32(&hw->reg->INT_EN));
  705. }
  706. /**
  707. * pch_gbe_irq_enable - Enable default interrupt generation settings
  708. * @adapter: Board private structure
  709. */
  710. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  711. {
  712. struct pch_gbe_hw *hw = &adapter->hw;
  713. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  714. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  715. ioread32(&hw->reg->INT_ST);
  716. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  717. ioread32(&hw->reg->INT_EN));
  718. }
  719. /**
  720. * pch_gbe_setup_tctl - configure the Transmit control registers
  721. * @adapter: Board private structure
  722. */
  723. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  724. {
  725. struct pch_gbe_hw *hw = &adapter->hw;
  726. u32 tx_mode, tcpip;
  727. tx_mode = PCH_GBE_TM_LONG_PKT |
  728. PCH_GBE_TM_ST_AND_FD |
  729. PCH_GBE_TM_SHORT_PKT |
  730. PCH_GBE_TM_TH_TX_STRT_8 |
  731. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  732. iowrite32(tx_mode, &hw->reg->TX_MODE);
  733. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  734. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  735. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  736. return;
  737. }
  738. /**
  739. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  740. * @adapter: Board private structure
  741. */
  742. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  743. {
  744. struct pch_gbe_hw *hw = &adapter->hw;
  745. u32 tdba, tdlen, dctrl;
  746. netdev_dbg(adapter->netdev, "dma addr = 0x%08llx size = 0x%08x\n",
  747. (unsigned long long)adapter->tx_ring->dma,
  748. adapter->tx_ring->size);
  749. /* Setup the HW Tx Head and Tail descriptor pointers */
  750. tdba = adapter->tx_ring->dma;
  751. tdlen = adapter->tx_ring->size - 0x10;
  752. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  753. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  754. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  755. /* Enables Transmission DMA */
  756. dctrl = ioread32(&hw->reg->DMA_CTRL);
  757. dctrl |= PCH_GBE_TX_DMA_EN;
  758. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  759. }
  760. /**
  761. * pch_gbe_setup_rctl - Configure the receive control registers
  762. * @adapter: Board private structure
  763. */
  764. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  765. {
  766. struct pch_gbe_hw *hw = &adapter->hw;
  767. u32 rx_mode, tcpip;
  768. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  769. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  770. iowrite32(rx_mode, &hw->reg->RX_MODE);
  771. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  772. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  773. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  774. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  775. return;
  776. }
  777. /**
  778. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  779. * @adapter: Board private structure
  780. */
  781. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  782. {
  783. struct pch_gbe_hw *hw = &adapter->hw;
  784. u32 rdba, rdlen, rxdma;
  785. netdev_dbg(adapter->netdev, "dma adr = 0x%08llx size = 0x%08x\n",
  786. (unsigned long long)adapter->rx_ring->dma,
  787. adapter->rx_ring->size);
  788. pch_gbe_mac_force_mac_fc(hw);
  789. pch_gbe_disable_mac_rx(hw);
  790. /* Disables Receive DMA */
  791. rxdma = ioread32(&hw->reg->DMA_CTRL);
  792. rxdma &= ~PCH_GBE_RX_DMA_EN;
  793. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  794. netdev_dbg(adapter->netdev,
  795. "MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  796. ioread32(&hw->reg->MAC_RX_EN),
  797. ioread32(&hw->reg->DMA_CTRL));
  798. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  799. * the Base and Length of the Rx Descriptor Ring */
  800. rdba = adapter->rx_ring->dma;
  801. rdlen = adapter->rx_ring->size - 0x10;
  802. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  803. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  804. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  805. }
  806. /**
  807. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  808. * @adapter: Board private structure
  809. * @buffer_info: Buffer information structure
  810. */
  811. static void pch_gbe_unmap_and_free_tx_resource(
  812. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  813. {
  814. if (buffer_info->mapped) {
  815. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  816. buffer_info->length, DMA_TO_DEVICE);
  817. buffer_info->mapped = false;
  818. }
  819. if (buffer_info->skb) {
  820. dev_kfree_skb_any(buffer_info->skb);
  821. buffer_info->skb = NULL;
  822. }
  823. }
  824. /**
  825. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  826. * @adapter: Board private structure
  827. * @buffer_info: Buffer information structure
  828. */
  829. static void pch_gbe_unmap_and_free_rx_resource(
  830. struct pch_gbe_adapter *adapter,
  831. struct pch_gbe_buffer *buffer_info)
  832. {
  833. if (buffer_info->mapped) {
  834. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  835. buffer_info->length, DMA_FROM_DEVICE);
  836. buffer_info->mapped = false;
  837. }
  838. if (buffer_info->skb) {
  839. dev_kfree_skb_any(buffer_info->skb);
  840. buffer_info->skb = NULL;
  841. }
  842. }
  843. /**
  844. * pch_gbe_clean_tx_ring - Free Tx Buffers
  845. * @adapter: Board private structure
  846. * @tx_ring: Ring to be cleaned
  847. */
  848. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  849. struct pch_gbe_tx_ring *tx_ring)
  850. {
  851. struct pch_gbe_hw *hw = &adapter->hw;
  852. struct pch_gbe_buffer *buffer_info;
  853. unsigned long size;
  854. unsigned int i;
  855. /* Free all the Tx ring sk_buffs */
  856. for (i = 0; i < tx_ring->count; i++) {
  857. buffer_info = &tx_ring->buffer_info[i];
  858. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  859. }
  860. netdev_dbg(adapter->netdev,
  861. "call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  862. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  863. memset(tx_ring->buffer_info, 0, size);
  864. /* Zero out the descriptor ring */
  865. memset(tx_ring->desc, 0, tx_ring->size);
  866. tx_ring->next_to_use = 0;
  867. tx_ring->next_to_clean = 0;
  868. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  869. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  870. }
  871. /**
  872. * pch_gbe_clean_rx_ring - Free Rx Buffers
  873. * @adapter: Board private structure
  874. * @rx_ring: Ring to free buffers from
  875. */
  876. static void
  877. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  878. struct pch_gbe_rx_ring *rx_ring)
  879. {
  880. struct pch_gbe_hw *hw = &adapter->hw;
  881. struct pch_gbe_buffer *buffer_info;
  882. unsigned long size;
  883. unsigned int i;
  884. /* Free all the Rx ring sk_buffs */
  885. for (i = 0; i < rx_ring->count; i++) {
  886. buffer_info = &rx_ring->buffer_info[i];
  887. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  888. }
  889. netdev_dbg(adapter->netdev,
  890. "call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  891. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  892. memset(rx_ring->buffer_info, 0, size);
  893. /* Zero out the descriptor ring */
  894. memset(rx_ring->desc, 0, rx_ring->size);
  895. rx_ring->next_to_clean = 0;
  896. rx_ring->next_to_use = 0;
  897. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  898. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  899. }
  900. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  901. u16 duplex)
  902. {
  903. struct pch_gbe_hw *hw = &adapter->hw;
  904. unsigned long rgmii = 0;
  905. /* Set the RGMII control. */
  906. #ifdef PCH_GBE_MAC_IFOP_RGMII
  907. switch (speed) {
  908. case SPEED_10:
  909. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  910. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  911. break;
  912. case SPEED_100:
  913. rgmii = (PCH_GBE_RGMII_RATE_25M |
  914. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  915. break;
  916. case SPEED_1000:
  917. rgmii = (PCH_GBE_RGMII_RATE_125M |
  918. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  919. break;
  920. }
  921. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  922. #else /* GMII */
  923. rgmii = 0;
  924. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  925. #endif
  926. }
  927. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  928. u16 duplex)
  929. {
  930. struct net_device *netdev = adapter->netdev;
  931. struct pch_gbe_hw *hw = &adapter->hw;
  932. unsigned long mode = 0;
  933. /* Set the communication mode */
  934. switch (speed) {
  935. case SPEED_10:
  936. mode = PCH_GBE_MODE_MII_ETHER;
  937. netdev->tx_queue_len = 10;
  938. break;
  939. case SPEED_100:
  940. mode = PCH_GBE_MODE_MII_ETHER;
  941. netdev->tx_queue_len = 100;
  942. break;
  943. case SPEED_1000:
  944. mode = PCH_GBE_MODE_GMII_ETHER;
  945. break;
  946. }
  947. if (duplex == DUPLEX_FULL)
  948. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  949. else
  950. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  951. iowrite32(mode, &hw->reg->MODE);
  952. }
  953. /**
  954. * pch_gbe_watchdog - Watchdog process
  955. * @data: Board private structure
  956. */
  957. static void pch_gbe_watchdog(unsigned long data)
  958. {
  959. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  960. struct net_device *netdev = adapter->netdev;
  961. struct pch_gbe_hw *hw = &adapter->hw;
  962. netdev_dbg(netdev, "right now = %ld\n", jiffies);
  963. pch_gbe_update_stats(adapter);
  964. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  965. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  966. netdev->tx_queue_len = adapter->tx_queue_len;
  967. /* mii library handles link maintenance tasks */
  968. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  969. netdev_err(netdev, "ethtool get setting Error\n");
  970. mod_timer(&adapter->watchdog_timer,
  971. round_jiffies(jiffies +
  972. PCH_GBE_WATCHDOG_PERIOD));
  973. return;
  974. }
  975. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  976. hw->mac.link_duplex = cmd.duplex;
  977. /* Set the RGMII control. */
  978. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  979. hw->mac.link_duplex);
  980. /* Set the communication mode */
  981. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  982. hw->mac.link_duplex);
  983. netdev_dbg(netdev,
  984. "Link is Up %d Mbps %s-Duplex\n",
  985. hw->mac.link_speed,
  986. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  987. netif_carrier_on(netdev);
  988. netif_wake_queue(netdev);
  989. } else if ((!mii_link_ok(&adapter->mii)) &&
  990. (netif_carrier_ok(netdev))) {
  991. netdev_dbg(netdev, "NIC Link is Down\n");
  992. hw->mac.link_speed = SPEED_10;
  993. hw->mac.link_duplex = DUPLEX_HALF;
  994. netif_carrier_off(netdev);
  995. netif_stop_queue(netdev);
  996. }
  997. mod_timer(&adapter->watchdog_timer,
  998. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  999. }
  1000. /**
  1001. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1002. * @adapter: Board private structure
  1003. * @tx_ring: Tx descriptor ring structure
  1004. * @skb: Sockt buffer structure
  1005. */
  1006. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1007. struct pch_gbe_tx_ring *tx_ring,
  1008. struct sk_buff *skb)
  1009. {
  1010. struct pch_gbe_hw *hw = &adapter->hw;
  1011. struct pch_gbe_tx_desc *tx_desc;
  1012. struct pch_gbe_buffer *buffer_info;
  1013. struct sk_buff *tmp_skb;
  1014. unsigned int frame_ctrl;
  1015. unsigned int ring_num;
  1016. /*-- Set frame control --*/
  1017. frame_ctrl = 0;
  1018. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1019. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1020. if (skb->ip_summed == CHECKSUM_NONE)
  1021. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1022. /* Performs checksum processing */
  1023. /*
  1024. * It is because the hardware accelerator does not support a checksum,
  1025. * when the received data size is less than 64 bytes.
  1026. */
  1027. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1028. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1029. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1030. if (skb->protocol == htons(ETH_P_IP)) {
  1031. struct iphdr *iph = ip_hdr(skb);
  1032. unsigned int offset;
  1033. offset = skb_transport_offset(skb);
  1034. if (iph->protocol == IPPROTO_TCP) {
  1035. skb->csum = 0;
  1036. tcp_hdr(skb)->check = 0;
  1037. skb->csum = skb_checksum(skb, offset,
  1038. skb->len - offset, 0);
  1039. tcp_hdr(skb)->check =
  1040. csum_tcpudp_magic(iph->saddr,
  1041. iph->daddr,
  1042. skb->len - offset,
  1043. IPPROTO_TCP,
  1044. skb->csum);
  1045. } else if (iph->protocol == IPPROTO_UDP) {
  1046. skb->csum = 0;
  1047. udp_hdr(skb)->check = 0;
  1048. skb->csum =
  1049. skb_checksum(skb, offset,
  1050. skb->len - offset, 0);
  1051. udp_hdr(skb)->check =
  1052. csum_tcpudp_magic(iph->saddr,
  1053. iph->daddr,
  1054. skb->len - offset,
  1055. IPPROTO_UDP,
  1056. skb->csum);
  1057. }
  1058. }
  1059. }
  1060. ring_num = tx_ring->next_to_use;
  1061. if (unlikely((ring_num + 1) == tx_ring->count))
  1062. tx_ring->next_to_use = 0;
  1063. else
  1064. tx_ring->next_to_use = ring_num + 1;
  1065. buffer_info = &tx_ring->buffer_info[ring_num];
  1066. tmp_skb = buffer_info->skb;
  1067. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1068. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1069. tmp_skb->data[ETH_HLEN] = 0x00;
  1070. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1071. tmp_skb->len = skb->len;
  1072. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1073. (skb->len - ETH_HLEN));
  1074. /*-- Set Buffer information --*/
  1075. buffer_info->length = tmp_skb->len;
  1076. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1077. buffer_info->length,
  1078. DMA_TO_DEVICE);
  1079. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1080. netdev_err(adapter->netdev, "TX DMA map failed\n");
  1081. buffer_info->dma = 0;
  1082. buffer_info->time_stamp = 0;
  1083. tx_ring->next_to_use = ring_num;
  1084. return;
  1085. }
  1086. buffer_info->mapped = true;
  1087. buffer_info->time_stamp = jiffies;
  1088. /*-- Set Tx descriptor --*/
  1089. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1090. tx_desc->buffer_addr = (buffer_info->dma);
  1091. tx_desc->length = (tmp_skb->len);
  1092. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1093. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1094. tx_desc->gbec_status = (DSC_INIT16);
  1095. if (unlikely(++ring_num == tx_ring->count))
  1096. ring_num = 0;
  1097. /* Update software pointer of TX descriptor */
  1098. iowrite32(tx_ring->dma +
  1099. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1100. &hw->reg->TX_DSC_SW_P);
  1101. pch_tx_timestamp(adapter, skb);
  1102. dev_kfree_skb_any(skb);
  1103. }
  1104. /**
  1105. * pch_gbe_update_stats - Update the board statistics counters
  1106. * @adapter: Board private structure
  1107. */
  1108. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1109. {
  1110. struct net_device *netdev = adapter->netdev;
  1111. struct pci_dev *pdev = adapter->pdev;
  1112. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1113. unsigned long flags;
  1114. /*
  1115. * Prevent stats update while adapter is being reset, or if the pci
  1116. * connection is down.
  1117. */
  1118. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1119. return;
  1120. spin_lock_irqsave(&adapter->stats_lock, flags);
  1121. /* Update device status "adapter->stats" */
  1122. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1123. stats->tx_errors = stats->tx_length_errors +
  1124. stats->tx_aborted_errors +
  1125. stats->tx_carrier_errors + stats->tx_timeout_count;
  1126. /* Update network device status "adapter->net_stats" */
  1127. netdev->stats.rx_packets = stats->rx_packets;
  1128. netdev->stats.rx_bytes = stats->rx_bytes;
  1129. netdev->stats.rx_dropped = stats->rx_dropped;
  1130. netdev->stats.tx_packets = stats->tx_packets;
  1131. netdev->stats.tx_bytes = stats->tx_bytes;
  1132. netdev->stats.tx_dropped = stats->tx_dropped;
  1133. /* Fill out the OS statistics structure */
  1134. netdev->stats.multicast = stats->multicast;
  1135. netdev->stats.collisions = stats->collisions;
  1136. /* Rx Errors */
  1137. netdev->stats.rx_errors = stats->rx_errors;
  1138. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1139. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1140. /* Tx Errors */
  1141. netdev->stats.tx_errors = stats->tx_errors;
  1142. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1143. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1144. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1145. }
  1146. static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
  1147. {
  1148. u32 rxdma;
  1149. /* Disable Receive DMA */
  1150. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1151. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1152. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1153. }
  1154. static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
  1155. {
  1156. u32 rxdma;
  1157. /* Enables Receive DMA */
  1158. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1159. rxdma |= PCH_GBE_RX_DMA_EN;
  1160. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1161. }
  1162. /**
  1163. * pch_gbe_intr - Interrupt Handler
  1164. * @irq: Interrupt number
  1165. * @data: Pointer to a network interface device structure
  1166. * Returns:
  1167. * - IRQ_HANDLED: Our interrupt
  1168. * - IRQ_NONE: Not our interrupt
  1169. */
  1170. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1171. {
  1172. struct net_device *netdev = data;
  1173. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1174. struct pch_gbe_hw *hw = &adapter->hw;
  1175. u32 int_st;
  1176. u32 int_en;
  1177. /* Check request status */
  1178. int_st = ioread32(&hw->reg->INT_ST);
  1179. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1180. /* When request status is no interruption factor */
  1181. if (unlikely(!int_st))
  1182. return IRQ_NONE; /* Not our interrupt. End processing. */
  1183. netdev_dbg(netdev, "%s occur int_st = 0x%08x\n", __func__, int_st);
  1184. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1185. adapter->stats.intr_rx_frame_err_count++;
  1186. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1187. if (!adapter->rx_stop_flag) {
  1188. adapter->stats.intr_rx_fifo_err_count++;
  1189. netdev_dbg(netdev, "Rx fifo over run\n");
  1190. adapter->rx_stop_flag = true;
  1191. int_en = ioread32(&hw->reg->INT_EN);
  1192. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1193. &hw->reg->INT_EN);
  1194. pch_gbe_disable_dma_rx(&adapter->hw);
  1195. int_st |= ioread32(&hw->reg->INT_ST);
  1196. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1197. }
  1198. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1199. adapter->stats.intr_rx_dma_err_count++;
  1200. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1201. adapter->stats.intr_tx_fifo_err_count++;
  1202. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1203. adapter->stats.intr_tx_dma_err_count++;
  1204. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1205. adapter->stats.intr_tcpip_err_count++;
  1206. /* When Rx descriptor is empty */
  1207. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1208. adapter->stats.intr_rx_dsc_empty_count++;
  1209. netdev_dbg(netdev, "Rx descriptor is empty\n");
  1210. int_en = ioread32(&hw->reg->INT_EN);
  1211. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1212. if (hw->mac.tx_fc_enable) {
  1213. /* Set Pause packet */
  1214. pch_gbe_mac_set_pause_packet(hw);
  1215. }
  1216. }
  1217. /* When request status is Receive interruption */
  1218. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1219. (adapter->rx_stop_flag)) {
  1220. if (likely(napi_schedule_prep(&adapter->napi))) {
  1221. /* Enable only Rx Descriptor empty */
  1222. atomic_inc(&adapter->irq_sem);
  1223. int_en = ioread32(&hw->reg->INT_EN);
  1224. int_en &=
  1225. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1226. iowrite32(int_en, &hw->reg->INT_EN);
  1227. /* Start polling for NAPI */
  1228. __napi_schedule(&adapter->napi);
  1229. }
  1230. }
  1231. netdev_dbg(netdev, "return = 0x%08x INT_EN reg = 0x%08x\n",
  1232. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1233. return IRQ_HANDLED;
  1234. }
  1235. /**
  1236. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1237. * @adapter: Board private structure
  1238. * @rx_ring: Rx descriptor ring
  1239. * @cleaned_count: Cleaned count
  1240. */
  1241. static void
  1242. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1243. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1244. {
  1245. struct net_device *netdev = adapter->netdev;
  1246. struct pci_dev *pdev = adapter->pdev;
  1247. struct pch_gbe_hw *hw = &adapter->hw;
  1248. struct pch_gbe_rx_desc *rx_desc;
  1249. struct pch_gbe_buffer *buffer_info;
  1250. struct sk_buff *skb;
  1251. unsigned int i;
  1252. unsigned int bufsz;
  1253. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1254. i = rx_ring->next_to_use;
  1255. while ((cleaned_count--)) {
  1256. buffer_info = &rx_ring->buffer_info[i];
  1257. skb = netdev_alloc_skb(netdev, bufsz);
  1258. if (unlikely(!skb)) {
  1259. /* Better luck next round */
  1260. adapter->stats.rx_alloc_buff_failed++;
  1261. break;
  1262. }
  1263. /* align */
  1264. skb_reserve(skb, NET_IP_ALIGN);
  1265. buffer_info->skb = skb;
  1266. buffer_info->dma = dma_map_single(&pdev->dev,
  1267. buffer_info->rx_buffer,
  1268. buffer_info->length,
  1269. DMA_FROM_DEVICE);
  1270. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1271. dev_kfree_skb(skb);
  1272. buffer_info->skb = NULL;
  1273. buffer_info->dma = 0;
  1274. adapter->stats.rx_alloc_buff_failed++;
  1275. break; /* while !buffer_info->skb */
  1276. }
  1277. buffer_info->mapped = true;
  1278. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1279. rx_desc->buffer_addr = (buffer_info->dma);
  1280. rx_desc->gbec_status = DSC_INIT16;
  1281. netdev_dbg(netdev,
  1282. "i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1283. i, (unsigned long long)buffer_info->dma,
  1284. buffer_info->length);
  1285. if (unlikely(++i == rx_ring->count))
  1286. i = 0;
  1287. }
  1288. if (likely(rx_ring->next_to_use != i)) {
  1289. rx_ring->next_to_use = i;
  1290. if (unlikely(i-- == 0))
  1291. i = (rx_ring->count - 1);
  1292. iowrite32(rx_ring->dma +
  1293. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1294. &hw->reg->RX_DSC_SW_P);
  1295. }
  1296. return;
  1297. }
  1298. static int
  1299. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1300. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1301. {
  1302. struct pci_dev *pdev = adapter->pdev;
  1303. struct pch_gbe_buffer *buffer_info;
  1304. unsigned int i;
  1305. unsigned int bufsz;
  1306. unsigned int size;
  1307. bufsz = adapter->rx_buffer_len;
  1308. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1309. rx_ring->rx_buff_pool =
  1310. dma_zalloc_coherent(&pdev->dev, size,
  1311. &rx_ring->rx_buff_pool_logic, GFP_KERNEL);
  1312. if (!rx_ring->rx_buff_pool)
  1313. return -ENOMEM;
  1314. rx_ring->rx_buff_pool_size = size;
  1315. for (i = 0; i < rx_ring->count; i++) {
  1316. buffer_info = &rx_ring->buffer_info[i];
  1317. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1318. buffer_info->length = bufsz;
  1319. }
  1320. return 0;
  1321. }
  1322. /**
  1323. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1324. * @adapter: Board private structure
  1325. * @tx_ring: Tx descriptor ring
  1326. */
  1327. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1328. struct pch_gbe_tx_ring *tx_ring)
  1329. {
  1330. struct pch_gbe_buffer *buffer_info;
  1331. struct sk_buff *skb;
  1332. unsigned int i;
  1333. unsigned int bufsz;
  1334. struct pch_gbe_tx_desc *tx_desc;
  1335. bufsz =
  1336. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1337. for (i = 0; i < tx_ring->count; i++) {
  1338. buffer_info = &tx_ring->buffer_info[i];
  1339. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1340. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1341. buffer_info->skb = skb;
  1342. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1343. tx_desc->gbec_status = (DSC_INIT16);
  1344. }
  1345. return;
  1346. }
  1347. /**
  1348. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1349. * @adapter: Board private structure
  1350. * @tx_ring: Tx descriptor ring
  1351. * Returns:
  1352. * true: Cleaned the descriptor
  1353. * false: Not cleaned the descriptor
  1354. */
  1355. static bool
  1356. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1357. struct pch_gbe_tx_ring *tx_ring)
  1358. {
  1359. struct pch_gbe_tx_desc *tx_desc;
  1360. struct pch_gbe_buffer *buffer_info;
  1361. struct sk_buff *skb;
  1362. unsigned int i;
  1363. unsigned int cleaned_count = 0;
  1364. bool cleaned = false;
  1365. int unused, thresh;
  1366. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1367. tx_ring->next_to_clean);
  1368. i = tx_ring->next_to_clean;
  1369. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1370. netdev_dbg(adapter->netdev, "gbec_status:0x%04x dma_status:0x%04x\n",
  1371. tx_desc->gbec_status, tx_desc->dma_status);
  1372. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1373. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1374. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1375. { /* current marked clean, tx queue filling up, do extra clean */
  1376. int j, k;
  1377. if (unused < 8) { /* tx queue nearly full */
  1378. netdev_dbg(adapter->netdev,
  1379. "clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1380. tx_ring->next_to_clean, tx_ring->next_to_use,
  1381. unused);
  1382. }
  1383. /* current marked clean, scan for more that need cleaning. */
  1384. k = i;
  1385. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1386. {
  1387. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1388. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1389. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1390. }
  1391. if (j < PCH_GBE_TX_WEIGHT) {
  1392. netdev_dbg(adapter->netdev,
  1393. "clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1394. unused, j, i, k, tx_ring->next_to_use,
  1395. tx_desc->gbec_status);
  1396. i = k; /*found one to clean, usu gbec_status==2000.*/
  1397. }
  1398. }
  1399. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1400. netdev_dbg(adapter->netdev, "gbec_status:0x%04x\n",
  1401. tx_desc->gbec_status);
  1402. buffer_info = &tx_ring->buffer_info[i];
  1403. skb = buffer_info->skb;
  1404. cleaned = true;
  1405. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1406. adapter->stats.tx_aborted_errors++;
  1407. netdev_err(adapter->netdev, "Transfer Abort Error\n");
  1408. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1409. ) {
  1410. adapter->stats.tx_carrier_errors++;
  1411. netdev_err(adapter->netdev,
  1412. "Transfer Carrier Sense Error\n");
  1413. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1414. ) {
  1415. adapter->stats.tx_aborted_errors++;
  1416. netdev_err(adapter->netdev,
  1417. "Transfer Collision Abort Error\n");
  1418. } else if ((tx_desc->gbec_status &
  1419. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1420. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1421. adapter->stats.collisions++;
  1422. adapter->stats.tx_packets++;
  1423. adapter->stats.tx_bytes += skb->len;
  1424. netdev_dbg(adapter->netdev, "Transfer Collision\n");
  1425. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1426. ) {
  1427. adapter->stats.tx_packets++;
  1428. adapter->stats.tx_bytes += skb->len;
  1429. }
  1430. if (buffer_info->mapped) {
  1431. netdev_dbg(adapter->netdev,
  1432. "unmap buffer_info->dma : %d\n", i);
  1433. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1434. buffer_info->length, DMA_TO_DEVICE);
  1435. buffer_info->mapped = false;
  1436. }
  1437. if (buffer_info->skb) {
  1438. netdev_dbg(adapter->netdev,
  1439. "trim buffer_info->skb : %d\n", i);
  1440. skb_trim(buffer_info->skb, 0);
  1441. }
  1442. tx_desc->gbec_status = DSC_INIT16;
  1443. if (unlikely(++i == tx_ring->count))
  1444. i = 0;
  1445. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1446. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1447. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1448. cleaned = false;
  1449. break;
  1450. }
  1451. }
  1452. netdev_dbg(adapter->netdev,
  1453. "called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1454. cleaned_count);
  1455. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1456. /* Recover from running out of Tx resources in xmit_frame */
  1457. spin_lock(&tx_ring->tx_lock);
  1458. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1459. {
  1460. netif_wake_queue(adapter->netdev);
  1461. adapter->stats.tx_restart_count++;
  1462. netdev_dbg(adapter->netdev, "Tx wake queue\n");
  1463. }
  1464. tx_ring->next_to_clean = i;
  1465. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1466. tx_ring->next_to_clean);
  1467. spin_unlock(&tx_ring->tx_lock);
  1468. }
  1469. return cleaned;
  1470. }
  1471. /**
  1472. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1473. * @adapter: Board private structure
  1474. * @rx_ring: Rx descriptor ring
  1475. * @work_done: Completed count
  1476. * @work_to_do: Request count
  1477. * Returns:
  1478. * true: Cleaned the descriptor
  1479. * false: Not cleaned the descriptor
  1480. */
  1481. static bool
  1482. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1483. struct pch_gbe_rx_ring *rx_ring,
  1484. int *work_done, int work_to_do)
  1485. {
  1486. struct net_device *netdev = adapter->netdev;
  1487. struct pci_dev *pdev = adapter->pdev;
  1488. struct pch_gbe_buffer *buffer_info;
  1489. struct pch_gbe_rx_desc *rx_desc;
  1490. u32 length;
  1491. unsigned int i;
  1492. unsigned int cleaned_count = 0;
  1493. bool cleaned = false;
  1494. struct sk_buff *skb;
  1495. u8 dma_status;
  1496. u16 gbec_status;
  1497. u32 tcp_ip_status;
  1498. i = rx_ring->next_to_clean;
  1499. while (*work_done < work_to_do) {
  1500. /* Check Rx descriptor status */
  1501. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1502. if (rx_desc->gbec_status == DSC_INIT16)
  1503. break;
  1504. cleaned = true;
  1505. cleaned_count++;
  1506. dma_status = rx_desc->dma_status;
  1507. gbec_status = rx_desc->gbec_status;
  1508. tcp_ip_status = rx_desc->tcp_ip_status;
  1509. rx_desc->gbec_status = DSC_INIT16;
  1510. buffer_info = &rx_ring->buffer_info[i];
  1511. skb = buffer_info->skb;
  1512. buffer_info->skb = NULL;
  1513. /* unmap dma */
  1514. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1515. buffer_info->length, DMA_FROM_DEVICE);
  1516. buffer_info->mapped = false;
  1517. netdev_dbg(netdev,
  1518. "RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x TCP:0x%08x] BufInf = 0x%p\n",
  1519. i, dma_status, gbec_status, tcp_ip_status,
  1520. buffer_info);
  1521. /* Error check */
  1522. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1523. adapter->stats.rx_frame_errors++;
  1524. netdev_err(netdev, "Receive Not Octal Error\n");
  1525. } else if (unlikely(gbec_status &
  1526. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1527. adapter->stats.rx_frame_errors++;
  1528. netdev_err(netdev, "Receive Nibble Error\n");
  1529. } else if (unlikely(gbec_status &
  1530. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1531. adapter->stats.rx_crc_errors++;
  1532. netdev_err(netdev, "Receive CRC Error\n");
  1533. } else {
  1534. /* get receive length */
  1535. /* length convert[-3], length includes FCS length */
  1536. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1537. if (rx_desc->rx_words_eob & 0x02)
  1538. length = length - 4;
  1539. /*
  1540. * buffer_info->rx_buffer: [Header:14][payload]
  1541. * skb->data: [Reserve:2][Header:14][payload]
  1542. */
  1543. memcpy(skb->data, buffer_info->rx_buffer, length);
  1544. /* update status of driver */
  1545. adapter->stats.rx_bytes += length;
  1546. adapter->stats.rx_packets++;
  1547. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1548. adapter->stats.multicast++;
  1549. /* Write meta date of skb */
  1550. skb_put(skb, length);
  1551. pch_rx_timestamp(adapter, skb);
  1552. skb->protocol = eth_type_trans(skb, netdev);
  1553. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1554. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1555. else
  1556. skb->ip_summed = CHECKSUM_NONE;
  1557. napi_gro_receive(&adapter->napi, skb);
  1558. (*work_done)++;
  1559. netdev_dbg(netdev,
  1560. "Receive skb->ip_summed: %d length: %d\n",
  1561. skb->ip_summed, length);
  1562. }
  1563. /* return some buffers to hardware, one at a time is too slow */
  1564. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1565. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1566. cleaned_count);
  1567. cleaned_count = 0;
  1568. }
  1569. if (++i == rx_ring->count)
  1570. i = 0;
  1571. }
  1572. rx_ring->next_to_clean = i;
  1573. if (cleaned_count)
  1574. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1575. return cleaned;
  1576. }
  1577. /**
  1578. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1579. * @adapter: Board private structure
  1580. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1581. * Returns:
  1582. * 0: Successfully
  1583. * Negative value: Failed
  1584. */
  1585. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1586. struct pch_gbe_tx_ring *tx_ring)
  1587. {
  1588. struct pci_dev *pdev = adapter->pdev;
  1589. struct pch_gbe_tx_desc *tx_desc;
  1590. int size;
  1591. int desNo;
  1592. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1593. tx_ring->buffer_info = vzalloc(size);
  1594. if (!tx_ring->buffer_info)
  1595. return -ENOMEM;
  1596. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1597. tx_ring->desc = dma_zalloc_coherent(&pdev->dev, tx_ring->size,
  1598. &tx_ring->dma, GFP_KERNEL);
  1599. if (!tx_ring->desc) {
  1600. vfree(tx_ring->buffer_info);
  1601. return -ENOMEM;
  1602. }
  1603. tx_ring->next_to_use = 0;
  1604. tx_ring->next_to_clean = 0;
  1605. spin_lock_init(&tx_ring->tx_lock);
  1606. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1607. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1608. tx_desc->gbec_status = DSC_INIT16;
  1609. }
  1610. netdev_dbg(adapter->netdev,
  1611. "tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1612. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1613. tx_ring->next_to_clean, tx_ring->next_to_use);
  1614. return 0;
  1615. }
  1616. /**
  1617. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1618. * @adapter: Board private structure
  1619. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1620. * Returns:
  1621. * 0: Successfully
  1622. * Negative value: Failed
  1623. */
  1624. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1625. struct pch_gbe_rx_ring *rx_ring)
  1626. {
  1627. struct pci_dev *pdev = adapter->pdev;
  1628. struct pch_gbe_rx_desc *rx_desc;
  1629. int size;
  1630. int desNo;
  1631. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1632. rx_ring->buffer_info = vzalloc(size);
  1633. if (!rx_ring->buffer_info)
  1634. return -ENOMEM;
  1635. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1636. rx_ring->desc = dma_zalloc_coherent(&pdev->dev, rx_ring->size,
  1637. &rx_ring->dma, GFP_KERNEL);
  1638. if (!rx_ring->desc) {
  1639. vfree(rx_ring->buffer_info);
  1640. return -ENOMEM;
  1641. }
  1642. rx_ring->next_to_clean = 0;
  1643. rx_ring->next_to_use = 0;
  1644. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1645. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1646. rx_desc->gbec_status = DSC_INIT16;
  1647. }
  1648. netdev_dbg(adapter->netdev,
  1649. "rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1650. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1651. rx_ring->next_to_clean, rx_ring->next_to_use);
  1652. return 0;
  1653. }
  1654. /**
  1655. * pch_gbe_free_tx_resources - Free Tx Resources
  1656. * @adapter: Board private structure
  1657. * @tx_ring: Tx descriptor ring for a specific queue
  1658. */
  1659. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1660. struct pch_gbe_tx_ring *tx_ring)
  1661. {
  1662. struct pci_dev *pdev = adapter->pdev;
  1663. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1664. vfree(tx_ring->buffer_info);
  1665. tx_ring->buffer_info = NULL;
  1666. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1667. tx_ring->desc = NULL;
  1668. }
  1669. /**
  1670. * pch_gbe_free_rx_resources - Free Rx Resources
  1671. * @adapter: Board private structure
  1672. * @rx_ring: Ring to clean the resources from
  1673. */
  1674. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1675. struct pch_gbe_rx_ring *rx_ring)
  1676. {
  1677. struct pci_dev *pdev = adapter->pdev;
  1678. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1679. vfree(rx_ring->buffer_info);
  1680. rx_ring->buffer_info = NULL;
  1681. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1682. rx_ring->desc = NULL;
  1683. }
  1684. /**
  1685. * pch_gbe_request_irq - Allocate an interrupt line
  1686. * @adapter: Board private structure
  1687. * Returns:
  1688. * 0: Successfully
  1689. * Negative value: Failed
  1690. */
  1691. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1692. {
  1693. struct net_device *netdev = adapter->netdev;
  1694. int err;
  1695. int flags;
  1696. flags = IRQF_SHARED;
  1697. adapter->have_msi = false;
  1698. err = pci_enable_msi(adapter->pdev);
  1699. netdev_dbg(netdev, "call pci_enable_msi\n");
  1700. if (err) {
  1701. netdev_dbg(netdev, "call pci_enable_msi - Error: %d\n", err);
  1702. } else {
  1703. flags = 0;
  1704. adapter->have_msi = true;
  1705. }
  1706. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1707. flags, netdev->name, netdev);
  1708. if (err)
  1709. netdev_err(netdev, "Unable to allocate interrupt Error: %d\n",
  1710. err);
  1711. netdev_dbg(netdev,
  1712. "adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1713. adapter->have_msi, flags, err);
  1714. return err;
  1715. }
  1716. /**
  1717. * pch_gbe_up - Up GbE network device
  1718. * @adapter: Board private structure
  1719. * Returns:
  1720. * 0: Successfully
  1721. * Negative value: Failed
  1722. */
  1723. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1724. {
  1725. struct net_device *netdev = adapter->netdev;
  1726. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1727. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1728. int err = -EINVAL;
  1729. /* Ensure we have a valid MAC */
  1730. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1731. netdev_err(netdev, "Error: Invalid MAC address\n");
  1732. goto out;
  1733. }
  1734. /* hardware has been reset, we need to reload some things */
  1735. pch_gbe_set_multi(netdev);
  1736. pch_gbe_setup_tctl(adapter);
  1737. pch_gbe_configure_tx(adapter);
  1738. pch_gbe_setup_rctl(adapter);
  1739. pch_gbe_configure_rx(adapter);
  1740. err = pch_gbe_request_irq(adapter);
  1741. if (err) {
  1742. netdev_err(netdev,
  1743. "Error: can't bring device up - irq request failed\n");
  1744. goto out;
  1745. }
  1746. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1747. if (err) {
  1748. netdev_err(netdev,
  1749. "Error: can't bring device up - alloc rx buffers pool failed\n");
  1750. goto freeirq;
  1751. }
  1752. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1753. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1754. adapter->tx_queue_len = netdev->tx_queue_len;
  1755. pch_gbe_enable_dma_rx(&adapter->hw);
  1756. pch_gbe_enable_mac_rx(&adapter->hw);
  1757. mod_timer(&adapter->watchdog_timer, jiffies);
  1758. napi_enable(&adapter->napi);
  1759. pch_gbe_irq_enable(adapter);
  1760. netif_start_queue(adapter->netdev);
  1761. return 0;
  1762. freeirq:
  1763. pch_gbe_free_irq(adapter);
  1764. out:
  1765. return err;
  1766. }
  1767. /**
  1768. * pch_gbe_down - Down GbE network device
  1769. * @adapter: Board private structure
  1770. */
  1771. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1772. {
  1773. struct net_device *netdev = adapter->netdev;
  1774. struct pci_dev *pdev = adapter->pdev;
  1775. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1776. /* signal that we're down so the interrupt handler does not
  1777. * reschedule our watchdog timer */
  1778. napi_disable(&adapter->napi);
  1779. atomic_set(&adapter->irq_sem, 0);
  1780. pch_gbe_irq_disable(adapter);
  1781. pch_gbe_free_irq(adapter);
  1782. del_timer_sync(&adapter->watchdog_timer);
  1783. netdev->tx_queue_len = adapter->tx_queue_len;
  1784. netif_carrier_off(netdev);
  1785. netif_stop_queue(netdev);
  1786. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1787. pch_gbe_reset(adapter);
  1788. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1789. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1790. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1791. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1792. rx_ring->rx_buff_pool_logic = 0;
  1793. rx_ring->rx_buff_pool_size = 0;
  1794. rx_ring->rx_buff_pool = NULL;
  1795. }
  1796. /**
  1797. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1798. * @adapter: Board private structure to initialize
  1799. * Returns:
  1800. * 0: Successfully
  1801. * Negative value: Failed
  1802. */
  1803. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1804. {
  1805. struct pch_gbe_hw *hw = &adapter->hw;
  1806. struct net_device *netdev = adapter->netdev;
  1807. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1808. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1809. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1810. /* Initialize the hardware-specific values */
  1811. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1812. netdev_err(netdev, "Hardware Initialization Failure\n");
  1813. return -EIO;
  1814. }
  1815. if (pch_gbe_alloc_queues(adapter)) {
  1816. netdev_err(netdev, "Unable to allocate memory for queues\n");
  1817. return -ENOMEM;
  1818. }
  1819. spin_lock_init(&adapter->hw.miim_lock);
  1820. spin_lock_init(&adapter->stats_lock);
  1821. spin_lock_init(&adapter->ethtool_lock);
  1822. atomic_set(&adapter->irq_sem, 0);
  1823. pch_gbe_irq_disable(adapter);
  1824. pch_gbe_init_stats(adapter);
  1825. netdev_dbg(netdev,
  1826. "rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1827. (u32) adapter->rx_buffer_len,
  1828. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1829. return 0;
  1830. }
  1831. /**
  1832. * pch_gbe_open - Called when a network interface is made active
  1833. * @netdev: Network interface device structure
  1834. * Returns:
  1835. * 0: Successfully
  1836. * Negative value: Failed
  1837. */
  1838. static int pch_gbe_open(struct net_device *netdev)
  1839. {
  1840. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1841. struct pch_gbe_hw *hw = &adapter->hw;
  1842. int err;
  1843. /* allocate transmit descriptors */
  1844. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1845. if (err)
  1846. goto err_setup_tx;
  1847. /* allocate receive descriptors */
  1848. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1849. if (err)
  1850. goto err_setup_rx;
  1851. pch_gbe_hal_power_up_phy(hw);
  1852. err = pch_gbe_up(adapter);
  1853. if (err)
  1854. goto err_up;
  1855. netdev_dbg(netdev, "Success End\n");
  1856. return 0;
  1857. err_up:
  1858. if (!adapter->wake_up_evt)
  1859. pch_gbe_hal_power_down_phy(hw);
  1860. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1861. err_setup_rx:
  1862. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1863. err_setup_tx:
  1864. pch_gbe_reset(adapter);
  1865. netdev_err(netdev, "Error End\n");
  1866. return err;
  1867. }
  1868. /**
  1869. * pch_gbe_stop - Disables a network interface
  1870. * @netdev: Network interface device structure
  1871. * Returns:
  1872. * 0: Successfully
  1873. */
  1874. static int pch_gbe_stop(struct net_device *netdev)
  1875. {
  1876. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1877. struct pch_gbe_hw *hw = &adapter->hw;
  1878. pch_gbe_down(adapter);
  1879. if (!adapter->wake_up_evt)
  1880. pch_gbe_hal_power_down_phy(hw);
  1881. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1882. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1883. return 0;
  1884. }
  1885. /**
  1886. * pch_gbe_xmit_frame - Packet transmitting start
  1887. * @skb: Socket buffer structure
  1888. * @netdev: Network interface device structure
  1889. * Returns:
  1890. * - NETDEV_TX_OK: Normal end
  1891. * - NETDEV_TX_BUSY: Error end
  1892. */
  1893. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1894. {
  1895. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1896. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1897. unsigned long flags;
  1898. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1899. /* Collision - tell upper layer to requeue */
  1900. return NETDEV_TX_LOCKED;
  1901. }
  1902. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1903. netif_stop_queue(netdev);
  1904. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1905. netdev_dbg(netdev,
  1906. "Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1907. tx_ring->next_to_use, tx_ring->next_to_clean);
  1908. return NETDEV_TX_BUSY;
  1909. }
  1910. /* CRC,ITAG no support */
  1911. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1912. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1913. return NETDEV_TX_OK;
  1914. }
  1915. /**
  1916. * pch_gbe_get_stats - Get System Network Statistics
  1917. * @netdev: Network interface device structure
  1918. * Returns: The current stats
  1919. */
  1920. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1921. {
  1922. /* only return the current stats */
  1923. return &netdev->stats;
  1924. }
  1925. /**
  1926. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1927. * @netdev: Network interface device structure
  1928. */
  1929. static void pch_gbe_set_multi(struct net_device *netdev)
  1930. {
  1931. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1932. struct pch_gbe_hw *hw = &adapter->hw;
  1933. struct netdev_hw_addr *ha;
  1934. u8 *mta_list;
  1935. u32 rctl;
  1936. int i;
  1937. int mc_count;
  1938. netdev_dbg(netdev, "netdev->flags : 0x%08x\n", netdev->flags);
  1939. /* Check for Promiscuous and All Multicast modes */
  1940. rctl = ioread32(&hw->reg->RX_MODE);
  1941. mc_count = netdev_mc_count(netdev);
  1942. if ((netdev->flags & IFF_PROMISC)) {
  1943. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1944. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1945. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1946. /* all the multicasting receive permissions */
  1947. rctl |= PCH_GBE_ADD_FIL_EN;
  1948. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1949. } else {
  1950. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1951. /* all the multicasting receive permissions */
  1952. rctl |= PCH_GBE_ADD_FIL_EN;
  1953. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1954. } else {
  1955. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1956. }
  1957. }
  1958. iowrite32(rctl, &hw->reg->RX_MODE);
  1959. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1960. return;
  1961. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1962. if (!mta_list)
  1963. return;
  1964. /* The shared function expects a packed array of only addresses. */
  1965. i = 0;
  1966. netdev_for_each_mc_addr(ha, netdev) {
  1967. if (i == mc_count)
  1968. break;
  1969. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1970. }
  1971. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1972. PCH_GBE_MAR_ENTRIES);
  1973. kfree(mta_list);
  1974. netdev_dbg(netdev,
  1975. "RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1976. ioread32(&hw->reg->RX_MODE), mc_count);
  1977. }
  1978. /**
  1979. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1980. * @netdev: Network interface device structure
  1981. * @addr: Pointer to an address structure
  1982. * Returns:
  1983. * 0: Successfully
  1984. * -EADDRNOTAVAIL: Failed
  1985. */
  1986. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1987. {
  1988. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1989. struct sockaddr *skaddr = addr;
  1990. int ret_val;
  1991. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1992. ret_val = -EADDRNOTAVAIL;
  1993. } else {
  1994. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1995. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1996. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1997. ret_val = 0;
  1998. }
  1999. netdev_dbg(netdev, "ret_val : 0x%08x\n", ret_val);
  2000. netdev_dbg(netdev, "dev_addr : %pM\n", netdev->dev_addr);
  2001. netdev_dbg(netdev, "mac_addr : %pM\n", adapter->hw.mac.addr);
  2002. netdev_dbg(netdev, "MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  2003. ioread32(&adapter->hw.reg->mac_adr[0].high),
  2004. ioread32(&adapter->hw.reg->mac_adr[0].low));
  2005. return ret_val;
  2006. }
  2007. /**
  2008. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2009. * @netdev: Network interface device structure
  2010. * @new_mtu: New value for maximum frame size
  2011. * Returns:
  2012. * 0: Successfully
  2013. * -EINVAL: Failed
  2014. */
  2015. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2016. {
  2017. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2018. int max_frame;
  2019. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2020. int err;
  2021. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2022. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2023. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2024. netdev_err(netdev, "Invalid MTU setting\n");
  2025. return -EINVAL;
  2026. }
  2027. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2028. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2029. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2030. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2031. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2032. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2033. else
  2034. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2035. if (netif_running(netdev)) {
  2036. pch_gbe_down(adapter);
  2037. err = pch_gbe_up(adapter);
  2038. if (err) {
  2039. adapter->rx_buffer_len = old_rx_buffer_len;
  2040. pch_gbe_up(adapter);
  2041. return err;
  2042. } else {
  2043. netdev->mtu = new_mtu;
  2044. adapter->hw.mac.max_frame_size = max_frame;
  2045. }
  2046. } else {
  2047. pch_gbe_reset(adapter);
  2048. netdev->mtu = new_mtu;
  2049. adapter->hw.mac.max_frame_size = max_frame;
  2050. }
  2051. netdev_dbg(netdev,
  2052. "max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2053. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2054. adapter->hw.mac.max_frame_size);
  2055. return 0;
  2056. }
  2057. /**
  2058. * pch_gbe_set_features - Reset device after features changed
  2059. * @netdev: Network interface device structure
  2060. * @features: New features
  2061. * Returns:
  2062. * 0: HW state updated successfully
  2063. */
  2064. static int pch_gbe_set_features(struct net_device *netdev,
  2065. netdev_features_t features)
  2066. {
  2067. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2068. netdev_features_t changed = features ^ netdev->features;
  2069. if (!(changed & NETIF_F_RXCSUM))
  2070. return 0;
  2071. if (netif_running(netdev))
  2072. pch_gbe_reinit_locked(adapter);
  2073. else
  2074. pch_gbe_reset(adapter);
  2075. return 0;
  2076. }
  2077. /**
  2078. * pch_gbe_ioctl - Controls register through a MII interface
  2079. * @netdev: Network interface device structure
  2080. * @ifr: Pointer to ifr structure
  2081. * @cmd: Control command
  2082. * Returns:
  2083. * 0: Successfully
  2084. * Negative value: Failed
  2085. */
  2086. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2087. {
  2088. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2089. netdev_dbg(netdev, "cmd : 0x%04x\n", cmd);
  2090. if (cmd == SIOCSHWTSTAMP)
  2091. return hwtstamp_ioctl(netdev, ifr, cmd);
  2092. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2093. }
  2094. /**
  2095. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2096. * @netdev: Network interface device structure
  2097. */
  2098. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2099. {
  2100. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2101. /* Do the reset outside of interrupt context */
  2102. adapter->stats.tx_timeout_count++;
  2103. schedule_work(&adapter->reset_task);
  2104. }
  2105. /**
  2106. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2107. * @napi: Pointer of polling device struct
  2108. * @budget: The maximum number of a packet
  2109. * Returns:
  2110. * false: Exit the polling mode
  2111. * true: Continue the polling mode
  2112. */
  2113. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2114. {
  2115. struct pch_gbe_adapter *adapter =
  2116. container_of(napi, struct pch_gbe_adapter, napi);
  2117. int work_done = 0;
  2118. bool poll_end_flag = false;
  2119. bool cleaned = false;
  2120. netdev_dbg(adapter->netdev, "budget : %d\n", budget);
  2121. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2122. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2123. if (cleaned)
  2124. work_done = budget;
  2125. /* If no Tx and not enough Rx work done,
  2126. * exit the polling mode
  2127. */
  2128. if (work_done < budget)
  2129. poll_end_flag = true;
  2130. if (poll_end_flag) {
  2131. napi_complete(napi);
  2132. pch_gbe_irq_enable(adapter);
  2133. }
  2134. if (adapter->rx_stop_flag) {
  2135. adapter->rx_stop_flag = false;
  2136. pch_gbe_enable_dma_rx(&adapter->hw);
  2137. }
  2138. netdev_dbg(adapter->netdev,
  2139. "poll_end_flag : %d work_done : %d budget : %d\n",
  2140. poll_end_flag, work_done, budget);
  2141. return work_done;
  2142. }
  2143. #ifdef CONFIG_NET_POLL_CONTROLLER
  2144. /**
  2145. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2146. * @netdev: Network interface device structure
  2147. */
  2148. static void pch_gbe_netpoll(struct net_device *netdev)
  2149. {
  2150. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2151. disable_irq(adapter->pdev->irq);
  2152. pch_gbe_intr(adapter->pdev->irq, netdev);
  2153. enable_irq(adapter->pdev->irq);
  2154. }
  2155. #endif
  2156. static const struct net_device_ops pch_gbe_netdev_ops = {
  2157. .ndo_open = pch_gbe_open,
  2158. .ndo_stop = pch_gbe_stop,
  2159. .ndo_start_xmit = pch_gbe_xmit_frame,
  2160. .ndo_get_stats = pch_gbe_get_stats,
  2161. .ndo_set_mac_address = pch_gbe_set_mac,
  2162. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2163. .ndo_change_mtu = pch_gbe_change_mtu,
  2164. .ndo_set_features = pch_gbe_set_features,
  2165. .ndo_do_ioctl = pch_gbe_ioctl,
  2166. .ndo_set_rx_mode = pch_gbe_set_multi,
  2167. #ifdef CONFIG_NET_POLL_CONTROLLER
  2168. .ndo_poll_controller = pch_gbe_netpoll,
  2169. #endif
  2170. };
  2171. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2172. pci_channel_state_t state)
  2173. {
  2174. struct net_device *netdev = pci_get_drvdata(pdev);
  2175. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2176. netif_device_detach(netdev);
  2177. if (netif_running(netdev))
  2178. pch_gbe_down(adapter);
  2179. pci_disable_device(pdev);
  2180. /* Request a slot slot reset. */
  2181. return PCI_ERS_RESULT_NEED_RESET;
  2182. }
  2183. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2184. {
  2185. struct net_device *netdev = pci_get_drvdata(pdev);
  2186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2187. struct pch_gbe_hw *hw = &adapter->hw;
  2188. if (pci_enable_device(pdev)) {
  2189. netdev_err(netdev, "Cannot re-enable PCI device after reset\n");
  2190. return PCI_ERS_RESULT_DISCONNECT;
  2191. }
  2192. pci_set_master(pdev);
  2193. pci_enable_wake(pdev, PCI_D0, 0);
  2194. pch_gbe_hal_power_up_phy(hw);
  2195. pch_gbe_reset(adapter);
  2196. /* Clear wake up status */
  2197. pch_gbe_mac_set_wol_event(hw, 0);
  2198. return PCI_ERS_RESULT_RECOVERED;
  2199. }
  2200. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2201. {
  2202. struct net_device *netdev = pci_get_drvdata(pdev);
  2203. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2204. if (netif_running(netdev)) {
  2205. if (pch_gbe_up(adapter)) {
  2206. netdev_dbg(netdev,
  2207. "can't bring device back up after reset\n");
  2208. return;
  2209. }
  2210. }
  2211. netif_device_attach(netdev);
  2212. }
  2213. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2214. {
  2215. struct net_device *netdev = pci_get_drvdata(pdev);
  2216. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2217. struct pch_gbe_hw *hw = &adapter->hw;
  2218. u32 wufc = adapter->wake_up_evt;
  2219. int retval = 0;
  2220. netif_device_detach(netdev);
  2221. if (netif_running(netdev))
  2222. pch_gbe_down(adapter);
  2223. if (wufc) {
  2224. pch_gbe_set_multi(netdev);
  2225. pch_gbe_setup_rctl(adapter);
  2226. pch_gbe_configure_rx(adapter);
  2227. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2228. hw->mac.link_duplex);
  2229. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2230. hw->mac.link_duplex);
  2231. pch_gbe_mac_set_wol_event(hw, wufc);
  2232. pci_disable_device(pdev);
  2233. } else {
  2234. pch_gbe_hal_power_down_phy(hw);
  2235. pch_gbe_mac_set_wol_event(hw, wufc);
  2236. pci_disable_device(pdev);
  2237. }
  2238. return retval;
  2239. }
  2240. #ifdef CONFIG_PM
  2241. static int pch_gbe_suspend(struct device *device)
  2242. {
  2243. struct pci_dev *pdev = to_pci_dev(device);
  2244. return __pch_gbe_suspend(pdev);
  2245. }
  2246. static int pch_gbe_resume(struct device *device)
  2247. {
  2248. struct pci_dev *pdev = to_pci_dev(device);
  2249. struct net_device *netdev = pci_get_drvdata(pdev);
  2250. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2251. struct pch_gbe_hw *hw = &adapter->hw;
  2252. u32 err;
  2253. err = pci_enable_device(pdev);
  2254. if (err) {
  2255. netdev_err(netdev, "Cannot enable PCI device from suspend\n");
  2256. return err;
  2257. }
  2258. pci_set_master(pdev);
  2259. pch_gbe_hal_power_up_phy(hw);
  2260. pch_gbe_reset(adapter);
  2261. /* Clear wake on lan control and status */
  2262. pch_gbe_mac_set_wol_event(hw, 0);
  2263. if (netif_running(netdev))
  2264. pch_gbe_up(adapter);
  2265. netif_device_attach(netdev);
  2266. return 0;
  2267. }
  2268. #endif /* CONFIG_PM */
  2269. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2270. {
  2271. __pch_gbe_suspend(pdev);
  2272. if (system_state == SYSTEM_POWER_OFF) {
  2273. pci_wake_from_d3(pdev, true);
  2274. pci_set_power_state(pdev, PCI_D3hot);
  2275. }
  2276. }
  2277. static void pch_gbe_remove(struct pci_dev *pdev)
  2278. {
  2279. struct net_device *netdev = pci_get_drvdata(pdev);
  2280. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2281. cancel_work_sync(&adapter->reset_task);
  2282. unregister_netdev(netdev);
  2283. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2284. free_netdev(netdev);
  2285. }
  2286. static int pch_gbe_probe(struct pci_dev *pdev,
  2287. const struct pci_device_id *pci_id)
  2288. {
  2289. struct net_device *netdev;
  2290. struct pch_gbe_adapter *adapter;
  2291. int ret;
  2292. ret = pcim_enable_device(pdev);
  2293. if (ret)
  2294. return ret;
  2295. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2296. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2297. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2298. if (ret) {
  2299. ret = pci_set_consistent_dma_mask(pdev,
  2300. DMA_BIT_MASK(32));
  2301. if (ret) {
  2302. dev_err(&pdev->dev, "ERR: No usable DMA "
  2303. "configuration, aborting\n");
  2304. return ret;
  2305. }
  2306. }
  2307. }
  2308. ret = pcim_iomap_regions(pdev, 1 << PCH_GBE_PCI_BAR, pci_name(pdev));
  2309. if (ret) {
  2310. dev_err(&pdev->dev,
  2311. "ERR: Can't reserve PCI I/O and memory resources\n");
  2312. return ret;
  2313. }
  2314. pci_set_master(pdev);
  2315. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2316. if (!netdev)
  2317. return -ENOMEM;
  2318. SET_NETDEV_DEV(netdev, &pdev->dev);
  2319. pci_set_drvdata(pdev, netdev);
  2320. adapter = netdev_priv(netdev);
  2321. adapter->netdev = netdev;
  2322. adapter->pdev = pdev;
  2323. adapter->hw.back = adapter;
  2324. adapter->hw.reg = pcim_iomap_table(pdev)[PCH_GBE_PCI_BAR];
  2325. adapter->pdata = (struct pch_gbe_privdata *)pci_id->driver_data;
  2326. if (adapter->pdata && adapter->pdata->platform_init)
  2327. adapter->pdata->platform_init(pdev);
  2328. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2329. PCI_DEVFN(12, 4));
  2330. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2331. dev_err(&pdev->dev, "Bad ptp filter\n");
  2332. ret = -EINVAL;
  2333. goto err_free_netdev;
  2334. }
  2335. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2336. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2337. netif_napi_add(netdev, &adapter->napi,
  2338. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2339. netdev->hw_features = NETIF_F_RXCSUM |
  2340. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2341. netdev->features = netdev->hw_features;
  2342. pch_gbe_set_ethtool_ops(netdev);
  2343. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2344. pch_gbe_mac_reset_hw(&adapter->hw);
  2345. /* setup the private structure */
  2346. ret = pch_gbe_sw_init(adapter);
  2347. if (ret)
  2348. goto err_free_netdev;
  2349. /* Initialize PHY */
  2350. ret = pch_gbe_init_phy(adapter);
  2351. if (ret) {
  2352. dev_err(&pdev->dev, "PHY initialize error\n");
  2353. goto err_free_adapter;
  2354. }
  2355. pch_gbe_hal_get_bus_info(&adapter->hw);
  2356. /* Read the MAC address. and store to the private data */
  2357. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2358. if (ret) {
  2359. dev_err(&pdev->dev, "MAC address Read Error\n");
  2360. goto err_free_adapter;
  2361. }
  2362. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2363. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2364. /*
  2365. * If the MAC is invalid (or just missing), display a warning
  2366. * but do not abort setting up the device. pch_gbe_up will
  2367. * prevent the interface from being brought up until a valid MAC
  2368. * is set.
  2369. */
  2370. dev_err(&pdev->dev, "Invalid MAC address, "
  2371. "interface disabled.\n");
  2372. }
  2373. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2374. (unsigned long)adapter);
  2375. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2376. pch_gbe_check_options(adapter);
  2377. /* initialize the wol settings based on the eeprom settings */
  2378. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2379. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2380. /* reset the hardware with the new settings */
  2381. pch_gbe_reset(adapter);
  2382. ret = register_netdev(netdev);
  2383. if (ret)
  2384. goto err_free_adapter;
  2385. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2386. netif_carrier_off(netdev);
  2387. netif_stop_queue(netdev);
  2388. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2389. /* Disable hibernation on certain platforms */
  2390. if (adapter->pdata && adapter->pdata->phy_disable_hibernate)
  2391. pch_gbe_phy_disable_hibernate(&adapter->hw);
  2392. device_set_wakeup_enable(&pdev->dev, 1);
  2393. return 0;
  2394. err_free_adapter:
  2395. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2396. err_free_netdev:
  2397. free_netdev(netdev);
  2398. return ret;
  2399. }
  2400. /* The AR803X PHY on the MinnowBoard requires a physical pin to be toggled to
  2401. * ensure it is awake for probe and init. Request the line and reset the PHY.
  2402. */
  2403. static int pch_gbe_minnow_platform_init(struct pci_dev *pdev)
  2404. {
  2405. unsigned long flags = GPIOF_DIR_OUT | GPIOF_INIT_HIGH | GPIOF_EXPORT;
  2406. unsigned gpio = MINNOW_PHY_RESET_GPIO;
  2407. int ret;
  2408. ret = devm_gpio_request_one(&pdev->dev, gpio, flags,
  2409. "minnow_phy_reset");
  2410. if (ret) {
  2411. dev_err(&pdev->dev,
  2412. "ERR: Can't request PHY reset GPIO line '%d'\n", gpio);
  2413. return ret;
  2414. }
  2415. gpio_set_value(gpio, 0);
  2416. usleep_range(1250, 1500);
  2417. gpio_set_value(gpio, 1);
  2418. usleep_range(1250, 1500);
  2419. return ret;
  2420. }
  2421. static struct pch_gbe_privdata pch_gbe_minnow_privdata = {
  2422. .phy_tx_clk_delay = true,
  2423. .phy_disable_hibernate = true,
  2424. .platform_init = pch_gbe_minnow_platform_init,
  2425. };
  2426. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2427. {.vendor = PCI_VENDOR_ID_INTEL,
  2428. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2429. .subvendor = PCI_VENDOR_ID_CIRCUITCO,
  2430. .subdevice = PCI_SUBSYSTEM_ID_CIRCUITCO_MINNOWBOARD,
  2431. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2432. .class_mask = (0xFFFF00),
  2433. .driver_data = (kernel_ulong_t)&pch_gbe_minnow_privdata
  2434. },
  2435. {.vendor = PCI_VENDOR_ID_INTEL,
  2436. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2437. .subvendor = PCI_ANY_ID,
  2438. .subdevice = PCI_ANY_ID,
  2439. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2440. .class_mask = (0xFFFF00)
  2441. },
  2442. {.vendor = PCI_VENDOR_ID_ROHM,
  2443. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2444. .subvendor = PCI_ANY_ID,
  2445. .subdevice = PCI_ANY_ID,
  2446. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2447. .class_mask = (0xFFFF00)
  2448. },
  2449. {.vendor = PCI_VENDOR_ID_ROHM,
  2450. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2451. .subvendor = PCI_ANY_ID,
  2452. .subdevice = PCI_ANY_ID,
  2453. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2454. .class_mask = (0xFFFF00)
  2455. },
  2456. /* required last entry */
  2457. {0}
  2458. };
  2459. #ifdef CONFIG_PM
  2460. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2461. .suspend = pch_gbe_suspend,
  2462. .resume = pch_gbe_resume,
  2463. .freeze = pch_gbe_suspend,
  2464. .thaw = pch_gbe_resume,
  2465. .poweroff = pch_gbe_suspend,
  2466. .restore = pch_gbe_resume,
  2467. };
  2468. #endif
  2469. static const struct pci_error_handlers pch_gbe_err_handler = {
  2470. .error_detected = pch_gbe_io_error_detected,
  2471. .slot_reset = pch_gbe_io_slot_reset,
  2472. .resume = pch_gbe_io_resume
  2473. };
  2474. static struct pci_driver pch_gbe_driver = {
  2475. .name = KBUILD_MODNAME,
  2476. .id_table = pch_gbe_pcidev_id,
  2477. .probe = pch_gbe_probe,
  2478. .remove = pch_gbe_remove,
  2479. #ifdef CONFIG_PM
  2480. .driver.pm = &pch_gbe_pm_ops,
  2481. #endif
  2482. .shutdown = pch_gbe_shutdown,
  2483. .err_handler = &pch_gbe_err_handler
  2484. };
  2485. static int __init pch_gbe_init_module(void)
  2486. {
  2487. int ret;
  2488. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2489. ret = pci_register_driver(&pch_gbe_driver);
  2490. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2491. if (copybreak == 0) {
  2492. pr_info("copybreak disabled\n");
  2493. } else {
  2494. pr_info("copybreak enabled for packets <= %u bytes\n",
  2495. copybreak);
  2496. }
  2497. }
  2498. return ret;
  2499. }
  2500. static void __exit pch_gbe_exit_module(void)
  2501. {
  2502. pci_unregister_driver(&pch_gbe_driver);
  2503. }
  2504. module_init(pch_gbe_init_module);
  2505. module_exit(pch_gbe_exit_module);
  2506. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2507. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2508. MODULE_LICENSE("GPL");
  2509. MODULE_VERSION(DRV_VERSION);
  2510. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2511. module_param(copybreak, uint, 0644);
  2512. MODULE_PARM_DESC(copybreak,
  2513. "Maximum size of packet that is copied to a new buffer on receive");
  2514. /* pch_gbe_main.c */