apic.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_event.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/syscore_ops.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/i8253.h>
  30. #include <linux/dmar.h>
  31. #include <linux/init.h>
  32. #include <linux/cpu.h>
  33. #include <linux/dmi.h>
  34. #include <linux/smp.h>
  35. #include <linux/mm.h>
  36. #include <asm/irq_remapping.h>
  37. #include <asm/perf_event.h>
  38. #include <asm/x86_init.h>
  39. #include <asm/pgalloc.h>
  40. #include <linux/atomic.h>
  41. #include <asm/mpspec.h>
  42. #include <asm/i8259.h>
  43. #include <asm/proto.h>
  44. #include <asm/apic.h>
  45. #include <asm/io_apic.h>
  46. #include <asm/desc.h>
  47. #include <asm/hpet.h>
  48. #include <asm/idle.h>
  49. #include <asm/mtrr.h>
  50. #include <asm/time.h>
  51. #include <asm/smp.h>
  52. #include <asm/mce.h>
  53. #include <asm/tsc.h>
  54. #include <asm/hypervisor.h>
  55. unsigned int num_processors;
  56. unsigned disabled_cpus __cpuinitdata;
  57. /* Processor that is doing the boot up */
  58. unsigned int boot_cpu_physical_apicid = -1U;
  59. /*
  60. * The highest APIC ID seen during enumeration.
  61. */
  62. unsigned int max_physical_apicid;
  63. /*
  64. * Bitmask of physically existing CPUs:
  65. */
  66. physid_mask_t phys_cpu_present_map;
  67. /*
  68. * Map cpu index to physical APIC ID
  69. */
  70. DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_cpu_to_apicid, BAD_APICID);
  71. DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid, BAD_APICID);
  72. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  73. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  74. #ifdef CONFIG_X86_32
  75. /*
  76. * On x86_32, the mapping between cpu and logical apicid may vary
  77. * depending on apic in use. The following early percpu variable is
  78. * used for the mapping. This is where the behaviors of x86_64 and 32
  79. * actually diverge. Let's keep it ugly for now.
  80. */
  81. DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid, BAD_APICID);
  82. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  83. static int enabled_via_apicbase;
  84. /*
  85. * Handle interrupt mode configuration register (IMCR).
  86. * This register controls whether the interrupt signals
  87. * that reach the BSP come from the master PIC or from the
  88. * local APIC. Before entering Symmetric I/O Mode, either
  89. * the BIOS or the operating system must switch out of
  90. * PIC Mode by changing the IMCR.
  91. */
  92. static inline void imcr_pic_to_apic(void)
  93. {
  94. /* select IMCR register */
  95. outb(0x70, 0x22);
  96. /* NMI and 8259 INTR go through APIC */
  97. outb(0x01, 0x23);
  98. }
  99. static inline void imcr_apic_to_pic(void)
  100. {
  101. /* select IMCR register */
  102. outb(0x70, 0x22);
  103. /* NMI and 8259 INTR go directly to BSP */
  104. outb(0x00, 0x23);
  105. }
  106. #endif
  107. /*
  108. * Knob to control our willingness to enable the local APIC.
  109. *
  110. * +1=force-enable
  111. */
  112. static int force_enable_local_apic __initdata;
  113. /*
  114. * APIC command line parameters
  115. */
  116. static int __init parse_lapic(char *arg)
  117. {
  118. if (config_enabled(CONFIG_X86_32) && !arg)
  119. force_enable_local_apic = 1;
  120. else if (arg && !strncmp(arg, "notscdeadline", 13))
  121. setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
  122. return 0;
  123. }
  124. early_param("lapic", parse_lapic);
  125. #ifdef CONFIG_X86_64
  126. static int apic_calibrate_pmtmr __initdata;
  127. static __init int setup_apicpmtimer(char *s)
  128. {
  129. apic_calibrate_pmtmr = 1;
  130. notsc_setup(NULL);
  131. return 0;
  132. }
  133. __setup("apicpmtimer", setup_apicpmtimer);
  134. #endif
  135. int x2apic_mode;
  136. #ifdef CONFIG_X86_X2APIC
  137. /* x2apic enabled before OS handover */
  138. int x2apic_preenabled;
  139. static int x2apic_disabled;
  140. static int nox2apic;
  141. static __init int setup_nox2apic(char *str)
  142. {
  143. if (x2apic_enabled()) {
  144. int apicid = native_apic_msr_read(APIC_ID);
  145. if (apicid >= 255) {
  146. pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
  147. apicid);
  148. return 0;
  149. }
  150. pr_warning("x2apic already enabled. will disable it\n");
  151. } else
  152. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  153. nox2apic = 1;
  154. return 0;
  155. }
  156. early_param("nox2apic", setup_nox2apic);
  157. #endif
  158. unsigned long mp_lapic_addr;
  159. int disable_apic;
  160. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  161. static int disable_apic_timer __initdata;
  162. /* Local APIC timer works in C2 */
  163. int local_apic_timer_c2_ok;
  164. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  165. int first_system_vector = 0xfe;
  166. /*
  167. * Debug level, exported for io_apic.c
  168. */
  169. unsigned int apic_verbosity;
  170. int pic_mode;
  171. /* Have we found an MP table */
  172. int smp_found_config;
  173. static struct resource lapic_resource = {
  174. .name = "Local APIC",
  175. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  176. };
  177. unsigned int lapic_timer_frequency = 0;
  178. static void apic_pm_activate(void);
  179. static unsigned long apic_phys;
  180. /*
  181. * Get the LAPIC version
  182. */
  183. static inline int lapic_get_version(void)
  184. {
  185. return GET_APIC_VERSION(apic_read(APIC_LVR));
  186. }
  187. /*
  188. * Check, if the APIC is integrated or a separate chip
  189. */
  190. static inline int lapic_is_integrated(void)
  191. {
  192. #ifdef CONFIG_X86_64
  193. return 1;
  194. #else
  195. return APIC_INTEGRATED(lapic_get_version());
  196. #endif
  197. }
  198. /*
  199. * Check, whether this is a modern or a first generation APIC
  200. */
  201. static int modern_apic(void)
  202. {
  203. /* AMD systems use old APIC versions, so check the CPU */
  204. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  205. boot_cpu_data.x86 >= 0xf)
  206. return 1;
  207. return lapic_get_version() >= 0x14;
  208. }
  209. /*
  210. * right after this call apic become NOOP driven
  211. * so apic->write/read doesn't do anything
  212. */
  213. static void __init apic_disable(void)
  214. {
  215. pr_info("APIC: switched to apic NOOP\n");
  216. apic = &apic_noop;
  217. }
  218. void native_apic_wait_icr_idle(void)
  219. {
  220. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  221. cpu_relax();
  222. }
  223. u32 native_safe_apic_wait_icr_idle(void)
  224. {
  225. u32 send_status;
  226. int timeout;
  227. timeout = 0;
  228. do {
  229. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  230. if (!send_status)
  231. break;
  232. inc_irq_stat(icr_read_retry_count);
  233. udelay(100);
  234. } while (timeout++ < 1000);
  235. return send_status;
  236. }
  237. void native_apic_icr_write(u32 low, u32 id)
  238. {
  239. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  240. apic_write(APIC_ICR, low);
  241. }
  242. u64 native_apic_icr_read(void)
  243. {
  244. u32 icr1, icr2;
  245. icr2 = apic_read(APIC_ICR2);
  246. icr1 = apic_read(APIC_ICR);
  247. return icr1 | ((u64)icr2 << 32);
  248. }
  249. #ifdef CONFIG_X86_32
  250. /**
  251. * get_physical_broadcast - Get number of physical broadcast IDs
  252. */
  253. int get_physical_broadcast(void)
  254. {
  255. return modern_apic() ? 0xff : 0xf;
  256. }
  257. #endif
  258. /**
  259. * lapic_get_maxlvt - get the maximum number of local vector table entries
  260. */
  261. int lapic_get_maxlvt(void)
  262. {
  263. unsigned int v;
  264. v = apic_read(APIC_LVR);
  265. /*
  266. * - we always have APIC integrated on 64bit mode
  267. * - 82489DXs do not report # of LVT entries
  268. */
  269. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  270. }
  271. /*
  272. * Local APIC timer
  273. */
  274. /* Clock divisor */
  275. #define APIC_DIVISOR 16
  276. #define TSC_DIVISOR 32
  277. /*
  278. * This function sets up the local APIC timer, with a timeout of
  279. * 'clocks' APIC bus clock. During calibration we actually call
  280. * this function twice on the boot CPU, once with a bogus timeout
  281. * value, second time for real. The other (noncalibrating) CPUs
  282. * call this function only once, with the real, calibrated value.
  283. *
  284. * We do reads before writes even if unnecessary, to get around the
  285. * P5 APIC double write bug.
  286. */
  287. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  288. {
  289. unsigned int lvtt_value, tmp_value;
  290. lvtt_value = LOCAL_TIMER_VECTOR;
  291. if (!oneshot)
  292. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  293. else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
  294. lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;
  295. if (!lapic_is_integrated())
  296. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  297. if (!irqen)
  298. lvtt_value |= APIC_LVT_MASKED;
  299. apic_write(APIC_LVTT, lvtt_value);
  300. if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
  301. printk_once(KERN_DEBUG "TSC deadline timer enabled\n");
  302. return;
  303. }
  304. /*
  305. * Divide PICLK by 16
  306. */
  307. tmp_value = apic_read(APIC_TDCR);
  308. apic_write(APIC_TDCR,
  309. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  310. APIC_TDR_DIV_16);
  311. if (!oneshot)
  312. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  313. }
  314. /*
  315. * Setup extended LVT, AMD specific
  316. *
  317. * Software should use the LVT offsets the BIOS provides. The offsets
  318. * are determined by the subsystems using it like those for MCE
  319. * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
  320. * are supported. Beginning with family 10h at least 4 offsets are
  321. * available.
  322. *
  323. * Since the offsets must be consistent for all cores, we keep track
  324. * of the LVT offsets in software and reserve the offset for the same
  325. * vector also to be used on other cores. An offset is freed by
  326. * setting the entry to APIC_EILVT_MASKED.
  327. *
  328. * If the BIOS is right, there should be no conflicts. Otherwise a
  329. * "[Firmware Bug]: ..." error message is generated. However, if
  330. * software does not properly determines the offsets, it is not
  331. * necessarily a BIOS bug.
  332. */
  333. static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
  334. static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
  335. {
  336. return (old & APIC_EILVT_MASKED)
  337. || (new == APIC_EILVT_MASKED)
  338. || ((new & ~APIC_EILVT_MASKED) == old);
  339. }
  340. static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
  341. {
  342. unsigned int rsvd, vector;
  343. if (offset >= APIC_EILVT_NR_MAX)
  344. return ~0;
  345. rsvd = atomic_read(&eilvt_offsets[offset]);
  346. do {
  347. vector = rsvd & ~APIC_EILVT_MASKED; /* 0: unassigned */
  348. if (vector && !eilvt_entry_is_changeable(vector, new))
  349. /* may not change if vectors are different */
  350. return rsvd;
  351. rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
  352. } while (rsvd != new);
  353. rsvd &= ~APIC_EILVT_MASKED;
  354. if (rsvd && rsvd != vector)
  355. pr_info("LVT offset %d assigned for vector 0x%02x\n",
  356. offset, rsvd);
  357. return new;
  358. }
  359. /*
  360. * If mask=1, the LVT entry does not generate interrupts while mask=0
  361. * enables the vector. See also the BKDGs. Must be called with
  362. * preemption disabled.
  363. */
  364. int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
  365. {
  366. unsigned long reg = APIC_EILVTn(offset);
  367. unsigned int new, old, reserved;
  368. new = (mask << 16) | (msg_type << 8) | vector;
  369. old = apic_read(reg);
  370. reserved = reserve_eilvt_offset(offset, new);
  371. if (reserved != new) {
  372. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  373. "vector 0x%x, but the register is already in use for "
  374. "vector 0x%x on another cpu\n",
  375. smp_processor_id(), reg, offset, new, reserved);
  376. return -EINVAL;
  377. }
  378. if (!eilvt_entry_is_changeable(old, new)) {
  379. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  380. "vector 0x%x, but the register is already in use for "
  381. "vector 0x%x on this cpu\n",
  382. smp_processor_id(), reg, offset, new, old);
  383. return -EBUSY;
  384. }
  385. apic_write(reg, new);
  386. return 0;
  387. }
  388. EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
  389. /*
  390. * Program the next event, relative to now
  391. */
  392. static int lapic_next_event(unsigned long delta,
  393. struct clock_event_device *evt)
  394. {
  395. apic_write(APIC_TMICT, delta);
  396. return 0;
  397. }
  398. static int lapic_next_deadline(unsigned long delta,
  399. struct clock_event_device *evt)
  400. {
  401. u64 tsc;
  402. rdtscll(tsc);
  403. wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
  404. return 0;
  405. }
  406. /*
  407. * Setup the lapic timer in periodic or oneshot mode
  408. */
  409. static void lapic_timer_setup(enum clock_event_mode mode,
  410. struct clock_event_device *evt)
  411. {
  412. unsigned long flags;
  413. unsigned int v;
  414. /* Lapic used as dummy for broadcast ? */
  415. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  416. return;
  417. local_irq_save(flags);
  418. switch (mode) {
  419. case CLOCK_EVT_MODE_PERIODIC:
  420. case CLOCK_EVT_MODE_ONESHOT:
  421. __setup_APIC_LVTT(lapic_timer_frequency,
  422. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  423. break;
  424. case CLOCK_EVT_MODE_UNUSED:
  425. case CLOCK_EVT_MODE_SHUTDOWN:
  426. v = apic_read(APIC_LVTT);
  427. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  428. apic_write(APIC_LVTT, v);
  429. apic_write(APIC_TMICT, 0);
  430. break;
  431. case CLOCK_EVT_MODE_RESUME:
  432. /* Nothing to do here */
  433. break;
  434. }
  435. local_irq_restore(flags);
  436. }
  437. /*
  438. * Local APIC timer broadcast function
  439. */
  440. static void lapic_timer_broadcast(const struct cpumask *mask)
  441. {
  442. #ifdef CONFIG_SMP
  443. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  444. #endif
  445. }
  446. /*
  447. * The local apic timer can be used for any function which is CPU local.
  448. */
  449. static struct clock_event_device lapic_clockevent = {
  450. .name = "lapic",
  451. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  452. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  453. .shift = 32,
  454. .set_mode = lapic_timer_setup,
  455. .set_next_event = lapic_next_event,
  456. .broadcast = lapic_timer_broadcast,
  457. .rating = 100,
  458. .irq = -1,
  459. };
  460. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  461. /*
  462. * Setup the local APIC timer for this CPU. Copy the initialized values
  463. * of the boot CPU and register the clock event in the framework.
  464. */
  465. static void __cpuinit setup_APIC_timer(void)
  466. {
  467. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  468. if (this_cpu_has(X86_FEATURE_ARAT)) {
  469. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  470. /* Make LAPIC timer preferrable over percpu HPET */
  471. lapic_clockevent.rating = 150;
  472. }
  473. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  474. levt->cpumask = cpumask_of(smp_processor_id());
  475. if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
  476. levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
  477. CLOCK_EVT_FEAT_DUMMY);
  478. levt->set_next_event = lapic_next_deadline;
  479. clockevents_config_and_register(levt,
  480. (tsc_khz / TSC_DIVISOR) * 1000,
  481. 0xF, ~0UL);
  482. } else
  483. clockevents_register_device(levt);
  484. }
  485. /*
  486. * In this functions we calibrate APIC bus clocks to the external timer.
  487. *
  488. * We want to do the calibration only once since we want to have local timer
  489. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  490. * frequency.
  491. *
  492. * This was previously done by reading the PIT/HPET and waiting for a wrap
  493. * around to find out, that a tick has elapsed. I have a box, where the PIT
  494. * readout is broken, so it never gets out of the wait loop again. This was
  495. * also reported by others.
  496. *
  497. * Monitoring the jiffies value is inaccurate and the clockevents
  498. * infrastructure allows us to do a simple substitution of the interrupt
  499. * handler.
  500. *
  501. * The calibration routine also uses the pm_timer when possible, as the PIT
  502. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  503. * back to normal later in the boot process).
  504. */
  505. #define LAPIC_CAL_LOOPS (HZ/10)
  506. static __initdata int lapic_cal_loops = -1;
  507. static __initdata long lapic_cal_t1, lapic_cal_t2;
  508. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  509. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  510. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  511. /*
  512. * Temporary interrupt handler.
  513. */
  514. static void __init lapic_cal_handler(struct clock_event_device *dev)
  515. {
  516. unsigned long long tsc = 0;
  517. long tapic = apic_read(APIC_TMCCT);
  518. unsigned long pm = acpi_pm_read_early();
  519. if (cpu_has_tsc)
  520. rdtscll(tsc);
  521. switch (lapic_cal_loops++) {
  522. case 0:
  523. lapic_cal_t1 = tapic;
  524. lapic_cal_tsc1 = tsc;
  525. lapic_cal_pm1 = pm;
  526. lapic_cal_j1 = jiffies;
  527. break;
  528. case LAPIC_CAL_LOOPS:
  529. lapic_cal_t2 = tapic;
  530. lapic_cal_tsc2 = tsc;
  531. if (pm < lapic_cal_pm1)
  532. pm += ACPI_PM_OVRRUN;
  533. lapic_cal_pm2 = pm;
  534. lapic_cal_j2 = jiffies;
  535. break;
  536. }
  537. }
  538. static int __init
  539. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  540. {
  541. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  542. const long pm_thresh = pm_100ms / 100;
  543. unsigned long mult;
  544. u64 res;
  545. #ifndef CONFIG_X86_PM_TIMER
  546. return -1;
  547. #endif
  548. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  549. /* Check, if the PM timer is available */
  550. if (!deltapm)
  551. return -1;
  552. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  553. if (deltapm > (pm_100ms - pm_thresh) &&
  554. deltapm < (pm_100ms + pm_thresh)) {
  555. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  556. return 0;
  557. }
  558. res = (((u64)deltapm) * mult) >> 22;
  559. do_div(res, 1000000);
  560. pr_warning("APIC calibration not consistent "
  561. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  562. /* Correct the lapic counter value */
  563. res = (((u64)(*delta)) * pm_100ms);
  564. do_div(res, deltapm);
  565. pr_info("APIC delta adjusted to PM-Timer: "
  566. "%lu (%ld)\n", (unsigned long)res, *delta);
  567. *delta = (long)res;
  568. /* Correct the tsc counter value */
  569. if (cpu_has_tsc) {
  570. res = (((u64)(*deltatsc)) * pm_100ms);
  571. do_div(res, deltapm);
  572. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  573. "PM-Timer: %lu (%ld)\n",
  574. (unsigned long)res, *deltatsc);
  575. *deltatsc = (long)res;
  576. }
  577. return 0;
  578. }
  579. static int __init calibrate_APIC_clock(void)
  580. {
  581. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  582. void (*real_handler)(struct clock_event_device *dev);
  583. unsigned long deltaj;
  584. long delta, deltatsc;
  585. int pm_referenced = 0;
  586. /**
  587. * check if lapic timer has already been calibrated by platform
  588. * specific routine, such as tsc calibration code. if so, we just fill
  589. * in the clockevent structure and return.
  590. */
  591. if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
  592. return 0;
  593. } else if (lapic_timer_frequency) {
  594. apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
  595. lapic_timer_frequency);
  596. lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
  597. TICK_NSEC, lapic_clockevent.shift);
  598. lapic_clockevent.max_delta_ns =
  599. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  600. lapic_clockevent.min_delta_ns =
  601. clockevent_delta2ns(0xF, &lapic_clockevent);
  602. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  603. return 0;
  604. }
  605. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  606. "calibrating APIC timer ...\n");
  607. local_irq_disable();
  608. /* Replace the global interrupt handler */
  609. real_handler = global_clock_event->event_handler;
  610. global_clock_event->event_handler = lapic_cal_handler;
  611. /*
  612. * Setup the APIC counter to maximum. There is no way the lapic
  613. * can underflow in the 100ms detection time frame
  614. */
  615. __setup_APIC_LVTT(0xffffffff, 0, 0);
  616. /* Let the interrupts run */
  617. local_irq_enable();
  618. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  619. cpu_relax();
  620. local_irq_disable();
  621. /* Restore the real event handler */
  622. global_clock_event->event_handler = real_handler;
  623. /* Build delta t1-t2 as apic timer counts down */
  624. delta = lapic_cal_t1 - lapic_cal_t2;
  625. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  626. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  627. /* we trust the PM based calibration if possible */
  628. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  629. &delta, &deltatsc);
  630. /* Calculate the scaled math multiplication factor */
  631. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  632. lapic_clockevent.shift);
  633. lapic_clockevent.max_delta_ns =
  634. clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
  635. lapic_clockevent.min_delta_ns =
  636. clockevent_delta2ns(0xF, &lapic_clockevent);
  637. lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  638. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  639. apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
  640. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  641. lapic_timer_frequency);
  642. if (cpu_has_tsc) {
  643. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  644. "%ld.%04ld MHz.\n",
  645. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  646. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  647. }
  648. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  649. "%u.%04u MHz.\n",
  650. lapic_timer_frequency / (1000000 / HZ),
  651. lapic_timer_frequency % (1000000 / HZ));
  652. /*
  653. * Do a sanity check on the APIC calibration result
  654. */
  655. if (lapic_timer_frequency < (1000000 / HZ)) {
  656. local_irq_enable();
  657. pr_warning("APIC frequency too slow, disabling apic timer\n");
  658. return -1;
  659. }
  660. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  661. /*
  662. * PM timer calibration failed or not turned on
  663. * so lets try APIC timer based calibration
  664. */
  665. if (!pm_referenced) {
  666. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  667. /*
  668. * Setup the apic timer manually
  669. */
  670. levt->event_handler = lapic_cal_handler;
  671. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  672. lapic_cal_loops = -1;
  673. /* Let the interrupts run */
  674. local_irq_enable();
  675. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  676. cpu_relax();
  677. /* Stop the lapic timer */
  678. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  679. /* Jiffies delta */
  680. deltaj = lapic_cal_j2 - lapic_cal_j1;
  681. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  682. /* Check, if the jiffies result is consistent */
  683. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  684. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  685. else
  686. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  687. } else
  688. local_irq_enable();
  689. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  690. pr_warning("APIC timer disabled due to verification failure\n");
  691. return -1;
  692. }
  693. return 0;
  694. }
  695. /*
  696. * Setup the boot APIC
  697. *
  698. * Calibrate and verify the result.
  699. */
  700. void __init setup_boot_APIC_clock(void)
  701. {
  702. /*
  703. * The local apic timer can be disabled via the kernel
  704. * commandline or from the CPU detection code. Register the lapic
  705. * timer as a dummy clock event source on SMP systems, so the
  706. * broadcast mechanism is used. On UP systems simply ignore it.
  707. */
  708. if (disable_apic_timer) {
  709. pr_info("Disabling APIC timer\n");
  710. /* No broadcast on UP ! */
  711. if (num_possible_cpus() > 1) {
  712. lapic_clockevent.mult = 1;
  713. setup_APIC_timer();
  714. }
  715. return;
  716. }
  717. if (calibrate_APIC_clock()) {
  718. /* No broadcast on UP ! */
  719. if (num_possible_cpus() > 1)
  720. setup_APIC_timer();
  721. return;
  722. }
  723. /*
  724. * If nmi_watchdog is set to IO_APIC, we need the
  725. * PIT/HPET going. Otherwise register lapic as a dummy
  726. * device.
  727. */
  728. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  729. /* Setup the lapic or request the broadcast */
  730. setup_APIC_timer();
  731. }
  732. void __cpuinit setup_secondary_APIC_clock(void)
  733. {
  734. setup_APIC_timer();
  735. }
  736. /*
  737. * The guts of the apic timer interrupt
  738. */
  739. static void local_apic_timer_interrupt(void)
  740. {
  741. int cpu = smp_processor_id();
  742. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  743. /*
  744. * Normally we should not be here till LAPIC has been initialized but
  745. * in some cases like kdump, its possible that there is a pending LAPIC
  746. * timer interrupt from previous kernel's context and is delivered in
  747. * new kernel the moment interrupts are enabled.
  748. *
  749. * Interrupts are enabled early and LAPIC is setup much later, hence
  750. * its possible that when we get here evt->event_handler is NULL.
  751. * Check for event_handler being NULL and discard the interrupt as
  752. * spurious.
  753. */
  754. if (!evt->event_handler) {
  755. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  756. /* Switch it off */
  757. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  758. return;
  759. }
  760. /*
  761. * the NMI deadlock-detector uses this.
  762. */
  763. inc_irq_stat(apic_timer_irqs);
  764. evt->event_handler(evt);
  765. }
  766. /*
  767. * Local APIC timer interrupt. This is the most natural way for doing
  768. * local interrupts, but local timer interrupts can be emulated by
  769. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  770. *
  771. * [ if a single-CPU system runs an SMP kernel then we call the local
  772. * interrupt as well. Thus we cannot inline the local irq ... ]
  773. */
  774. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  775. {
  776. struct pt_regs *old_regs = set_irq_regs(regs);
  777. /*
  778. * NOTE! We'd better ACK the irq immediately,
  779. * because timer handling can be slow.
  780. *
  781. * update_process_times() expects us to have done irq_enter().
  782. * Besides, if we don't timer interrupts ignore the global
  783. * interrupt lock, which is the WrongThing (tm) to do.
  784. */
  785. entering_ack_irq();
  786. local_apic_timer_interrupt();
  787. exiting_irq();
  788. set_irq_regs(old_regs);
  789. }
  790. int setup_profiling_timer(unsigned int multiplier)
  791. {
  792. return -EINVAL;
  793. }
  794. /*
  795. * Local APIC start and shutdown
  796. */
  797. /**
  798. * clear_local_APIC - shutdown the local APIC
  799. *
  800. * This is called, when a CPU is disabled and before rebooting, so the state of
  801. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  802. * leftovers during boot.
  803. */
  804. void clear_local_APIC(void)
  805. {
  806. int maxlvt;
  807. u32 v;
  808. /* APIC hasn't been mapped yet */
  809. if (!x2apic_mode && !apic_phys)
  810. return;
  811. maxlvt = lapic_get_maxlvt();
  812. /*
  813. * Masking an LVT entry can trigger a local APIC error
  814. * if the vector is zero. Mask LVTERR first to prevent this.
  815. */
  816. if (maxlvt >= 3) {
  817. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  818. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  819. }
  820. /*
  821. * Careful: we have to set masks only first to deassert
  822. * any level-triggered sources.
  823. */
  824. v = apic_read(APIC_LVTT);
  825. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  826. v = apic_read(APIC_LVT0);
  827. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  828. v = apic_read(APIC_LVT1);
  829. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  830. if (maxlvt >= 4) {
  831. v = apic_read(APIC_LVTPC);
  832. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  833. }
  834. /* lets not touch this if we didn't frob it */
  835. #ifdef CONFIG_X86_THERMAL_VECTOR
  836. if (maxlvt >= 5) {
  837. v = apic_read(APIC_LVTTHMR);
  838. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  839. }
  840. #endif
  841. #ifdef CONFIG_X86_MCE_INTEL
  842. if (maxlvt >= 6) {
  843. v = apic_read(APIC_LVTCMCI);
  844. if (!(v & APIC_LVT_MASKED))
  845. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  846. }
  847. #endif
  848. /*
  849. * Clean APIC state for other OSs:
  850. */
  851. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  852. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  853. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  854. if (maxlvt >= 3)
  855. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  856. if (maxlvt >= 4)
  857. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  858. /* Integrated APIC (!82489DX) ? */
  859. if (lapic_is_integrated()) {
  860. if (maxlvt > 3)
  861. /* Clear ESR due to Pentium errata 3AP and 11AP */
  862. apic_write(APIC_ESR, 0);
  863. apic_read(APIC_ESR);
  864. }
  865. }
  866. /**
  867. * disable_local_APIC - clear and disable the local APIC
  868. */
  869. void disable_local_APIC(void)
  870. {
  871. unsigned int value;
  872. /* APIC hasn't been mapped yet */
  873. if (!x2apic_mode && !apic_phys)
  874. return;
  875. clear_local_APIC();
  876. /*
  877. * Disable APIC (implies clearing of registers
  878. * for 82489DX!).
  879. */
  880. value = apic_read(APIC_SPIV);
  881. value &= ~APIC_SPIV_APIC_ENABLED;
  882. apic_write(APIC_SPIV, value);
  883. #ifdef CONFIG_X86_32
  884. /*
  885. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  886. * restore the disabled state.
  887. */
  888. if (enabled_via_apicbase) {
  889. unsigned int l, h;
  890. rdmsr(MSR_IA32_APICBASE, l, h);
  891. l &= ~MSR_IA32_APICBASE_ENABLE;
  892. wrmsr(MSR_IA32_APICBASE, l, h);
  893. }
  894. #endif
  895. }
  896. /*
  897. * If Linux enabled the LAPIC against the BIOS default disable it down before
  898. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  899. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  900. * for the case where Linux didn't enable the LAPIC.
  901. */
  902. void lapic_shutdown(void)
  903. {
  904. unsigned long flags;
  905. if (!cpu_has_apic && !apic_from_smp_config())
  906. return;
  907. local_irq_save(flags);
  908. #ifdef CONFIG_X86_32
  909. if (!enabled_via_apicbase)
  910. clear_local_APIC();
  911. else
  912. #endif
  913. disable_local_APIC();
  914. local_irq_restore(flags);
  915. }
  916. /*
  917. * This is to verify that we're looking at a real local APIC.
  918. * Check these against your board if the CPUs aren't getting
  919. * started for no apparent reason.
  920. */
  921. int __init verify_local_APIC(void)
  922. {
  923. unsigned int reg0, reg1;
  924. /*
  925. * The version register is read-only in a real APIC.
  926. */
  927. reg0 = apic_read(APIC_LVR);
  928. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  929. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  930. reg1 = apic_read(APIC_LVR);
  931. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  932. /*
  933. * The two version reads above should print the same
  934. * numbers. If the second one is different, then we
  935. * poke at a non-APIC.
  936. */
  937. if (reg1 != reg0)
  938. return 0;
  939. /*
  940. * Check if the version looks reasonably.
  941. */
  942. reg1 = GET_APIC_VERSION(reg0);
  943. if (reg1 == 0x00 || reg1 == 0xff)
  944. return 0;
  945. reg1 = lapic_get_maxlvt();
  946. if (reg1 < 0x02 || reg1 == 0xff)
  947. return 0;
  948. /*
  949. * The ID register is read/write in a real APIC.
  950. */
  951. reg0 = apic_read(APIC_ID);
  952. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  953. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  954. reg1 = apic_read(APIC_ID);
  955. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  956. apic_write(APIC_ID, reg0);
  957. if (reg1 != (reg0 ^ apic->apic_id_mask))
  958. return 0;
  959. /*
  960. * The next two are just to see if we have sane values.
  961. * They're only really relevant if we're in Virtual Wire
  962. * compatibility mode, but most boxes are anymore.
  963. */
  964. reg0 = apic_read(APIC_LVT0);
  965. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  966. reg1 = apic_read(APIC_LVT1);
  967. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  968. return 1;
  969. }
  970. /**
  971. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  972. */
  973. void __init sync_Arb_IDs(void)
  974. {
  975. /*
  976. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  977. * needed on AMD.
  978. */
  979. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  980. return;
  981. /*
  982. * Wait for idle.
  983. */
  984. apic_wait_icr_idle();
  985. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  986. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  987. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  988. }
  989. /*
  990. * An initial setup of the virtual wire mode.
  991. */
  992. void __init init_bsp_APIC(void)
  993. {
  994. unsigned int value;
  995. /*
  996. * Don't do the setup now if we have a SMP BIOS as the
  997. * through-I/O-APIC virtual wire mode might be active.
  998. */
  999. if (smp_found_config || !cpu_has_apic)
  1000. return;
  1001. /*
  1002. * Do not trust the local APIC being empty at bootup.
  1003. */
  1004. clear_local_APIC();
  1005. /*
  1006. * Enable APIC.
  1007. */
  1008. value = apic_read(APIC_SPIV);
  1009. value &= ~APIC_VECTOR_MASK;
  1010. value |= APIC_SPIV_APIC_ENABLED;
  1011. #ifdef CONFIG_X86_32
  1012. /* This bit is reserved on P4/Xeon and should be cleared */
  1013. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  1014. (boot_cpu_data.x86 == 15))
  1015. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1016. else
  1017. #endif
  1018. value |= APIC_SPIV_FOCUS_DISABLED;
  1019. value |= SPURIOUS_APIC_VECTOR;
  1020. apic_write(APIC_SPIV, value);
  1021. /*
  1022. * Set up the virtual wire mode.
  1023. */
  1024. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  1025. value = APIC_DM_NMI;
  1026. if (!lapic_is_integrated()) /* 82489DX */
  1027. value |= APIC_LVT_LEVEL_TRIGGER;
  1028. apic_write(APIC_LVT1, value);
  1029. }
  1030. static void __cpuinit lapic_setup_esr(void)
  1031. {
  1032. unsigned int oldvalue, value, maxlvt;
  1033. if (!lapic_is_integrated()) {
  1034. pr_info("No ESR for 82489DX.\n");
  1035. return;
  1036. }
  1037. if (apic->disable_esr) {
  1038. /*
  1039. * Something untraceable is creating bad interrupts on
  1040. * secondary quads ... for the moment, just leave the
  1041. * ESR disabled - we can't do anything useful with the
  1042. * errors anyway - mbligh
  1043. */
  1044. pr_info("Leaving ESR disabled.\n");
  1045. return;
  1046. }
  1047. maxlvt = lapic_get_maxlvt();
  1048. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1049. apic_write(APIC_ESR, 0);
  1050. oldvalue = apic_read(APIC_ESR);
  1051. /* enables sending errors */
  1052. value = ERROR_APIC_VECTOR;
  1053. apic_write(APIC_LVTERR, value);
  1054. /*
  1055. * spec says clear errors after enabling vector.
  1056. */
  1057. if (maxlvt > 3)
  1058. apic_write(APIC_ESR, 0);
  1059. value = apic_read(APIC_ESR);
  1060. if (value != oldvalue)
  1061. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  1062. "vector: 0x%08x after: 0x%08x\n",
  1063. oldvalue, value);
  1064. }
  1065. /**
  1066. * setup_local_APIC - setup the local APIC
  1067. *
  1068. * Used to setup local APIC while initializing BSP or bringin up APs.
  1069. * Always called with preemption disabled.
  1070. */
  1071. void __cpuinit setup_local_APIC(void)
  1072. {
  1073. int cpu = smp_processor_id();
  1074. unsigned int value, queued;
  1075. int i, j, acked = 0;
  1076. unsigned long long tsc = 0, ntsc;
  1077. long long max_loops = cpu_khz;
  1078. if (cpu_has_tsc)
  1079. rdtscll(tsc);
  1080. if (disable_apic) {
  1081. disable_ioapic_support();
  1082. return;
  1083. }
  1084. #ifdef CONFIG_X86_32
  1085. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1086. if (lapic_is_integrated() && apic->disable_esr) {
  1087. apic_write(APIC_ESR, 0);
  1088. apic_write(APIC_ESR, 0);
  1089. apic_write(APIC_ESR, 0);
  1090. apic_write(APIC_ESR, 0);
  1091. }
  1092. #endif
  1093. perf_events_lapic_init();
  1094. /*
  1095. * Double-check whether this APIC is really registered.
  1096. * This is meaningless in clustered apic mode, so we skip it.
  1097. */
  1098. BUG_ON(!apic->apic_id_registered());
  1099. /*
  1100. * Intel recommends to set DFR, LDR and TPR before enabling
  1101. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1102. * document number 292116). So here it goes...
  1103. */
  1104. apic->init_apic_ldr();
  1105. #ifdef CONFIG_X86_32
  1106. /*
  1107. * APIC LDR is initialized. If logical_apicid mapping was
  1108. * initialized during get_smp_config(), make sure it matches the
  1109. * actual value.
  1110. */
  1111. i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  1112. WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
  1113. /* always use the value from LDR */
  1114. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1115. logical_smp_processor_id();
  1116. /*
  1117. * Some NUMA implementations (NUMAQ) don't initialize apicid to
  1118. * node mapping during NUMA init. Now that logical apicid is
  1119. * guaranteed to be known, give it another chance. This is already
  1120. * a bit too late - percpu allocation has already happened without
  1121. * proper NUMA affinity.
  1122. */
  1123. if (apic->x86_32_numa_cpu_node)
  1124. set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
  1125. apic->x86_32_numa_cpu_node(cpu));
  1126. #endif
  1127. /*
  1128. * Set Task Priority to 'accept all'. We never change this
  1129. * later on.
  1130. */
  1131. value = apic_read(APIC_TASKPRI);
  1132. value &= ~APIC_TPRI_MASK;
  1133. apic_write(APIC_TASKPRI, value);
  1134. /*
  1135. * After a crash, we no longer service the interrupts and a pending
  1136. * interrupt from previous kernel might still have ISR bit set.
  1137. *
  1138. * Most probably by now CPU has serviced that pending interrupt and
  1139. * it might not have done the ack_APIC_irq() because it thought,
  1140. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1141. * does not clear the ISR bit and cpu thinks it has already serivced
  1142. * the interrupt. Hence a vector might get locked. It was noticed
  1143. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1144. */
  1145. do {
  1146. queued = 0;
  1147. for (i = APIC_ISR_NR - 1; i >= 0; i--)
  1148. queued |= apic_read(APIC_IRR + i*0x10);
  1149. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1150. value = apic_read(APIC_ISR + i*0x10);
  1151. for (j = 31; j >= 0; j--) {
  1152. if (value & (1<<j)) {
  1153. ack_APIC_irq();
  1154. acked++;
  1155. }
  1156. }
  1157. }
  1158. if (acked > 256) {
  1159. printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
  1160. acked);
  1161. break;
  1162. }
  1163. if (queued) {
  1164. if (cpu_has_tsc) {
  1165. rdtscll(ntsc);
  1166. max_loops = (cpu_khz << 10) - (ntsc - tsc);
  1167. } else
  1168. max_loops--;
  1169. }
  1170. } while (queued && max_loops > 0);
  1171. WARN_ON(max_loops <= 0);
  1172. /*
  1173. * Now that we are all set up, enable the APIC
  1174. */
  1175. value = apic_read(APIC_SPIV);
  1176. value &= ~APIC_VECTOR_MASK;
  1177. /*
  1178. * Enable APIC
  1179. */
  1180. value |= APIC_SPIV_APIC_ENABLED;
  1181. #ifdef CONFIG_X86_32
  1182. /*
  1183. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1184. * certain networking cards. If high frequency interrupts are
  1185. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1186. * entry is masked/unmasked at a high rate as well then sooner or
  1187. * later IOAPIC line gets 'stuck', no more interrupts are received
  1188. * from the device. If focus CPU is disabled then the hang goes
  1189. * away, oh well :-(
  1190. *
  1191. * [ This bug can be reproduced easily with a level-triggered
  1192. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1193. * BX chipset. ]
  1194. */
  1195. /*
  1196. * Actually disabling the focus CPU check just makes the hang less
  1197. * frequent as it makes the interrupt distributon model be more
  1198. * like LRU than MRU (the short-term load is more even across CPUs).
  1199. * See also the comment in end_level_ioapic_irq(). --macro
  1200. */
  1201. /*
  1202. * - enable focus processor (bit==0)
  1203. * - 64bit mode always use processor focus
  1204. * so no need to set it
  1205. */
  1206. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1207. #endif
  1208. /*
  1209. * Set spurious IRQ vector
  1210. */
  1211. value |= SPURIOUS_APIC_VECTOR;
  1212. apic_write(APIC_SPIV, value);
  1213. /*
  1214. * Set up LVT0, LVT1:
  1215. *
  1216. * set up through-local-APIC on the BP's LINT0. This is not
  1217. * strictly necessary in pure symmetric-IO mode, but sometimes
  1218. * we delegate interrupts to the 8259A.
  1219. */
  1220. /*
  1221. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1222. */
  1223. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1224. if (!cpu && (pic_mode || !value)) {
  1225. value = APIC_DM_EXTINT;
  1226. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
  1227. } else {
  1228. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1229. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
  1230. }
  1231. apic_write(APIC_LVT0, value);
  1232. /*
  1233. * only the BP should see the LINT1 NMI signal, obviously.
  1234. */
  1235. if (!cpu)
  1236. value = APIC_DM_NMI;
  1237. else
  1238. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1239. if (!lapic_is_integrated()) /* 82489DX */
  1240. value |= APIC_LVT_LEVEL_TRIGGER;
  1241. apic_write(APIC_LVT1, value);
  1242. #ifdef CONFIG_X86_MCE_INTEL
  1243. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1244. if (!cpu)
  1245. cmci_recheck();
  1246. #endif
  1247. }
  1248. void __cpuinit end_local_APIC_setup(void)
  1249. {
  1250. lapic_setup_esr();
  1251. #ifdef CONFIG_X86_32
  1252. {
  1253. unsigned int value;
  1254. /* Disable the local apic timer */
  1255. value = apic_read(APIC_LVTT);
  1256. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1257. apic_write(APIC_LVTT, value);
  1258. }
  1259. #endif
  1260. apic_pm_activate();
  1261. }
  1262. void __init bsp_end_local_APIC_setup(void)
  1263. {
  1264. end_local_APIC_setup();
  1265. /*
  1266. * Now that local APIC setup is completed for BP, configure the fault
  1267. * handling for interrupt remapping.
  1268. */
  1269. irq_remap_enable_fault_handling();
  1270. }
  1271. #ifdef CONFIG_X86_X2APIC
  1272. /*
  1273. * Need to disable xapic and x2apic at the same time and then enable xapic mode
  1274. */
  1275. static inline void __disable_x2apic(u64 msr)
  1276. {
  1277. wrmsrl(MSR_IA32_APICBASE,
  1278. msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
  1279. wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
  1280. }
  1281. static __init void disable_x2apic(void)
  1282. {
  1283. u64 msr;
  1284. if (!cpu_has_x2apic)
  1285. return;
  1286. rdmsrl(MSR_IA32_APICBASE, msr);
  1287. if (msr & X2APIC_ENABLE) {
  1288. u32 x2apic_id = read_apic_id();
  1289. if (x2apic_id >= 255)
  1290. panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
  1291. pr_info("Disabling x2apic\n");
  1292. __disable_x2apic(msr);
  1293. if (nox2apic) {
  1294. clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
  1295. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  1296. }
  1297. x2apic_disabled = 1;
  1298. x2apic_mode = 0;
  1299. register_lapic_address(mp_lapic_addr);
  1300. }
  1301. }
  1302. void check_x2apic(void)
  1303. {
  1304. if (x2apic_enabled()) {
  1305. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1306. x2apic_preenabled = x2apic_mode = 1;
  1307. }
  1308. }
  1309. void enable_x2apic(void)
  1310. {
  1311. u64 msr;
  1312. rdmsrl(MSR_IA32_APICBASE, msr);
  1313. if (x2apic_disabled) {
  1314. __disable_x2apic(msr);
  1315. return;
  1316. }
  1317. if (!x2apic_mode)
  1318. return;
  1319. if (!(msr & X2APIC_ENABLE)) {
  1320. printk_once(KERN_INFO "Enabling x2apic\n");
  1321. wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
  1322. }
  1323. }
  1324. #endif /* CONFIG_X86_X2APIC */
  1325. int __init enable_IR(void)
  1326. {
  1327. #ifdef CONFIG_IRQ_REMAP
  1328. if (!irq_remapping_supported()) {
  1329. pr_debug("intr-remapping not supported\n");
  1330. return -1;
  1331. }
  1332. if (!x2apic_preenabled && skip_ioapic_setup) {
  1333. pr_info("Skipped enabling intr-remap because of skipping "
  1334. "io-apic setup\n");
  1335. return -1;
  1336. }
  1337. return irq_remapping_enable();
  1338. #endif
  1339. return -1;
  1340. }
  1341. void __init enable_IR_x2apic(void)
  1342. {
  1343. unsigned long flags;
  1344. int ret, x2apic_enabled = 0;
  1345. int hardware_init_ret;
  1346. /* Make sure irq_remap_ops are initialized */
  1347. setup_irq_remapping_ops();
  1348. hardware_init_ret = irq_remapping_prepare();
  1349. if (hardware_init_ret && !x2apic_supported())
  1350. return;
  1351. ret = save_ioapic_entries();
  1352. if (ret) {
  1353. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1354. return;
  1355. }
  1356. local_irq_save(flags);
  1357. legacy_pic->mask_all();
  1358. mask_ioapic_entries();
  1359. if (x2apic_preenabled && nox2apic)
  1360. disable_x2apic();
  1361. if (hardware_init_ret)
  1362. ret = -1;
  1363. else
  1364. ret = enable_IR();
  1365. if (!x2apic_supported())
  1366. goto skip_x2apic;
  1367. if (ret < 0) {
  1368. /* IR is required if there is APIC ID > 255 even when running
  1369. * under KVM
  1370. */
  1371. if (max_physical_apicid > 255 ||
  1372. !hypervisor_x2apic_available()) {
  1373. if (x2apic_preenabled)
  1374. disable_x2apic();
  1375. goto skip_x2apic;
  1376. }
  1377. /*
  1378. * without IR all CPUs can be addressed by IOAPIC/MSI
  1379. * only in physical mode
  1380. */
  1381. x2apic_force_phys();
  1382. }
  1383. if (ret == IRQ_REMAP_XAPIC_MODE) {
  1384. pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
  1385. goto skip_x2apic;
  1386. }
  1387. x2apic_enabled = 1;
  1388. if (x2apic_supported() && !x2apic_mode) {
  1389. x2apic_mode = 1;
  1390. enable_x2apic();
  1391. pr_info("Enabled x2apic\n");
  1392. }
  1393. skip_x2apic:
  1394. if (ret < 0) /* IR enabling failed */
  1395. restore_ioapic_entries();
  1396. legacy_pic->restore_mask();
  1397. local_irq_restore(flags);
  1398. }
  1399. #ifdef CONFIG_X86_64
  1400. /*
  1401. * Detect and enable local APICs on non-SMP boards.
  1402. * Original code written by Keir Fraser.
  1403. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1404. * not correctly set up (usually the APIC timer won't work etc.)
  1405. */
  1406. static int __init detect_init_APIC(void)
  1407. {
  1408. if (!cpu_has_apic) {
  1409. pr_info("No local APIC present\n");
  1410. return -1;
  1411. }
  1412. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1413. return 0;
  1414. }
  1415. #else
  1416. static int __init apic_verify(void)
  1417. {
  1418. u32 features, h, l;
  1419. /*
  1420. * The APIC feature bit should now be enabled
  1421. * in `cpuid'
  1422. */
  1423. features = cpuid_edx(1);
  1424. if (!(features & (1 << X86_FEATURE_APIC))) {
  1425. pr_warning("Could not enable APIC!\n");
  1426. return -1;
  1427. }
  1428. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1429. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1430. /* The BIOS may have set up the APIC at some other address */
  1431. if (boot_cpu_data.x86 >= 6) {
  1432. rdmsr(MSR_IA32_APICBASE, l, h);
  1433. if (l & MSR_IA32_APICBASE_ENABLE)
  1434. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1435. }
  1436. pr_info("Found and enabled local APIC!\n");
  1437. return 0;
  1438. }
  1439. int __init apic_force_enable(unsigned long addr)
  1440. {
  1441. u32 h, l;
  1442. if (disable_apic)
  1443. return -1;
  1444. /*
  1445. * Some BIOSes disable the local APIC in the APIC_BASE
  1446. * MSR. This can only be done in software for Intel P6 or later
  1447. * and AMD K7 (Model > 1) or later.
  1448. */
  1449. if (boot_cpu_data.x86 >= 6) {
  1450. rdmsr(MSR_IA32_APICBASE, l, h);
  1451. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1452. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1453. l &= ~MSR_IA32_APICBASE_BASE;
  1454. l |= MSR_IA32_APICBASE_ENABLE | addr;
  1455. wrmsr(MSR_IA32_APICBASE, l, h);
  1456. enabled_via_apicbase = 1;
  1457. }
  1458. }
  1459. return apic_verify();
  1460. }
  1461. /*
  1462. * Detect and initialize APIC
  1463. */
  1464. static int __init detect_init_APIC(void)
  1465. {
  1466. /* Disabled by kernel option? */
  1467. if (disable_apic)
  1468. return -1;
  1469. switch (boot_cpu_data.x86_vendor) {
  1470. case X86_VENDOR_AMD:
  1471. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1472. (boot_cpu_data.x86 >= 15))
  1473. break;
  1474. goto no_apic;
  1475. case X86_VENDOR_INTEL:
  1476. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1477. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1478. break;
  1479. goto no_apic;
  1480. default:
  1481. goto no_apic;
  1482. }
  1483. if (!cpu_has_apic) {
  1484. /*
  1485. * Over-ride BIOS and try to enable the local APIC only if
  1486. * "lapic" specified.
  1487. */
  1488. if (!force_enable_local_apic) {
  1489. pr_info("Local APIC disabled by BIOS -- "
  1490. "you can enable it with \"lapic\"\n");
  1491. return -1;
  1492. }
  1493. if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
  1494. return -1;
  1495. } else {
  1496. if (apic_verify())
  1497. return -1;
  1498. }
  1499. apic_pm_activate();
  1500. return 0;
  1501. no_apic:
  1502. pr_info("No local APIC present or hardware disabled\n");
  1503. return -1;
  1504. }
  1505. #endif
  1506. /**
  1507. * init_apic_mappings - initialize APIC mappings
  1508. */
  1509. void __init init_apic_mappings(void)
  1510. {
  1511. unsigned int new_apicid;
  1512. if (x2apic_mode) {
  1513. boot_cpu_physical_apicid = read_apic_id();
  1514. return;
  1515. }
  1516. /* If no local APIC can be found return early */
  1517. if (!smp_found_config && detect_init_APIC()) {
  1518. /* lets NOP'ify apic operations */
  1519. pr_info("APIC: disable apic facility\n");
  1520. apic_disable();
  1521. } else {
  1522. apic_phys = mp_lapic_addr;
  1523. /*
  1524. * acpi lapic path already maps that address in
  1525. * acpi_register_lapic_address()
  1526. */
  1527. if (!acpi_lapic && !smp_found_config)
  1528. register_lapic_address(apic_phys);
  1529. }
  1530. /*
  1531. * Fetch the APIC ID of the BSP in case we have a
  1532. * default configuration (or the MP table is broken).
  1533. */
  1534. new_apicid = read_apic_id();
  1535. if (boot_cpu_physical_apicid != new_apicid) {
  1536. boot_cpu_physical_apicid = new_apicid;
  1537. /*
  1538. * yeah -- we lie about apic_version
  1539. * in case if apic was disabled via boot option
  1540. * but it's not a problem for SMP compiled kernel
  1541. * since smp_sanity_check is prepared for such a case
  1542. * and disable smp mode
  1543. */
  1544. apic_version[new_apicid] =
  1545. GET_APIC_VERSION(apic_read(APIC_LVR));
  1546. }
  1547. }
  1548. void __init register_lapic_address(unsigned long address)
  1549. {
  1550. mp_lapic_addr = address;
  1551. if (!x2apic_mode) {
  1552. set_fixmap_nocache(FIX_APIC_BASE, address);
  1553. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1554. APIC_BASE, mp_lapic_addr);
  1555. }
  1556. if (boot_cpu_physical_apicid == -1U) {
  1557. boot_cpu_physical_apicid = read_apic_id();
  1558. apic_version[boot_cpu_physical_apicid] =
  1559. GET_APIC_VERSION(apic_read(APIC_LVR));
  1560. }
  1561. }
  1562. /*
  1563. * This initializes the IO-APIC and APIC hardware if this is
  1564. * a UP kernel.
  1565. */
  1566. int apic_version[MAX_LOCAL_APIC];
  1567. int __init APIC_init_uniprocessor(void)
  1568. {
  1569. if (disable_apic) {
  1570. pr_info("Apic disabled\n");
  1571. return -1;
  1572. }
  1573. #ifdef CONFIG_X86_64
  1574. if (!cpu_has_apic) {
  1575. disable_apic = 1;
  1576. pr_info("Apic disabled by BIOS\n");
  1577. return -1;
  1578. }
  1579. #else
  1580. if (!smp_found_config && !cpu_has_apic)
  1581. return -1;
  1582. /*
  1583. * Complain if the BIOS pretends there is one.
  1584. */
  1585. if (!cpu_has_apic &&
  1586. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1587. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1588. boot_cpu_physical_apicid);
  1589. return -1;
  1590. }
  1591. #endif
  1592. default_setup_apic_routing();
  1593. verify_local_APIC();
  1594. connect_bsp_APIC();
  1595. #ifdef CONFIG_X86_64
  1596. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1597. #else
  1598. /*
  1599. * Hack: In case of kdump, after a crash, kernel might be booting
  1600. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1601. * might be zero if read from MP tables. Get it from LAPIC.
  1602. */
  1603. # ifdef CONFIG_CRASH_DUMP
  1604. boot_cpu_physical_apicid = read_apic_id();
  1605. # endif
  1606. #endif
  1607. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1608. setup_local_APIC();
  1609. #ifdef CONFIG_X86_IO_APIC
  1610. /*
  1611. * Now enable IO-APICs, actually call clear_IO_APIC
  1612. * We need clear_IO_APIC before enabling error vector
  1613. */
  1614. if (!skip_ioapic_setup && nr_ioapics)
  1615. enable_IO_APIC();
  1616. #endif
  1617. bsp_end_local_APIC_setup();
  1618. #ifdef CONFIG_X86_IO_APIC
  1619. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1620. setup_IO_APIC();
  1621. else {
  1622. nr_ioapics = 0;
  1623. }
  1624. #endif
  1625. x86_init.timers.setup_percpu_clockev();
  1626. return 0;
  1627. }
  1628. /*
  1629. * Local APIC interrupts
  1630. */
  1631. /*
  1632. * This interrupt should _never_ happen with our APIC/SMP architecture
  1633. */
  1634. static inline void __smp_spurious_interrupt(void)
  1635. {
  1636. u32 v;
  1637. /*
  1638. * Check if this really is a spurious interrupt and ACK it
  1639. * if it is a vectored one. Just in case...
  1640. * Spurious interrupts should not be ACKed.
  1641. */
  1642. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1643. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1644. ack_APIC_irq();
  1645. inc_irq_stat(irq_spurious_count);
  1646. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1647. pr_info("spurious APIC interrupt on CPU#%d, "
  1648. "should never happen.\n", smp_processor_id());
  1649. }
  1650. void smp_spurious_interrupt(struct pt_regs *regs)
  1651. {
  1652. entering_irq();
  1653. __smp_spurious_interrupt();
  1654. exiting_irq();
  1655. }
  1656. /*
  1657. * This interrupt should never happen with our APIC/SMP architecture
  1658. */
  1659. static inline void __smp_error_interrupt(struct pt_regs *regs)
  1660. {
  1661. u32 v0, v1;
  1662. u32 i = 0;
  1663. static const char * const error_interrupt_reason[] = {
  1664. "Send CS error", /* APIC Error Bit 0 */
  1665. "Receive CS error", /* APIC Error Bit 1 */
  1666. "Send accept error", /* APIC Error Bit 2 */
  1667. "Receive accept error", /* APIC Error Bit 3 */
  1668. "Redirectable IPI", /* APIC Error Bit 4 */
  1669. "Send illegal vector", /* APIC Error Bit 5 */
  1670. "Received illegal vector", /* APIC Error Bit 6 */
  1671. "Illegal register address", /* APIC Error Bit 7 */
  1672. };
  1673. /* First tickle the hardware, only then report what went on. -- REW */
  1674. v0 = apic_read(APIC_ESR);
  1675. apic_write(APIC_ESR, 0);
  1676. v1 = apic_read(APIC_ESR);
  1677. ack_APIC_irq();
  1678. atomic_inc(&irq_err_count);
  1679. apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
  1680. smp_processor_id(), v0 , v1);
  1681. v1 = v1 & 0xff;
  1682. while (v1) {
  1683. if (v1 & 0x1)
  1684. apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
  1685. i++;
  1686. v1 >>= 1;
  1687. }
  1688. apic_printk(APIC_DEBUG, KERN_CONT "\n");
  1689. }
  1690. void smp_error_interrupt(struct pt_regs *regs)
  1691. {
  1692. entering_irq();
  1693. __smp_error_interrupt(regs);
  1694. exiting_irq();
  1695. }
  1696. /**
  1697. * connect_bsp_APIC - attach the APIC to the interrupt system
  1698. */
  1699. void __init connect_bsp_APIC(void)
  1700. {
  1701. #ifdef CONFIG_X86_32
  1702. if (pic_mode) {
  1703. /*
  1704. * Do not trust the local APIC being empty at bootup.
  1705. */
  1706. clear_local_APIC();
  1707. /*
  1708. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1709. * local APIC to INT and NMI lines.
  1710. */
  1711. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1712. "enabling APIC mode.\n");
  1713. imcr_pic_to_apic();
  1714. }
  1715. #endif
  1716. if (apic->enable_apic_mode)
  1717. apic->enable_apic_mode();
  1718. }
  1719. /**
  1720. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1721. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1722. *
  1723. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1724. * APIC is disabled.
  1725. */
  1726. void disconnect_bsp_APIC(int virt_wire_setup)
  1727. {
  1728. unsigned int value;
  1729. #ifdef CONFIG_X86_32
  1730. if (pic_mode) {
  1731. /*
  1732. * Put the board back into PIC mode (has an effect only on
  1733. * certain older boards). Note that APIC interrupts, including
  1734. * IPIs, won't work beyond this point! The only exception are
  1735. * INIT IPIs.
  1736. */
  1737. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1738. "entering PIC mode.\n");
  1739. imcr_apic_to_pic();
  1740. return;
  1741. }
  1742. #endif
  1743. /* Go back to Virtual Wire compatibility mode */
  1744. /* For the spurious interrupt use vector F, and enable it */
  1745. value = apic_read(APIC_SPIV);
  1746. value &= ~APIC_VECTOR_MASK;
  1747. value |= APIC_SPIV_APIC_ENABLED;
  1748. value |= 0xf;
  1749. apic_write(APIC_SPIV, value);
  1750. if (!virt_wire_setup) {
  1751. /*
  1752. * For LVT0 make it edge triggered, active high,
  1753. * external and enabled
  1754. */
  1755. value = apic_read(APIC_LVT0);
  1756. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1757. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1758. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1759. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1760. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1761. apic_write(APIC_LVT0, value);
  1762. } else {
  1763. /* Disable LVT0 */
  1764. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1765. }
  1766. /*
  1767. * For LVT1 make it edge triggered, active high,
  1768. * nmi and enabled
  1769. */
  1770. value = apic_read(APIC_LVT1);
  1771. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1772. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1773. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1774. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1775. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1776. apic_write(APIC_LVT1, value);
  1777. }
  1778. void __cpuinit generic_processor_info(int apicid, int version)
  1779. {
  1780. int cpu, max = nr_cpu_ids;
  1781. bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
  1782. phys_cpu_present_map);
  1783. /*
  1784. * If boot cpu has not been detected yet, then only allow upto
  1785. * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
  1786. */
  1787. if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
  1788. apicid != boot_cpu_physical_apicid) {
  1789. int thiscpu = max + disabled_cpus - 1;
  1790. pr_warning(
  1791. "ACPI: NR_CPUS/possible_cpus limit of %i almost"
  1792. " reached. Keeping one slot for boot cpu."
  1793. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1794. disabled_cpus++;
  1795. return;
  1796. }
  1797. if (num_processors >= nr_cpu_ids) {
  1798. int thiscpu = max + disabled_cpus;
  1799. pr_warning(
  1800. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1801. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1802. disabled_cpus++;
  1803. return;
  1804. }
  1805. num_processors++;
  1806. if (apicid == boot_cpu_physical_apicid) {
  1807. /*
  1808. * x86_bios_cpu_apicid is required to have processors listed
  1809. * in same order as logical cpu numbers. Hence the first
  1810. * entry is BSP, and so on.
  1811. * boot_cpu_init() already hold bit 0 in cpu_present_mask
  1812. * for BSP.
  1813. */
  1814. cpu = 0;
  1815. } else
  1816. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1817. /*
  1818. * Validate version
  1819. */
  1820. if (version == 0x0) {
  1821. pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
  1822. cpu, apicid);
  1823. version = 0x10;
  1824. }
  1825. apic_version[apicid] = version;
  1826. if (version != apic_version[boot_cpu_physical_apicid]) {
  1827. pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
  1828. apic_version[boot_cpu_physical_apicid], cpu, version);
  1829. }
  1830. physid_set(apicid, phys_cpu_present_map);
  1831. if (apicid > max_physical_apicid)
  1832. max_physical_apicid = apicid;
  1833. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1834. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1835. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1836. #endif
  1837. #ifdef CONFIG_X86_32
  1838. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1839. apic->x86_32_early_logical_apicid(cpu);
  1840. #endif
  1841. set_cpu_possible(cpu, true);
  1842. set_cpu_present(cpu, true);
  1843. }
  1844. int hard_smp_processor_id(void)
  1845. {
  1846. return read_apic_id();
  1847. }
  1848. void default_init_apic_ldr(void)
  1849. {
  1850. unsigned long val;
  1851. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1852. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1853. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1854. apic_write(APIC_LDR, val);
  1855. }
  1856. int default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  1857. const struct cpumask *andmask,
  1858. unsigned int *apicid)
  1859. {
  1860. unsigned int cpu;
  1861. for_each_cpu_and(cpu, cpumask, andmask) {
  1862. if (cpumask_test_cpu(cpu, cpu_online_mask))
  1863. break;
  1864. }
  1865. if (likely(cpu < nr_cpu_ids)) {
  1866. *apicid = per_cpu(x86_cpu_to_apicid, cpu);
  1867. return 0;
  1868. }
  1869. return -EINVAL;
  1870. }
  1871. /*
  1872. * Override the generic EOI implementation with an optimized version.
  1873. * Only called during early boot when only one CPU is active and with
  1874. * interrupts disabled, so we know this does not race with actual APIC driver
  1875. * use.
  1876. */
  1877. void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v))
  1878. {
  1879. struct apic **drv;
  1880. for (drv = __apicdrivers; drv < __apicdrivers_end; drv++) {
  1881. /* Should happen once for each apic */
  1882. WARN_ON((*drv)->eoi_write == eoi_write);
  1883. (*drv)->eoi_write = eoi_write;
  1884. }
  1885. }
  1886. /*
  1887. * Power management
  1888. */
  1889. #ifdef CONFIG_PM
  1890. static struct {
  1891. /*
  1892. * 'active' is true if the local APIC was enabled by us and
  1893. * not the BIOS; this signifies that we are also responsible
  1894. * for disabling it before entering apm/acpi suspend
  1895. */
  1896. int active;
  1897. /* r/w apic fields */
  1898. unsigned int apic_id;
  1899. unsigned int apic_taskpri;
  1900. unsigned int apic_ldr;
  1901. unsigned int apic_dfr;
  1902. unsigned int apic_spiv;
  1903. unsigned int apic_lvtt;
  1904. unsigned int apic_lvtpc;
  1905. unsigned int apic_lvt0;
  1906. unsigned int apic_lvt1;
  1907. unsigned int apic_lvterr;
  1908. unsigned int apic_tmict;
  1909. unsigned int apic_tdcr;
  1910. unsigned int apic_thmr;
  1911. } apic_pm_state;
  1912. static int lapic_suspend(void)
  1913. {
  1914. unsigned long flags;
  1915. int maxlvt;
  1916. if (!apic_pm_state.active)
  1917. return 0;
  1918. maxlvt = lapic_get_maxlvt();
  1919. apic_pm_state.apic_id = apic_read(APIC_ID);
  1920. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1921. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1922. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1923. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1924. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1925. if (maxlvt >= 4)
  1926. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1927. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1928. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1929. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1930. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1931. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1932. #ifdef CONFIG_X86_THERMAL_VECTOR
  1933. if (maxlvt >= 5)
  1934. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1935. #endif
  1936. local_irq_save(flags);
  1937. disable_local_APIC();
  1938. irq_remapping_disable();
  1939. local_irq_restore(flags);
  1940. return 0;
  1941. }
  1942. static void lapic_resume(void)
  1943. {
  1944. unsigned int l, h;
  1945. unsigned long flags;
  1946. int maxlvt;
  1947. if (!apic_pm_state.active)
  1948. return;
  1949. local_irq_save(flags);
  1950. /*
  1951. * IO-APIC and PIC have their own resume routines.
  1952. * We just mask them here to make sure the interrupt
  1953. * subsystem is completely quiet while we enable x2apic
  1954. * and interrupt-remapping.
  1955. */
  1956. mask_ioapic_entries();
  1957. legacy_pic->mask_all();
  1958. if (x2apic_mode)
  1959. enable_x2apic();
  1960. else {
  1961. /*
  1962. * Make sure the APICBASE points to the right address
  1963. *
  1964. * FIXME! This will be wrong if we ever support suspend on
  1965. * SMP! We'll need to do this as part of the CPU restore!
  1966. */
  1967. if (boot_cpu_data.x86 >= 6) {
  1968. rdmsr(MSR_IA32_APICBASE, l, h);
  1969. l &= ~MSR_IA32_APICBASE_BASE;
  1970. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1971. wrmsr(MSR_IA32_APICBASE, l, h);
  1972. }
  1973. }
  1974. maxlvt = lapic_get_maxlvt();
  1975. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1976. apic_write(APIC_ID, apic_pm_state.apic_id);
  1977. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1978. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1979. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1980. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1981. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1982. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1983. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1984. if (maxlvt >= 5)
  1985. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1986. #endif
  1987. if (maxlvt >= 4)
  1988. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1989. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1990. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1991. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1992. apic_write(APIC_ESR, 0);
  1993. apic_read(APIC_ESR);
  1994. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1995. apic_write(APIC_ESR, 0);
  1996. apic_read(APIC_ESR);
  1997. irq_remapping_reenable(x2apic_mode);
  1998. local_irq_restore(flags);
  1999. }
  2000. /*
  2001. * This device has no shutdown method - fully functioning local APICs
  2002. * are needed on every CPU up until machine_halt/restart/poweroff.
  2003. */
  2004. static struct syscore_ops lapic_syscore_ops = {
  2005. .resume = lapic_resume,
  2006. .suspend = lapic_suspend,
  2007. };
  2008. static void __cpuinit apic_pm_activate(void)
  2009. {
  2010. apic_pm_state.active = 1;
  2011. }
  2012. static int __init init_lapic_sysfs(void)
  2013. {
  2014. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  2015. if (cpu_has_apic)
  2016. register_syscore_ops(&lapic_syscore_ops);
  2017. return 0;
  2018. }
  2019. /* local apic needs to resume before other devices access its registers. */
  2020. core_initcall(init_lapic_sysfs);
  2021. #else /* CONFIG_PM */
  2022. static void apic_pm_activate(void) { }
  2023. #endif /* CONFIG_PM */
  2024. #ifdef CONFIG_X86_64
  2025. static int __cpuinit apic_cluster_num(void)
  2026. {
  2027. int i, clusters, zeros;
  2028. unsigned id;
  2029. u16 *bios_cpu_apicid;
  2030. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  2031. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  2032. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  2033. for (i = 0; i < nr_cpu_ids; i++) {
  2034. /* are we being called early in kernel startup? */
  2035. if (bios_cpu_apicid) {
  2036. id = bios_cpu_apicid[i];
  2037. } else if (i < nr_cpu_ids) {
  2038. if (cpu_present(i))
  2039. id = per_cpu(x86_bios_cpu_apicid, i);
  2040. else
  2041. continue;
  2042. } else
  2043. break;
  2044. if (id != BAD_APICID)
  2045. __set_bit(APIC_CLUSTERID(id), clustermap);
  2046. }
  2047. /* Problem: Partially populated chassis may not have CPUs in some of
  2048. * the APIC clusters they have been allocated. Only present CPUs have
  2049. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  2050. * Since clusters are allocated sequentially, count zeros only if
  2051. * they are bounded by ones.
  2052. */
  2053. clusters = 0;
  2054. zeros = 0;
  2055. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  2056. if (test_bit(i, clustermap)) {
  2057. clusters += 1 + zeros;
  2058. zeros = 0;
  2059. } else
  2060. ++zeros;
  2061. }
  2062. return clusters;
  2063. }
  2064. static int __cpuinitdata multi_checked;
  2065. static int __cpuinitdata multi;
  2066. static int __cpuinit set_multi(const struct dmi_system_id *d)
  2067. {
  2068. if (multi)
  2069. return 0;
  2070. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  2071. multi = 1;
  2072. return 0;
  2073. }
  2074. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  2075. {
  2076. .callback = set_multi,
  2077. .ident = "IBM System Summit2",
  2078. .matches = {
  2079. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  2080. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  2081. },
  2082. },
  2083. {}
  2084. };
  2085. static void __cpuinit dmi_check_multi(void)
  2086. {
  2087. if (multi_checked)
  2088. return;
  2089. dmi_check_system(multi_dmi_table);
  2090. multi_checked = 1;
  2091. }
  2092. /*
  2093. * apic_is_clustered_box() -- Check if we can expect good TSC
  2094. *
  2095. * Thus far, the major user of this is IBM's Summit2 series:
  2096. * Clustered boxes may have unsynced TSC problems if they are
  2097. * multi-chassis.
  2098. * Use DMI to check them
  2099. */
  2100. __cpuinit int apic_is_clustered_box(void)
  2101. {
  2102. dmi_check_multi();
  2103. if (multi)
  2104. return 1;
  2105. if (!is_vsmp_box())
  2106. return 0;
  2107. /*
  2108. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  2109. * not guaranteed to be synced between boards
  2110. */
  2111. if (apic_cluster_num() > 1)
  2112. return 1;
  2113. return 0;
  2114. }
  2115. #endif
  2116. /*
  2117. * APIC command line parameters
  2118. */
  2119. static int __init setup_disableapic(char *arg)
  2120. {
  2121. disable_apic = 1;
  2122. setup_clear_cpu_cap(X86_FEATURE_APIC);
  2123. return 0;
  2124. }
  2125. early_param("disableapic", setup_disableapic);
  2126. /* same as disableapic, for compatibility */
  2127. static int __init setup_nolapic(char *arg)
  2128. {
  2129. return setup_disableapic(arg);
  2130. }
  2131. early_param("nolapic", setup_nolapic);
  2132. static int __init parse_lapic_timer_c2_ok(char *arg)
  2133. {
  2134. local_apic_timer_c2_ok = 1;
  2135. return 0;
  2136. }
  2137. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  2138. static int __init parse_disable_apic_timer(char *arg)
  2139. {
  2140. disable_apic_timer = 1;
  2141. return 0;
  2142. }
  2143. early_param("noapictimer", parse_disable_apic_timer);
  2144. static int __init parse_nolapic_timer(char *arg)
  2145. {
  2146. disable_apic_timer = 1;
  2147. return 0;
  2148. }
  2149. early_param("nolapic_timer", parse_nolapic_timer);
  2150. static int __init apic_set_verbosity(char *arg)
  2151. {
  2152. if (!arg) {
  2153. #ifdef CONFIG_X86_64
  2154. skip_ioapic_setup = 0;
  2155. return 0;
  2156. #endif
  2157. return -EINVAL;
  2158. }
  2159. if (strcmp("debug", arg) == 0)
  2160. apic_verbosity = APIC_DEBUG;
  2161. else if (strcmp("verbose", arg) == 0)
  2162. apic_verbosity = APIC_VERBOSE;
  2163. else {
  2164. pr_warning("APIC Verbosity level %s not recognised"
  2165. " use apic=verbose or apic=debug\n", arg);
  2166. return -EINVAL;
  2167. }
  2168. return 0;
  2169. }
  2170. early_param("apic", apic_set_verbosity);
  2171. static int __init lapic_insert_resource(void)
  2172. {
  2173. if (!apic_phys)
  2174. return -1;
  2175. /* Put local APIC into the resource map. */
  2176. lapic_resource.start = apic_phys;
  2177. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2178. insert_resource(&iomem_resource, &lapic_resource);
  2179. return 0;
  2180. }
  2181. /*
  2182. * need call insert after e820_reserve_resources()
  2183. * that is using request_resource
  2184. */
  2185. late_initcall(lapic_insert_resource);