omap_hwmod_2420_data.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcspi.h>
  22. #include <plat/dmtimer.h>
  23. #include <plat/l3_2xxx.h>
  24. #include <plat/l4_2xxx.h>
  25. #include "omap_hwmod_common_data.h"
  26. #include "cm-regbits-24xx.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "wd_timer.h"
  29. /*
  30. * OMAP2420 hardware module integration data
  31. *
  32. * ALl of the data in this section should be autogeneratable from the
  33. * TI hardware database or other technical documentation. Data that
  34. * is driver-specific or driver-kernel integration-specific belongs
  35. * elsewhere.
  36. */
  37. static struct omap_hwmod omap2420_mpu_hwmod;
  38. static struct omap_hwmod omap2420_iva_hwmod;
  39. static struct omap_hwmod omap2420_l3_main_hwmod;
  40. static struct omap_hwmod omap2420_l4_core_hwmod;
  41. static struct omap_hwmod omap2420_dss_core_hwmod;
  42. static struct omap_hwmod omap2420_dss_dispc_hwmod;
  43. static struct omap_hwmod omap2420_dss_rfbi_hwmod;
  44. static struct omap_hwmod omap2420_dss_venc_hwmod;
  45. static struct omap_hwmod omap2420_wd_timer2_hwmod;
  46. static struct omap_hwmod omap2420_gpio1_hwmod;
  47. static struct omap_hwmod omap2420_gpio2_hwmod;
  48. static struct omap_hwmod omap2420_gpio3_hwmod;
  49. static struct omap_hwmod omap2420_gpio4_hwmod;
  50. static struct omap_hwmod omap2420_dma_system_hwmod;
  51. static struct omap_hwmod omap2420_mcspi1_hwmod;
  52. static struct omap_hwmod omap2420_mcspi2_hwmod;
  53. /* L3 -> L4_CORE interface */
  54. static struct omap_hwmod_ocp_if omap2420_l3_main__l4_core = {
  55. .master = &omap2420_l3_main_hwmod,
  56. .slave = &omap2420_l4_core_hwmod,
  57. .user = OCP_USER_MPU | OCP_USER_SDMA,
  58. };
  59. /* MPU -> L3 interface */
  60. static struct omap_hwmod_ocp_if omap2420_mpu__l3_main = {
  61. .master = &omap2420_mpu_hwmod,
  62. .slave = &omap2420_l3_main_hwmod,
  63. .user = OCP_USER_MPU,
  64. };
  65. /* Slave interfaces on the L3 interconnect */
  66. static struct omap_hwmod_ocp_if *omap2420_l3_main_slaves[] = {
  67. &omap2420_mpu__l3_main,
  68. };
  69. /* DSS -> l3 */
  70. static struct omap_hwmod_ocp_if omap2420_dss__l3 = {
  71. .master = &omap2420_dss_core_hwmod,
  72. .slave = &omap2420_l3_main_hwmod,
  73. .fw = {
  74. .omap2 = {
  75. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  76. .flags = OMAP_FIREWALL_L3,
  77. }
  78. },
  79. .user = OCP_USER_MPU | OCP_USER_SDMA,
  80. };
  81. /* Master interfaces on the L3 interconnect */
  82. static struct omap_hwmod_ocp_if *omap2420_l3_main_masters[] = {
  83. &omap2420_l3_main__l4_core,
  84. };
  85. /* L3 */
  86. static struct omap_hwmod omap2420_l3_main_hwmod = {
  87. .name = "l3_main",
  88. .class = &l3_hwmod_class,
  89. .masters = omap2420_l3_main_masters,
  90. .masters_cnt = ARRAY_SIZE(omap2420_l3_main_masters),
  91. .slaves = omap2420_l3_main_slaves,
  92. .slaves_cnt = ARRAY_SIZE(omap2420_l3_main_slaves),
  93. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  94. .flags = HWMOD_NO_IDLEST,
  95. };
  96. static struct omap_hwmod omap2420_l4_wkup_hwmod;
  97. static struct omap_hwmod omap2420_uart1_hwmod;
  98. static struct omap_hwmod omap2420_uart2_hwmod;
  99. static struct omap_hwmod omap2420_uart3_hwmod;
  100. static struct omap_hwmod omap2420_i2c1_hwmod;
  101. static struct omap_hwmod omap2420_i2c2_hwmod;
  102. /* l4 core -> mcspi1 interface */
  103. static struct omap_hwmod_addr_space omap2420_mcspi1_addr_space[] = {
  104. {
  105. .pa_start = 0x48098000,
  106. .pa_end = 0x480980ff,
  107. .flags = ADDR_TYPE_RT,
  108. },
  109. };
  110. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi1 = {
  111. .master = &omap2420_l4_core_hwmod,
  112. .slave = &omap2420_mcspi1_hwmod,
  113. .clk = "mcspi1_ick",
  114. .addr = omap2420_mcspi1_addr_space,
  115. .addr_cnt = ARRAY_SIZE(omap2420_mcspi1_addr_space),
  116. .user = OCP_USER_MPU | OCP_USER_SDMA,
  117. };
  118. /* l4 core -> mcspi2 interface */
  119. static struct omap_hwmod_addr_space omap2420_mcspi2_addr_space[] = {
  120. {
  121. .pa_start = 0x4809a000,
  122. .pa_end = 0x4809a0ff,
  123. .flags = ADDR_TYPE_RT,
  124. },
  125. };
  126. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi2 = {
  127. .master = &omap2420_l4_core_hwmod,
  128. .slave = &omap2420_mcspi2_hwmod,
  129. .clk = "mcspi2_ick",
  130. .addr = omap2420_mcspi2_addr_space,
  131. .addr_cnt = ARRAY_SIZE(omap2420_mcspi2_addr_space),
  132. .user = OCP_USER_MPU | OCP_USER_SDMA,
  133. };
  134. /* L4_CORE -> L4_WKUP interface */
  135. static struct omap_hwmod_ocp_if omap2420_l4_core__l4_wkup = {
  136. .master = &omap2420_l4_core_hwmod,
  137. .slave = &omap2420_l4_wkup_hwmod,
  138. .user = OCP_USER_MPU | OCP_USER_SDMA,
  139. };
  140. /* L4 CORE -> UART1 interface */
  141. static struct omap_hwmod_addr_space omap2420_uart1_addr_space[] = {
  142. {
  143. .pa_start = OMAP2_UART1_BASE,
  144. .pa_end = OMAP2_UART1_BASE + SZ_8K - 1,
  145. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  146. },
  147. };
  148. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  149. .master = &omap2420_l4_core_hwmod,
  150. .slave = &omap2420_uart1_hwmod,
  151. .clk = "uart1_ick",
  152. .addr = omap2420_uart1_addr_space,
  153. .addr_cnt = ARRAY_SIZE(omap2420_uart1_addr_space),
  154. .user = OCP_USER_MPU | OCP_USER_SDMA,
  155. };
  156. /* L4 CORE -> UART2 interface */
  157. static struct omap_hwmod_addr_space omap2420_uart2_addr_space[] = {
  158. {
  159. .pa_start = OMAP2_UART2_BASE,
  160. .pa_end = OMAP2_UART2_BASE + SZ_1K - 1,
  161. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  162. },
  163. };
  164. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  165. .master = &omap2420_l4_core_hwmod,
  166. .slave = &omap2420_uart2_hwmod,
  167. .clk = "uart2_ick",
  168. .addr = omap2420_uart2_addr_space,
  169. .addr_cnt = ARRAY_SIZE(omap2420_uart2_addr_space),
  170. .user = OCP_USER_MPU | OCP_USER_SDMA,
  171. };
  172. /* L4 PER -> UART3 interface */
  173. static struct omap_hwmod_addr_space omap2420_uart3_addr_space[] = {
  174. {
  175. .pa_start = OMAP2_UART3_BASE,
  176. .pa_end = OMAP2_UART3_BASE + SZ_1K - 1,
  177. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  178. },
  179. };
  180. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  181. .master = &omap2420_l4_core_hwmod,
  182. .slave = &omap2420_uart3_hwmod,
  183. .clk = "uart3_ick",
  184. .addr = omap2420_uart3_addr_space,
  185. .addr_cnt = ARRAY_SIZE(omap2420_uart3_addr_space),
  186. .user = OCP_USER_MPU | OCP_USER_SDMA,
  187. };
  188. /* I2C IP block address space length (in bytes) */
  189. #define OMAP2_I2C_AS_LEN 128
  190. /* L4 CORE -> I2C1 interface */
  191. static struct omap_hwmod_addr_space omap2420_i2c1_addr_space[] = {
  192. {
  193. .pa_start = 0x48070000,
  194. .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
  195. .flags = ADDR_TYPE_RT,
  196. },
  197. };
  198. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  199. .master = &omap2420_l4_core_hwmod,
  200. .slave = &omap2420_i2c1_hwmod,
  201. .clk = "i2c1_ick",
  202. .addr = omap2420_i2c1_addr_space,
  203. .addr_cnt = ARRAY_SIZE(omap2420_i2c1_addr_space),
  204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  205. };
  206. /* L4 CORE -> I2C2 interface */
  207. static struct omap_hwmod_addr_space omap2420_i2c2_addr_space[] = {
  208. {
  209. .pa_start = 0x48072000,
  210. .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
  211. .flags = ADDR_TYPE_RT,
  212. },
  213. };
  214. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  215. .master = &omap2420_l4_core_hwmod,
  216. .slave = &omap2420_i2c2_hwmod,
  217. .clk = "i2c2_ick",
  218. .addr = omap2420_i2c2_addr_space,
  219. .addr_cnt = ARRAY_SIZE(omap2420_i2c2_addr_space),
  220. .user = OCP_USER_MPU | OCP_USER_SDMA,
  221. };
  222. /* Slave interfaces on the L4_CORE interconnect */
  223. static struct omap_hwmod_ocp_if *omap2420_l4_core_slaves[] = {
  224. &omap2420_l3_main__l4_core,
  225. };
  226. /* Master interfaces on the L4_CORE interconnect */
  227. static struct omap_hwmod_ocp_if *omap2420_l4_core_masters[] = {
  228. &omap2420_l4_core__l4_wkup,
  229. &omap2_l4_core__uart1,
  230. &omap2_l4_core__uart2,
  231. &omap2_l4_core__uart3,
  232. &omap2420_l4_core__i2c1,
  233. &omap2420_l4_core__i2c2
  234. };
  235. /* L4 CORE */
  236. static struct omap_hwmod omap2420_l4_core_hwmod = {
  237. .name = "l4_core",
  238. .class = &l4_hwmod_class,
  239. .masters = omap2420_l4_core_masters,
  240. .masters_cnt = ARRAY_SIZE(omap2420_l4_core_masters),
  241. .slaves = omap2420_l4_core_slaves,
  242. .slaves_cnt = ARRAY_SIZE(omap2420_l4_core_slaves),
  243. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  244. .flags = HWMOD_NO_IDLEST,
  245. };
  246. /* Slave interfaces on the L4_WKUP interconnect */
  247. static struct omap_hwmod_ocp_if *omap2420_l4_wkup_slaves[] = {
  248. &omap2420_l4_core__l4_wkup,
  249. };
  250. /* Master interfaces on the L4_WKUP interconnect */
  251. static struct omap_hwmod_ocp_if *omap2420_l4_wkup_masters[] = {
  252. };
  253. /* L4 WKUP */
  254. static struct omap_hwmod omap2420_l4_wkup_hwmod = {
  255. .name = "l4_wkup",
  256. .class = &l4_hwmod_class,
  257. .masters = omap2420_l4_wkup_masters,
  258. .masters_cnt = ARRAY_SIZE(omap2420_l4_wkup_masters),
  259. .slaves = omap2420_l4_wkup_slaves,
  260. .slaves_cnt = ARRAY_SIZE(omap2420_l4_wkup_slaves),
  261. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  262. .flags = HWMOD_NO_IDLEST,
  263. };
  264. /* Master interfaces on the MPU device */
  265. static struct omap_hwmod_ocp_if *omap2420_mpu_masters[] = {
  266. &omap2420_mpu__l3_main,
  267. };
  268. /* MPU */
  269. static struct omap_hwmod omap2420_mpu_hwmod = {
  270. .name = "mpu",
  271. .class = &mpu_hwmod_class,
  272. .main_clk = "mpu_ck",
  273. .masters = omap2420_mpu_masters,
  274. .masters_cnt = ARRAY_SIZE(omap2420_mpu_masters),
  275. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  276. };
  277. /*
  278. * IVA1 interface data
  279. */
  280. /* IVA <- L3 interface */
  281. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  282. .master = &omap2420_l3_main_hwmod,
  283. .slave = &omap2420_iva_hwmod,
  284. .clk = "iva1_ifck",
  285. .user = OCP_USER_MPU | OCP_USER_SDMA,
  286. };
  287. static struct omap_hwmod_ocp_if *omap2420_iva_masters[] = {
  288. &omap2420_l3__iva,
  289. };
  290. /*
  291. * IVA2 (IVA2)
  292. */
  293. static struct omap_hwmod omap2420_iva_hwmod = {
  294. .name = "iva",
  295. .class = &iva_hwmod_class,
  296. .masters = omap2420_iva_masters,
  297. .masters_cnt = ARRAY_SIZE(omap2420_iva_masters),
  298. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  299. };
  300. /* Timer Common */
  301. static struct omap_hwmod_class_sysconfig omap2420_timer_sysc = {
  302. .rev_offs = 0x0000,
  303. .sysc_offs = 0x0010,
  304. .syss_offs = 0x0014,
  305. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  306. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  307. SYSC_HAS_AUTOIDLE),
  308. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  309. .sysc_fields = &omap_hwmod_sysc_type1,
  310. };
  311. static struct omap_hwmod_class omap2420_timer_hwmod_class = {
  312. .name = "timer",
  313. .sysc = &omap2420_timer_sysc,
  314. .rev = OMAP_TIMER_IP_VERSION_1,
  315. };
  316. /* timer1 */
  317. static struct omap_hwmod omap2420_timer1_hwmod;
  318. static struct omap_hwmod_irq_info omap2420_timer1_mpu_irqs[] = {
  319. { .irq = 37, },
  320. };
  321. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  322. {
  323. .pa_start = 0x48028000,
  324. .pa_end = 0x48028000 + SZ_1K - 1,
  325. .flags = ADDR_TYPE_RT
  326. },
  327. };
  328. /* l4_wkup -> timer1 */
  329. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  330. .master = &omap2420_l4_wkup_hwmod,
  331. .slave = &omap2420_timer1_hwmod,
  332. .clk = "gpt1_ick",
  333. .addr = omap2420_timer1_addrs,
  334. .addr_cnt = ARRAY_SIZE(omap2420_timer1_addrs),
  335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  336. };
  337. /* timer1 slave port */
  338. static struct omap_hwmod_ocp_if *omap2420_timer1_slaves[] = {
  339. &omap2420_l4_wkup__timer1,
  340. };
  341. /* timer1 hwmod */
  342. static struct omap_hwmod omap2420_timer1_hwmod = {
  343. .name = "timer1",
  344. .mpu_irqs = omap2420_timer1_mpu_irqs,
  345. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer1_mpu_irqs),
  346. .main_clk = "gpt1_fck",
  347. .prcm = {
  348. .omap2 = {
  349. .prcm_reg_id = 1,
  350. .module_bit = OMAP24XX_EN_GPT1_SHIFT,
  351. .module_offs = WKUP_MOD,
  352. .idlest_reg_id = 1,
  353. .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
  354. },
  355. },
  356. .slaves = omap2420_timer1_slaves,
  357. .slaves_cnt = ARRAY_SIZE(omap2420_timer1_slaves),
  358. .class = &omap2420_timer_hwmod_class,
  359. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  360. };
  361. /* timer2 */
  362. static struct omap_hwmod omap2420_timer2_hwmod;
  363. static struct omap_hwmod_irq_info omap2420_timer2_mpu_irqs[] = {
  364. { .irq = 38, },
  365. };
  366. static struct omap_hwmod_addr_space omap2420_timer2_addrs[] = {
  367. {
  368. .pa_start = 0x4802a000,
  369. .pa_end = 0x4802a000 + SZ_1K - 1,
  370. .flags = ADDR_TYPE_RT
  371. },
  372. };
  373. /* l4_core -> timer2 */
  374. static struct omap_hwmod_ocp_if omap2420_l4_core__timer2 = {
  375. .master = &omap2420_l4_core_hwmod,
  376. .slave = &omap2420_timer2_hwmod,
  377. .clk = "gpt2_ick",
  378. .addr = omap2420_timer2_addrs,
  379. .addr_cnt = ARRAY_SIZE(omap2420_timer2_addrs),
  380. .user = OCP_USER_MPU | OCP_USER_SDMA,
  381. };
  382. /* timer2 slave port */
  383. static struct omap_hwmod_ocp_if *omap2420_timer2_slaves[] = {
  384. &omap2420_l4_core__timer2,
  385. };
  386. /* timer2 hwmod */
  387. static struct omap_hwmod omap2420_timer2_hwmod = {
  388. .name = "timer2",
  389. .mpu_irqs = omap2420_timer2_mpu_irqs,
  390. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer2_mpu_irqs),
  391. .main_clk = "gpt2_fck",
  392. .prcm = {
  393. .omap2 = {
  394. .prcm_reg_id = 1,
  395. .module_bit = OMAP24XX_EN_GPT2_SHIFT,
  396. .module_offs = CORE_MOD,
  397. .idlest_reg_id = 1,
  398. .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
  399. },
  400. },
  401. .slaves = omap2420_timer2_slaves,
  402. .slaves_cnt = ARRAY_SIZE(omap2420_timer2_slaves),
  403. .class = &omap2420_timer_hwmod_class,
  404. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  405. };
  406. /* timer3 */
  407. static struct omap_hwmod omap2420_timer3_hwmod;
  408. static struct omap_hwmod_irq_info omap2420_timer3_mpu_irqs[] = {
  409. { .irq = 39, },
  410. };
  411. static struct omap_hwmod_addr_space omap2420_timer3_addrs[] = {
  412. {
  413. .pa_start = 0x48078000,
  414. .pa_end = 0x48078000 + SZ_1K - 1,
  415. .flags = ADDR_TYPE_RT
  416. },
  417. };
  418. /* l4_core -> timer3 */
  419. static struct omap_hwmod_ocp_if omap2420_l4_core__timer3 = {
  420. .master = &omap2420_l4_core_hwmod,
  421. .slave = &omap2420_timer3_hwmod,
  422. .clk = "gpt3_ick",
  423. .addr = omap2420_timer3_addrs,
  424. .addr_cnt = ARRAY_SIZE(omap2420_timer3_addrs),
  425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  426. };
  427. /* timer3 slave port */
  428. static struct omap_hwmod_ocp_if *omap2420_timer3_slaves[] = {
  429. &omap2420_l4_core__timer3,
  430. };
  431. /* timer3 hwmod */
  432. static struct omap_hwmod omap2420_timer3_hwmod = {
  433. .name = "timer3",
  434. .mpu_irqs = omap2420_timer3_mpu_irqs,
  435. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer3_mpu_irqs),
  436. .main_clk = "gpt3_fck",
  437. .prcm = {
  438. .omap2 = {
  439. .prcm_reg_id = 1,
  440. .module_bit = OMAP24XX_EN_GPT3_SHIFT,
  441. .module_offs = CORE_MOD,
  442. .idlest_reg_id = 1,
  443. .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
  444. },
  445. },
  446. .slaves = omap2420_timer3_slaves,
  447. .slaves_cnt = ARRAY_SIZE(omap2420_timer3_slaves),
  448. .class = &omap2420_timer_hwmod_class,
  449. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  450. };
  451. /* timer4 */
  452. static struct omap_hwmod omap2420_timer4_hwmod;
  453. static struct omap_hwmod_irq_info omap2420_timer4_mpu_irqs[] = {
  454. { .irq = 40, },
  455. };
  456. static struct omap_hwmod_addr_space omap2420_timer4_addrs[] = {
  457. {
  458. .pa_start = 0x4807a000,
  459. .pa_end = 0x4807a000 + SZ_1K - 1,
  460. .flags = ADDR_TYPE_RT
  461. },
  462. };
  463. /* l4_core -> timer4 */
  464. static struct omap_hwmod_ocp_if omap2420_l4_core__timer4 = {
  465. .master = &omap2420_l4_core_hwmod,
  466. .slave = &omap2420_timer4_hwmod,
  467. .clk = "gpt4_ick",
  468. .addr = omap2420_timer4_addrs,
  469. .addr_cnt = ARRAY_SIZE(omap2420_timer4_addrs),
  470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  471. };
  472. /* timer4 slave port */
  473. static struct omap_hwmod_ocp_if *omap2420_timer4_slaves[] = {
  474. &omap2420_l4_core__timer4,
  475. };
  476. /* timer4 hwmod */
  477. static struct omap_hwmod omap2420_timer4_hwmod = {
  478. .name = "timer4",
  479. .mpu_irqs = omap2420_timer4_mpu_irqs,
  480. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer4_mpu_irqs),
  481. .main_clk = "gpt4_fck",
  482. .prcm = {
  483. .omap2 = {
  484. .prcm_reg_id = 1,
  485. .module_bit = OMAP24XX_EN_GPT4_SHIFT,
  486. .module_offs = CORE_MOD,
  487. .idlest_reg_id = 1,
  488. .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
  489. },
  490. },
  491. .slaves = omap2420_timer4_slaves,
  492. .slaves_cnt = ARRAY_SIZE(omap2420_timer4_slaves),
  493. .class = &omap2420_timer_hwmod_class,
  494. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  495. };
  496. /* timer5 */
  497. static struct omap_hwmod omap2420_timer5_hwmod;
  498. static struct omap_hwmod_irq_info omap2420_timer5_mpu_irqs[] = {
  499. { .irq = 41, },
  500. };
  501. static struct omap_hwmod_addr_space omap2420_timer5_addrs[] = {
  502. {
  503. .pa_start = 0x4807c000,
  504. .pa_end = 0x4807c000 + SZ_1K - 1,
  505. .flags = ADDR_TYPE_RT
  506. },
  507. };
  508. /* l4_core -> timer5 */
  509. static struct omap_hwmod_ocp_if omap2420_l4_core__timer5 = {
  510. .master = &omap2420_l4_core_hwmod,
  511. .slave = &omap2420_timer5_hwmod,
  512. .clk = "gpt5_ick",
  513. .addr = omap2420_timer5_addrs,
  514. .addr_cnt = ARRAY_SIZE(omap2420_timer5_addrs),
  515. .user = OCP_USER_MPU | OCP_USER_SDMA,
  516. };
  517. /* timer5 slave port */
  518. static struct omap_hwmod_ocp_if *omap2420_timer5_slaves[] = {
  519. &omap2420_l4_core__timer5,
  520. };
  521. /* timer5 hwmod */
  522. static struct omap_hwmod omap2420_timer5_hwmod = {
  523. .name = "timer5",
  524. .mpu_irqs = omap2420_timer5_mpu_irqs,
  525. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer5_mpu_irqs),
  526. .main_clk = "gpt5_fck",
  527. .prcm = {
  528. .omap2 = {
  529. .prcm_reg_id = 1,
  530. .module_bit = OMAP24XX_EN_GPT5_SHIFT,
  531. .module_offs = CORE_MOD,
  532. .idlest_reg_id = 1,
  533. .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
  534. },
  535. },
  536. .slaves = omap2420_timer5_slaves,
  537. .slaves_cnt = ARRAY_SIZE(omap2420_timer5_slaves),
  538. .class = &omap2420_timer_hwmod_class,
  539. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  540. };
  541. /* timer6 */
  542. static struct omap_hwmod omap2420_timer6_hwmod;
  543. static struct omap_hwmod_irq_info omap2420_timer6_mpu_irqs[] = {
  544. { .irq = 42, },
  545. };
  546. static struct omap_hwmod_addr_space omap2420_timer6_addrs[] = {
  547. {
  548. .pa_start = 0x4807e000,
  549. .pa_end = 0x4807e000 + SZ_1K - 1,
  550. .flags = ADDR_TYPE_RT
  551. },
  552. };
  553. /* l4_core -> timer6 */
  554. static struct omap_hwmod_ocp_if omap2420_l4_core__timer6 = {
  555. .master = &omap2420_l4_core_hwmod,
  556. .slave = &omap2420_timer6_hwmod,
  557. .clk = "gpt6_ick",
  558. .addr = omap2420_timer6_addrs,
  559. .addr_cnt = ARRAY_SIZE(omap2420_timer6_addrs),
  560. .user = OCP_USER_MPU | OCP_USER_SDMA,
  561. };
  562. /* timer6 slave port */
  563. static struct omap_hwmod_ocp_if *omap2420_timer6_slaves[] = {
  564. &omap2420_l4_core__timer6,
  565. };
  566. /* timer6 hwmod */
  567. static struct omap_hwmod omap2420_timer6_hwmod = {
  568. .name = "timer6",
  569. .mpu_irqs = omap2420_timer6_mpu_irqs,
  570. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer6_mpu_irqs),
  571. .main_clk = "gpt6_fck",
  572. .prcm = {
  573. .omap2 = {
  574. .prcm_reg_id = 1,
  575. .module_bit = OMAP24XX_EN_GPT6_SHIFT,
  576. .module_offs = CORE_MOD,
  577. .idlest_reg_id = 1,
  578. .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
  579. },
  580. },
  581. .slaves = omap2420_timer6_slaves,
  582. .slaves_cnt = ARRAY_SIZE(omap2420_timer6_slaves),
  583. .class = &omap2420_timer_hwmod_class,
  584. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  585. };
  586. /* timer7 */
  587. static struct omap_hwmod omap2420_timer7_hwmod;
  588. static struct omap_hwmod_irq_info omap2420_timer7_mpu_irqs[] = {
  589. { .irq = 43, },
  590. };
  591. static struct omap_hwmod_addr_space omap2420_timer7_addrs[] = {
  592. {
  593. .pa_start = 0x48080000,
  594. .pa_end = 0x48080000 + SZ_1K - 1,
  595. .flags = ADDR_TYPE_RT
  596. },
  597. };
  598. /* l4_core -> timer7 */
  599. static struct omap_hwmod_ocp_if omap2420_l4_core__timer7 = {
  600. .master = &omap2420_l4_core_hwmod,
  601. .slave = &omap2420_timer7_hwmod,
  602. .clk = "gpt7_ick",
  603. .addr = omap2420_timer7_addrs,
  604. .addr_cnt = ARRAY_SIZE(omap2420_timer7_addrs),
  605. .user = OCP_USER_MPU | OCP_USER_SDMA,
  606. };
  607. /* timer7 slave port */
  608. static struct omap_hwmod_ocp_if *omap2420_timer7_slaves[] = {
  609. &omap2420_l4_core__timer7,
  610. };
  611. /* timer7 hwmod */
  612. static struct omap_hwmod omap2420_timer7_hwmod = {
  613. .name = "timer7",
  614. .mpu_irqs = omap2420_timer7_mpu_irqs,
  615. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer7_mpu_irqs),
  616. .main_clk = "gpt7_fck",
  617. .prcm = {
  618. .omap2 = {
  619. .prcm_reg_id = 1,
  620. .module_bit = OMAP24XX_EN_GPT7_SHIFT,
  621. .module_offs = CORE_MOD,
  622. .idlest_reg_id = 1,
  623. .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
  624. },
  625. },
  626. .slaves = omap2420_timer7_slaves,
  627. .slaves_cnt = ARRAY_SIZE(omap2420_timer7_slaves),
  628. .class = &omap2420_timer_hwmod_class,
  629. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  630. };
  631. /* timer8 */
  632. static struct omap_hwmod omap2420_timer8_hwmod;
  633. static struct omap_hwmod_irq_info omap2420_timer8_mpu_irqs[] = {
  634. { .irq = 44, },
  635. };
  636. static struct omap_hwmod_addr_space omap2420_timer8_addrs[] = {
  637. {
  638. .pa_start = 0x48082000,
  639. .pa_end = 0x48082000 + SZ_1K - 1,
  640. .flags = ADDR_TYPE_RT
  641. },
  642. };
  643. /* l4_core -> timer8 */
  644. static struct omap_hwmod_ocp_if omap2420_l4_core__timer8 = {
  645. .master = &omap2420_l4_core_hwmod,
  646. .slave = &omap2420_timer8_hwmod,
  647. .clk = "gpt8_ick",
  648. .addr = omap2420_timer8_addrs,
  649. .addr_cnt = ARRAY_SIZE(omap2420_timer8_addrs),
  650. .user = OCP_USER_MPU | OCP_USER_SDMA,
  651. };
  652. /* timer8 slave port */
  653. static struct omap_hwmod_ocp_if *omap2420_timer8_slaves[] = {
  654. &omap2420_l4_core__timer8,
  655. };
  656. /* timer8 hwmod */
  657. static struct omap_hwmod omap2420_timer8_hwmod = {
  658. .name = "timer8",
  659. .mpu_irqs = omap2420_timer8_mpu_irqs,
  660. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer8_mpu_irqs),
  661. .main_clk = "gpt8_fck",
  662. .prcm = {
  663. .omap2 = {
  664. .prcm_reg_id = 1,
  665. .module_bit = OMAP24XX_EN_GPT8_SHIFT,
  666. .module_offs = CORE_MOD,
  667. .idlest_reg_id = 1,
  668. .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
  669. },
  670. },
  671. .slaves = omap2420_timer8_slaves,
  672. .slaves_cnt = ARRAY_SIZE(omap2420_timer8_slaves),
  673. .class = &omap2420_timer_hwmod_class,
  674. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  675. };
  676. /* timer9 */
  677. static struct omap_hwmod omap2420_timer9_hwmod;
  678. static struct omap_hwmod_irq_info omap2420_timer9_mpu_irqs[] = {
  679. { .irq = 45, },
  680. };
  681. static struct omap_hwmod_addr_space omap2420_timer9_addrs[] = {
  682. {
  683. .pa_start = 0x48084000,
  684. .pa_end = 0x48084000 + SZ_1K - 1,
  685. .flags = ADDR_TYPE_RT
  686. },
  687. };
  688. /* l4_core -> timer9 */
  689. static struct omap_hwmod_ocp_if omap2420_l4_core__timer9 = {
  690. .master = &omap2420_l4_core_hwmod,
  691. .slave = &omap2420_timer9_hwmod,
  692. .clk = "gpt9_ick",
  693. .addr = omap2420_timer9_addrs,
  694. .addr_cnt = ARRAY_SIZE(omap2420_timer9_addrs),
  695. .user = OCP_USER_MPU | OCP_USER_SDMA,
  696. };
  697. /* timer9 slave port */
  698. static struct omap_hwmod_ocp_if *omap2420_timer9_slaves[] = {
  699. &omap2420_l4_core__timer9,
  700. };
  701. /* timer9 hwmod */
  702. static struct omap_hwmod omap2420_timer9_hwmod = {
  703. .name = "timer9",
  704. .mpu_irqs = omap2420_timer9_mpu_irqs,
  705. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer9_mpu_irqs),
  706. .main_clk = "gpt9_fck",
  707. .prcm = {
  708. .omap2 = {
  709. .prcm_reg_id = 1,
  710. .module_bit = OMAP24XX_EN_GPT9_SHIFT,
  711. .module_offs = CORE_MOD,
  712. .idlest_reg_id = 1,
  713. .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
  714. },
  715. },
  716. .slaves = omap2420_timer9_slaves,
  717. .slaves_cnt = ARRAY_SIZE(omap2420_timer9_slaves),
  718. .class = &omap2420_timer_hwmod_class,
  719. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  720. };
  721. /* timer10 */
  722. static struct omap_hwmod omap2420_timer10_hwmod;
  723. static struct omap_hwmod_irq_info omap2420_timer10_mpu_irqs[] = {
  724. { .irq = 46, },
  725. };
  726. static struct omap_hwmod_addr_space omap2420_timer10_addrs[] = {
  727. {
  728. .pa_start = 0x48086000,
  729. .pa_end = 0x48086000 + SZ_1K - 1,
  730. .flags = ADDR_TYPE_RT
  731. },
  732. };
  733. /* l4_core -> timer10 */
  734. static struct omap_hwmod_ocp_if omap2420_l4_core__timer10 = {
  735. .master = &omap2420_l4_core_hwmod,
  736. .slave = &omap2420_timer10_hwmod,
  737. .clk = "gpt10_ick",
  738. .addr = omap2420_timer10_addrs,
  739. .addr_cnt = ARRAY_SIZE(omap2420_timer10_addrs),
  740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  741. };
  742. /* timer10 slave port */
  743. static struct omap_hwmod_ocp_if *omap2420_timer10_slaves[] = {
  744. &omap2420_l4_core__timer10,
  745. };
  746. /* timer10 hwmod */
  747. static struct omap_hwmod omap2420_timer10_hwmod = {
  748. .name = "timer10",
  749. .mpu_irqs = omap2420_timer10_mpu_irqs,
  750. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer10_mpu_irqs),
  751. .main_clk = "gpt10_fck",
  752. .prcm = {
  753. .omap2 = {
  754. .prcm_reg_id = 1,
  755. .module_bit = OMAP24XX_EN_GPT10_SHIFT,
  756. .module_offs = CORE_MOD,
  757. .idlest_reg_id = 1,
  758. .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
  759. },
  760. },
  761. .slaves = omap2420_timer10_slaves,
  762. .slaves_cnt = ARRAY_SIZE(omap2420_timer10_slaves),
  763. .class = &omap2420_timer_hwmod_class,
  764. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  765. };
  766. /* timer11 */
  767. static struct omap_hwmod omap2420_timer11_hwmod;
  768. static struct omap_hwmod_irq_info omap2420_timer11_mpu_irqs[] = {
  769. { .irq = 47, },
  770. };
  771. static struct omap_hwmod_addr_space omap2420_timer11_addrs[] = {
  772. {
  773. .pa_start = 0x48088000,
  774. .pa_end = 0x48088000 + SZ_1K - 1,
  775. .flags = ADDR_TYPE_RT
  776. },
  777. };
  778. /* l4_core -> timer11 */
  779. static struct omap_hwmod_ocp_if omap2420_l4_core__timer11 = {
  780. .master = &omap2420_l4_core_hwmod,
  781. .slave = &omap2420_timer11_hwmod,
  782. .clk = "gpt11_ick",
  783. .addr = omap2420_timer11_addrs,
  784. .addr_cnt = ARRAY_SIZE(omap2420_timer11_addrs),
  785. .user = OCP_USER_MPU | OCP_USER_SDMA,
  786. };
  787. /* timer11 slave port */
  788. static struct omap_hwmod_ocp_if *omap2420_timer11_slaves[] = {
  789. &omap2420_l4_core__timer11,
  790. };
  791. /* timer11 hwmod */
  792. static struct omap_hwmod omap2420_timer11_hwmod = {
  793. .name = "timer11",
  794. .mpu_irqs = omap2420_timer11_mpu_irqs,
  795. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer11_mpu_irqs),
  796. .main_clk = "gpt11_fck",
  797. .prcm = {
  798. .omap2 = {
  799. .prcm_reg_id = 1,
  800. .module_bit = OMAP24XX_EN_GPT11_SHIFT,
  801. .module_offs = CORE_MOD,
  802. .idlest_reg_id = 1,
  803. .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
  804. },
  805. },
  806. .slaves = omap2420_timer11_slaves,
  807. .slaves_cnt = ARRAY_SIZE(omap2420_timer11_slaves),
  808. .class = &omap2420_timer_hwmod_class,
  809. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  810. };
  811. /* timer12 */
  812. static struct omap_hwmod omap2420_timer12_hwmod;
  813. static struct omap_hwmod_irq_info omap2420_timer12_mpu_irqs[] = {
  814. { .irq = 48, },
  815. };
  816. static struct omap_hwmod_addr_space omap2420_timer12_addrs[] = {
  817. {
  818. .pa_start = 0x4808a000,
  819. .pa_end = 0x4808a000 + SZ_1K - 1,
  820. .flags = ADDR_TYPE_RT
  821. },
  822. };
  823. /* l4_core -> timer12 */
  824. static struct omap_hwmod_ocp_if omap2420_l4_core__timer12 = {
  825. .master = &omap2420_l4_core_hwmod,
  826. .slave = &omap2420_timer12_hwmod,
  827. .clk = "gpt12_ick",
  828. .addr = omap2420_timer12_addrs,
  829. .addr_cnt = ARRAY_SIZE(omap2420_timer12_addrs),
  830. .user = OCP_USER_MPU | OCP_USER_SDMA,
  831. };
  832. /* timer12 slave port */
  833. static struct omap_hwmod_ocp_if *omap2420_timer12_slaves[] = {
  834. &omap2420_l4_core__timer12,
  835. };
  836. /* timer12 hwmod */
  837. static struct omap_hwmod omap2420_timer12_hwmod = {
  838. .name = "timer12",
  839. .mpu_irqs = omap2420_timer12_mpu_irqs,
  840. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer12_mpu_irqs),
  841. .main_clk = "gpt12_fck",
  842. .prcm = {
  843. .omap2 = {
  844. .prcm_reg_id = 1,
  845. .module_bit = OMAP24XX_EN_GPT12_SHIFT,
  846. .module_offs = CORE_MOD,
  847. .idlest_reg_id = 1,
  848. .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
  849. },
  850. },
  851. .slaves = omap2420_timer12_slaves,
  852. .slaves_cnt = ARRAY_SIZE(omap2420_timer12_slaves),
  853. .class = &omap2420_timer_hwmod_class,
  854. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  855. };
  856. /* l4_wkup -> wd_timer2 */
  857. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  858. {
  859. .pa_start = 0x48022000,
  860. .pa_end = 0x4802207f,
  861. .flags = ADDR_TYPE_RT
  862. },
  863. };
  864. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  865. .master = &omap2420_l4_wkup_hwmod,
  866. .slave = &omap2420_wd_timer2_hwmod,
  867. .clk = "mpu_wdt_ick",
  868. .addr = omap2420_wd_timer2_addrs,
  869. .addr_cnt = ARRAY_SIZE(omap2420_wd_timer2_addrs),
  870. .user = OCP_USER_MPU | OCP_USER_SDMA,
  871. };
  872. /*
  873. * 'wd_timer' class
  874. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  875. * overflow condition
  876. */
  877. static struct omap_hwmod_class_sysconfig omap2420_wd_timer_sysc = {
  878. .rev_offs = 0x0000,
  879. .sysc_offs = 0x0010,
  880. .syss_offs = 0x0014,
  881. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
  882. SYSC_HAS_AUTOIDLE),
  883. .sysc_fields = &omap_hwmod_sysc_type1,
  884. };
  885. static struct omap_hwmod_class omap2420_wd_timer_hwmod_class = {
  886. .name = "wd_timer",
  887. .sysc = &omap2420_wd_timer_sysc,
  888. .pre_shutdown = &omap2_wd_timer_disable
  889. };
  890. /* wd_timer2 */
  891. static struct omap_hwmod_ocp_if *omap2420_wd_timer2_slaves[] = {
  892. &omap2420_l4_wkup__wd_timer2,
  893. };
  894. static struct omap_hwmod omap2420_wd_timer2_hwmod = {
  895. .name = "wd_timer2",
  896. .class = &omap2420_wd_timer_hwmod_class,
  897. .main_clk = "mpu_wdt_fck",
  898. .prcm = {
  899. .omap2 = {
  900. .prcm_reg_id = 1,
  901. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  902. .module_offs = WKUP_MOD,
  903. .idlest_reg_id = 1,
  904. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  905. },
  906. },
  907. .slaves = omap2420_wd_timer2_slaves,
  908. .slaves_cnt = ARRAY_SIZE(omap2420_wd_timer2_slaves),
  909. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  910. };
  911. /* UART */
  912. static struct omap_hwmod_class_sysconfig uart_sysc = {
  913. .rev_offs = 0x50,
  914. .sysc_offs = 0x54,
  915. .syss_offs = 0x58,
  916. .sysc_flags = (SYSC_HAS_SIDLEMODE |
  917. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  918. SYSC_HAS_AUTOIDLE),
  919. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  920. .sysc_fields = &omap_hwmod_sysc_type1,
  921. };
  922. static struct omap_hwmod_class uart_class = {
  923. .name = "uart",
  924. .sysc = &uart_sysc,
  925. };
  926. /* UART1 */
  927. static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
  928. { .irq = INT_24XX_UART1_IRQ, },
  929. };
  930. static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
  931. { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
  932. { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
  933. };
  934. static struct omap_hwmod_ocp_if *omap2420_uart1_slaves[] = {
  935. &omap2_l4_core__uart1,
  936. };
  937. static struct omap_hwmod omap2420_uart1_hwmod = {
  938. .name = "uart1",
  939. .mpu_irqs = uart1_mpu_irqs,
  940. .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
  941. .sdma_reqs = uart1_sdma_reqs,
  942. .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
  943. .main_clk = "uart1_fck",
  944. .prcm = {
  945. .omap2 = {
  946. .module_offs = CORE_MOD,
  947. .prcm_reg_id = 1,
  948. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  949. .idlest_reg_id = 1,
  950. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  951. },
  952. },
  953. .slaves = omap2420_uart1_slaves,
  954. .slaves_cnt = ARRAY_SIZE(omap2420_uart1_slaves),
  955. .class = &uart_class,
  956. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  957. };
  958. /* UART2 */
  959. static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
  960. { .irq = INT_24XX_UART2_IRQ, },
  961. };
  962. static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
  963. { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
  964. { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
  965. };
  966. static struct omap_hwmod_ocp_if *omap2420_uart2_slaves[] = {
  967. &omap2_l4_core__uart2,
  968. };
  969. static struct omap_hwmod omap2420_uart2_hwmod = {
  970. .name = "uart2",
  971. .mpu_irqs = uart2_mpu_irqs,
  972. .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
  973. .sdma_reqs = uart2_sdma_reqs,
  974. .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
  975. .main_clk = "uart2_fck",
  976. .prcm = {
  977. .omap2 = {
  978. .module_offs = CORE_MOD,
  979. .prcm_reg_id = 1,
  980. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  981. .idlest_reg_id = 1,
  982. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  983. },
  984. },
  985. .slaves = omap2420_uart2_slaves,
  986. .slaves_cnt = ARRAY_SIZE(omap2420_uart2_slaves),
  987. .class = &uart_class,
  988. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  989. };
  990. /* UART3 */
  991. static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
  992. { .irq = INT_24XX_UART3_IRQ, },
  993. };
  994. static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
  995. { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
  996. { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
  997. };
  998. static struct omap_hwmod_ocp_if *omap2420_uart3_slaves[] = {
  999. &omap2_l4_core__uart3,
  1000. };
  1001. static struct omap_hwmod omap2420_uart3_hwmod = {
  1002. .name = "uart3",
  1003. .mpu_irqs = uart3_mpu_irqs,
  1004. .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
  1005. .sdma_reqs = uart3_sdma_reqs,
  1006. .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
  1007. .main_clk = "uart3_fck",
  1008. .prcm = {
  1009. .omap2 = {
  1010. .module_offs = CORE_MOD,
  1011. .prcm_reg_id = 2,
  1012. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  1013. .idlest_reg_id = 2,
  1014. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  1015. },
  1016. },
  1017. .slaves = omap2420_uart3_slaves,
  1018. .slaves_cnt = ARRAY_SIZE(omap2420_uart3_slaves),
  1019. .class = &uart_class,
  1020. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1021. };
  1022. /*
  1023. * 'dss' class
  1024. * display sub-system
  1025. */
  1026. static struct omap_hwmod_class_sysconfig omap2420_dss_sysc = {
  1027. .rev_offs = 0x0000,
  1028. .sysc_offs = 0x0010,
  1029. .syss_offs = 0x0014,
  1030. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1031. .sysc_fields = &omap_hwmod_sysc_type1,
  1032. };
  1033. static struct omap_hwmod_class omap2420_dss_hwmod_class = {
  1034. .name = "dss",
  1035. .sysc = &omap2420_dss_sysc,
  1036. };
  1037. /* dss */
  1038. static struct omap_hwmod_irq_info omap2420_dss_irqs[] = {
  1039. { .irq = 25 },
  1040. };
  1041. static struct omap_hwmod_dma_info omap2420_dss_sdma_chs[] = {
  1042. { .name = "dispc", .dma_req = 5 },
  1043. };
  1044. /* dss */
  1045. /* dss master ports */
  1046. static struct omap_hwmod_ocp_if *omap2420_dss_masters[] = {
  1047. &omap2420_dss__l3,
  1048. };
  1049. static struct omap_hwmod_addr_space omap2420_dss_addrs[] = {
  1050. {
  1051. .pa_start = 0x48050000,
  1052. .pa_end = 0x480503FF,
  1053. .flags = ADDR_TYPE_RT
  1054. },
  1055. };
  1056. /* l4_core -> dss */
  1057. static struct omap_hwmod_ocp_if omap2420_l4_core__dss = {
  1058. .master = &omap2420_l4_core_hwmod,
  1059. .slave = &omap2420_dss_core_hwmod,
  1060. .clk = "dss_ick",
  1061. .addr = omap2420_dss_addrs,
  1062. .addr_cnt = ARRAY_SIZE(omap2420_dss_addrs),
  1063. .fw = {
  1064. .omap2 = {
  1065. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
  1066. .flags = OMAP_FIREWALL_L4,
  1067. }
  1068. },
  1069. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1070. };
  1071. /* dss slave ports */
  1072. static struct omap_hwmod_ocp_if *omap2420_dss_slaves[] = {
  1073. &omap2420_l4_core__dss,
  1074. };
  1075. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1076. { .role = "tv_clk", .clk = "dss_54m_fck" },
  1077. { .role = "sys_clk", .clk = "dss2_fck" },
  1078. };
  1079. static struct omap_hwmod omap2420_dss_core_hwmod = {
  1080. .name = "dss_core",
  1081. .class = &omap2420_dss_hwmod_class,
  1082. .main_clk = "dss1_fck", /* instead of dss_fck */
  1083. .mpu_irqs = omap2420_dss_irqs,
  1084. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_dss_irqs),
  1085. .sdma_reqs = omap2420_dss_sdma_chs,
  1086. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_dss_sdma_chs),
  1087. .prcm = {
  1088. .omap2 = {
  1089. .prcm_reg_id = 1,
  1090. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1091. .module_offs = CORE_MOD,
  1092. .idlest_reg_id = 1,
  1093. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  1094. },
  1095. },
  1096. .opt_clks = dss_opt_clks,
  1097. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1098. .slaves = omap2420_dss_slaves,
  1099. .slaves_cnt = ARRAY_SIZE(omap2420_dss_slaves),
  1100. .masters = omap2420_dss_masters,
  1101. .masters_cnt = ARRAY_SIZE(omap2420_dss_masters),
  1102. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1103. .flags = HWMOD_NO_IDLEST,
  1104. };
  1105. /*
  1106. * 'dispc' class
  1107. * display controller
  1108. */
  1109. static struct omap_hwmod_class_sysconfig omap2420_dispc_sysc = {
  1110. .rev_offs = 0x0000,
  1111. .sysc_offs = 0x0010,
  1112. .syss_offs = 0x0014,
  1113. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  1114. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1115. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1116. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1117. .sysc_fields = &omap_hwmod_sysc_type1,
  1118. };
  1119. static struct omap_hwmod_class omap2420_dispc_hwmod_class = {
  1120. .name = "dispc",
  1121. .sysc = &omap2420_dispc_sysc,
  1122. };
  1123. static struct omap_hwmod_addr_space omap2420_dss_dispc_addrs[] = {
  1124. {
  1125. .pa_start = 0x48050400,
  1126. .pa_end = 0x480507FF,
  1127. .flags = ADDR_TYPE_RT
  1128. },
  1129. };
  1130. /* l4_core -> dss_dispc */
  1131. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_dispc = {
  1132. .master = &omap2420_l4_core_hwmod,
  1133. .slave = &omap2420_dss_dispc_hwmod,
  1134. .clk = "dss_ick",
  1135. .addr = omap2420_dss_dispc_addrs,
  1136. .addr_cnt = ARRAY_SIZE(omap2420_dss_dispc_addrs),
  1137. .fw = {
  1138. .omap2 = {
  1139. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_DISPC_REGION,
  1140. .flags = OMAP_FIREWALL_L4,
  1141. }
  1142. },
  1143. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1144. };
  1145. /* dss_dispc slave ports */
  1146. static struct omap_hwmod_ocp_if *omap2420_dss_dispc_slaves[] = {
  1147. &omap2420_l4_core__dss_dispc,
  1148. };
  1149. static struct omap_hwmod omap2420_dss_dispc_hwmod = {
  1150. .name = "dss_dispc",
  1151. .class = &omap2420_dispc_hwmod_class,
  1152. .main_clk = "dss1_fck",
  1153. .prcm = {
  1154. .omap2 = {
  1155. .prcm_reg_id = 1,
  1156. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1157. .module_offs = CORE_MOD,
  1158. .idlest_reg_id = 1,
  1159. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  1160. },
  1161. },
  1162. .slaves = omap2420_dss_dispc_slaves,
  1163. .slaves_cnt = ARRAY_SIZE(omap2420_dss_dispc_slaves),
  1164. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1165. .flags = HWMOD_NO_IDLEST,
  1166. };
  1167. /*
  1168. * 'rfbi' class
  1169. * remote frame buffer interface
  1170. */
  1171. static struct omap_hwmod_class_sysconfig omap2420_rfbi_sysc = {
  1172. .rev_offs = 0x0000,
  1173. .sysc_offs = 0x0010,
  1174. .syss_offs = 0x0014,
  1175. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1176. SYSC_HAS_AUTOIDLE),
  1177. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1178. .sysc_fields = &omap_hwmod_sysc_type1,
  1179. };
  1180. static struct omap_hwmod_class omap2420_rfbi_hwmod_class = {
  1181. .name = "rfbi",
  1182. .sysc = &omap2420_rfbi_sysc,
  1183. };
  1184. static struct omap_hwmod_addr_space omap2420_dss_rfbi_addrs[] = {
  1185. {
  1186. .pa_start = 0x48050800,
  1187. .pa_end = 0x48050BFF,
  1188. .flags = ADDR_TYPE_RT
  1189. },
  1190. };
  1191. /* l4_core -> dss_rfbi */
  1192. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_rfbi = {
  1193. .master = &omap2420_l4_core_hwmod,
  1194. .slave = &omap2420_dss_rfbi_hwmod,
  1195. .clk = "dss_ick",
  1196. .addr = omap2420_dss_rfbi_addrs,
  1197. .addr_cnt = ARRAY_SIZE(omap2420_dss_rfbi_addrs),
  1198. .fw = {
  1199. .omap2 = {
  1200. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
  1201. .flags = OMAP_FIREWALL_L4,
  1202. }
  1203. },
  1204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1205. };
  1206. /* dss_rfbi slave ports */
  1207. static struct omap_hwmod_ocp_if *omap2420_dss_rfbi_slaves[] = {
  1208. &omap2420_l4_core__dss_rfbi,
  1209. };
  1210. static struct omap_hwmod omap2420_dss_rfbi_hwmod = {
  1211. .name = "dss_rfbi",
  1212. .class = &omap2420_rfbi_hwmod_class,
  1213. .main_clk = "dss1_fck",
  1214. .prcm = {
  1215. .omap2 = {
  1216. .prcm_reg_id = 1,
  1217. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1218. .module_offs = CORE_MOD,
  1219. },
  1220. },
  1221. .slaves = omap2420_dss_rfbi_slaves,
  1222. .slaves_cnt = ARRAY_SIZE(omap2420_dss_rfbi_slaves),
  1223. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1224. .flags = HWMOD_NO_IDLEST,
  1225. };
  1226. /*
  1227. * 'venc' class
  1228. * video encoder
  1229. */
  1230. static struct omap_hwmod_class omap2420_venc_hwmod_class = {
  1231. .name = "venc",
  1232. };
  1233. /* dss_venc */
  1234. static struct omap_hwmod_addr_space omap2420_dss_venc_addrs[] = {
  1235. {
  1236. .pa_start = 0x48050C00,
  1237. .pa_end = 0x48050FFF,
  1238. .flags = ADDR_TYPE_RT
  1239. },
  1240. };
  1241. /* l4_core -> dss_venc */
  1242. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_venc = {
  1243. .master = &omap2420_l4_core_hwmod,
  1244. .slave = &omap2420_dss_venc_hwmod,
  1245. .clk = "dss_54m_fck",
  1246. .addr = omap2420_dss_venc_addrs,
  1247. .addr_cnt = ARRAY_SIZE(omap2420_dss_venc_addrs),
  1248. .fw = {
  1249. .omap2 = {
  1250. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_VENC_REGION,
  1251. .flags = OMAP_FIREWALL_L4,
  1252. }
  1253. },
  1254. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1255. };
  1256. /* dss_venc slave ports */
  1257. static struct omap_hwmod_ocp_if *omap2420_dss_venc_slaves[] = {
  1258. &omap2420_l4_core__dss_venc,
  1259. };
  1260. static struct omap_hwmod omap2420_dss_venc_hwmod = {
  1261. .name = "dss_venc",
  1262. .class = &omap2420_venc_hwmod_class,
  1263. .main_clk = "dss1_fck",
  1264. .prcm = {
  1265. .omap2 = {
  1266. .prcm_reg_id = 1,
  1267. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1268. .module_offs = CORE_MOD,
  1269. },
  1270. },
  1271. .slaves = omap2420_dss_venc_slaves,
  1272. .slaves_cnt = ARRAY_SIZE(omap2420_dss_venc_slaves),
  1273. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1274. .flags = HWMOD_NO_IDLEST,
  1275. };
  1276. /* I2C common */
  1277. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  1278. .rev_offs = 0x00,
  1279. .sysc_offs = 0x20,
  1280. .syss_offs = 0x10,
  1281. .sysc_flags = SYSC_HAS_SOFTRESET,
  1282. .sysc_fields = &omap_hwmod_sysc_type1,
  1283. };
  1284. static struct omap_hwmod_class i2c_class = {
  1285. .name = "i2c",
  1286. .sysc = &i2c_sysc,
  1287. };
  1288. static struct omap_i2c_dev_attr i2c_dev_attr;
  1289. /* I2C1 */
  1290. static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
  1291. { .irq = INT_24XX_I2C1_IRQ, },
  1292. };
  1293. static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
  1294. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
  1295. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
  1296. };
  1297. static struct omap_hwmod_ocp_if *omap2420_i2c1_slaves[] = {
  1298. &omap2420_l4_core__i2c1,
  1299. };
  1300. static struct omap_hwmod omap2420_i2c1_hwmod = {
  1301. .name = "i2c1",
  1302. .mpu_irqs = i2c1_mpu_irqs,
  1303. .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
  1304. .sdma_reqs = i2c1_sdma_reqs,
  1305. .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
  1306. .main_clk = "i2c1_fck",
  1307. .prcm = {
  1308. .omap2 = {
  1309. .module_offs = CORE_MOD,
  1310. .prcm_reg_id = 1,
  1311. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  1312. .idlest_reg_id = 1,
  1313. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  1314. },
  1315. },
  1316. .slaves = omap2420_i2c1_slaves,
  1317. .slaves_cnt = ARRAY_SIZE(omap2420_i2c1_slaves),
  1318. .class = &i2c_class,
  1319. .dev_attr = &i2c_dev_attr,
  1320. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1321. .flags = HWMOD_16BIT_REG,
  1322. };
  1323. /* I2C2 */
  1324. static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
  1325. { .irq = INT_24XX_I2C2_IRQ, },
  1326. };
  1327. static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
  1328. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
  1329. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
  1330. };
  1331. static struct omap_hwmod_ocp_if *omap2420_i2c2_slaves[] = {
  1332. &omap2420_l4_core__i2c2,
  1333. };
  1334. static struct omap_hwmod omap2420_i2c2_hwmod = {
  1335. .name = "i2c2",
  1336. .mpu_irqs = i2c2_mpu_irqs,
  1337. .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
  1338. .sdma_reqs = i2c2_sdma_reqs,
  1339. .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
  1340. .main_clk = "i2c2_fck",
  1341. .prcm = {
  1342. .omap2 = {
  1343. .module_offs = CORE_MOD,
  1344. .prcm_reg_id = 1,
  1345. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  1346. .idlest_reg_id = 1,
  1347. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  1348. },
  1349. },
  1350. .slaves = omap2420_i2c2_slaves,
  1351. .slaves_cnt = ARRAY_SIZE(omap2420_i2c2_slaves),
  1352. .class = &i2c_class,
  1353. .dev_attr = &i2c_dev_attr,
  1354. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1355. .flags = HWMOD_16BIT_REG,
  1356. };
  1357. /* l4_wkup -> gpio1 */
  1358. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  1359. {
  1360. .pa_start = 0x48018000,
  1361. .pa_end = 0x480181ff,
  1362. .flags = ADDR_TYPE_RT
  1363. },
  1364. };
  1365. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  1366. .master = &omap2420_l4_wkup_hwmod,
  1367. .slave = &omap2420_gpio1_hwmod,
  1368. .clk = "gpios_ick",
  1369. .addr = omap2420_gpio1_addr_space,
  1370. .addr_cnt = ARRAY_SIZE(omap2420_gpio1_addr_space),
  1371. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1372. };
  1373. /* l4_wkup -> gpio2 */
  1374. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  1375. {
  1376. .pa_start = 0x4801a000,
  1377. .pa_end = 0x4801a1ff,
  1378. .flags = ADDR_TYPE_RT
  1379. },
  1380. };
  1381. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  1382. .master = &omap2420_l4_wkup_hwmod,
  1383. .slave = &omap2420_gpio2_hwmod,
  1384. .clk = "gpios_ick",
  1385. .addr = omap2420_gpio2_addr_space,
  1386. .addr_cnt = ARRAY_SIZE(omap2420_gpio2_addr_space),
  1387. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1388. };
  1389. /* l4_wkup -> gpio3 */
  1390. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  1391. {
  1392. .pa_start = 0x4801c000,
  1393. .pa_end = 0x4801c1ff,
  1394. .flags = ADDR_TYPE_RT
  1395. },
  1396. };
  1397. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  1398. .master = &omap2420_l4_wkup_hwmod,
  1399. .slave = &omap2420_gpio3_hwmod,
  1400. .clk = "gpios_ick",
  1401. .addr = omap2420_gpio3_addr_space,
  1402. .addr_cnt = ARRAY_SIZE(omap2420_gpio3_addr_space),
  1403. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1404. };
  1405. /* l4_wkup -> gpio4 */
  1406. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  1407. {
  1408. .pa_start = 0x4801e000,
  1409. .pa_end = 0x4801e1ff,
  1410. .flags = ADDR_TYPE_RT
  1411. },
  1412. };
  1413. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  1414. .master = &omap2420_l4_wkup_hwmod,
  1415. .slave = &omap2420_gpio4_hwmod,
  1416. .clk = "gpios_ick",
  1417. .addr = omap2420_gpio4_addr_space,
  1418. .addr_cnt = ARRAY_SIZE(omap2420_gpio4_addr_space),
  1419. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1420. };
  1421. /* gpio dev_attr */
  1422. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1423. .bank_width = 32,
  1424. .dbck_flag = false,
  1425. };
  1426. static struct omap_hwmod_class_sysconfig omap242x_gpio_sysc = {
  1427. .rev_offs = 0x0000,
  1428. .sysc_offs = 0x0010,
  1429. .syss_offs = 0x0014,
  1430. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1431. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1432. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1433. .sysc_fields = &omap_hwmod_sysc_type1,
  1434. };
  1435. /*
  1436. * 'gpio' class
  1437. * general purpose io module
  1438. */
  1439. static struct omap_hwmod_class omap242x_gpio_hwmod_class = {
  1440. .name = "gpio",
  1441. .sysc = &omap242x_gpio_sysc,
  1442. .rev = 0,
  1443. };
  1444. /* gpio1 */
  1445. static struct omap_hwmod_irq_info omap242x_gpio1_irqs[] = {
  1446. { .irq = 29 }, /* INT_24XX_GPIO_BANK1 */
  1447. };
  1448. static struct omap_hwmod_ocp_if *omap2420_gpio1_slaves[] = {
  1449. &omap2420_l4_wkup__gpio1,
  1450. };
  1451. static struct omap_hwmod omap2420_gpio1_hwmod = {
  1452. .name = "gpio1",
  1453. .mpu_irqs = omap242x_gpio1_irqs,
  1454. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio1_irqs),
  1455. .main_clk = "gpios_fck",
  1456. .prcm = {
  1457. .omap2 = {
  1458. .prcm_reg_id = 1,
  1459. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1460. .module_offs = WKUP_MOD,
  1461. .idlest_reg_id = 1,
  1462. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1463. },
  1464. },
  1465. .slaves = omap2420_gpio1_slaves,
  1466. .slaves_cnt = ARRAY_SIZE(omap2420_gpio1_slaves),
  1467. .class = &omap242x_gpio_hwmod_class,
  1468. .dev_attr = &gpio_dev_attr,
  1469. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1470. };
  1471. /* gpio2 */
  1472. static struct omap_hwmod_irq_info omap242x_gpio2_irqs[] = {
  1473. { .irq = 30 }, /* INT_24XX_GPIO_BANK2 */
  1474. };
  1475. static struct omap_hwmod_ocp_if *omap2420_gpio2_slaves[] = {
  1476. &omap2420_l4_wkup__gpio2,
  1477. };
  1478. static struct omap_hwmod omap2420_gpio2_hwmod = {
  1479. .name = "gpio2",
  1480. .mpu_irqs = omap242x_gpio2_irqs,
  1481. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio2_irqs),
  1482. .main_clk = "gpios_fck",
  1483. .prcm = {
  1484. .omap2 = {
  1485. .prcm_reg_id = 1,
  1486. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1487. .module_offs = WKUP_MOD,
  1488. .idlest_reg_id = 1,
  1489. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1490. },
  1491. },
  1492. .slaves = omap2420_gpio2_slaves,
  1493. .slaves_cnt = ARRAY_SIZE(omap2420_gpio2_slaves),
  1494. .class = &omap242x_gpio_hwmod_class,
  1495. .dev_attr = &gpio_dev_attr,
  1496. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1497. };
  1498. /* gpio3 */
  1499. static struct omap_hwmod_irq_info omap242x_gpio3_irqs[] = {
  1500. { .irq = 31 }, /* INT_24XX_GPIO_BANK3 */
  1501. };
  1502. static struct omap_hwmod_ocp_if *omap2420_gpio3_slaves[] = {
  1503. &omap2420_l4_wkup__gpio3,
  1504. };
  1505. static struct omap_hwmod omap2420_gpio3_hwmod = {
  1506. .name = "gpio3",
  1507. .mpu_irqs = omap242x_gpio3_irqs,
  1508. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio3_irqs),
  1509. .main_clk = "gpios_fck",
  1510. .prcm = {
  1511. .omap2 = {
  1512. .prcm_reg_id = 1,
  1513. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1514. .module_offs = WKUP_MOD,
  1515. .idlest_reg_id = 1,
  1516. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1517. },
  1518. },
  1519. .slaves = omap2420_gpio3_slaves,
  1520. .slaves_cnt = ARRAY_SIZE(omap2420_gpio3_slaves),
  1521. .class = &omap242x_gpio_hwmod_class,
  1522. .dev_attr = &gpio_dev_attr,
  1523. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1524. };
  1525. /* gpio4 */
  1526. static struct omap_hwmod_irq_info omap242x_gpio4_irqs[] = {
  1527. { .irq = 32 }, /* INT_24XX_GPIO_BANK4 */
  1528. };
  1529. static struct omap_hwmod_ocp_if *omap2420_gpio4_slaves[] = {
  1530. &omap2420_l4_wkup__gpio4,
  1531. };
  1532. static struct omap_hwmod omap2420_gpio4_hwmod = {
  1533. .name = "gpio4",
  1534. .mpu_irqs = omap242x_gpio4_irqs,
  1535. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio4_irqs),
  1536. .main_clk = "gpios_fck",
  1537. .prcm = {
  1538. .omap2 = {
  1539. .prcm_reg_id = 1,
  1540. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1541. .module_offs = WKUP_MOD,
  1542. .idlest_reg_id = 1,
  1543. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1544. },
  1545. },
  1546. .slaves = omap2420_gpio4_slaves,
  1547. .slaves_cnt = ARRAY_SIZE(omap2420_gpio4_slaves),
  1548. .class = &omap242x_gpio_hwmod_class,
  1549. .dev_attr = &gpio_dev_attr,
  1550. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1551. };
  1552. /* system dma */
  1553. static struct omap_hwmod_class_sysconfig omap2420_dma_sysc = {
  1554. .rev_offs = 0x0000,
  1555. .sysc_offs = 0x002c,
  1556. .syss_offs = 0x0028,
  1557. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE |
  1558. SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE |
  1559. SYSC_HAS_AUTOIDLE),
  1560. .idlemodes = (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1561. .sysc_fields = &omap_hwmod_sysc_type1,
  1562. };
  1563. static struct omap_hwmod_class omap2420_dma_hwmod_class = {
  1564. .name = "dma",
  1565. .sysc = &omap2420_dma_sysc,
  1566. };
  1567. /* dma attributes */
  1568. static struct omap_dma_dev_attr dma_dev_attr = {
  1569. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1570. IS_CSSA_32 | IS_CDSA_32,
  1571. .lch_count = 32,
  1572. };
  1573. static struct omap_hwmod_irq_info omap2420_dma_system_irqs[] = {
  1574. { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
  1575. { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
  1576. { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
  1577. { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
  1578. };
  1579. static struct omap_hwmod_addr_space omap2420_dma_system_addrs[] = {
  1580. {
  1581. .pa_start = 0x48056000,
  1582. .pa_end = 0x4a0560ff,
  1583. .flags = ADDR_TYPE_RT
  1584. },
  1585. };
  1586. /* dma_system -> L3 */
  1587. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  1588. .master = &omap2420_dma_system_hwmod,
  1589. .slave = &omap2420_l3_main_hwmod,
  1590. .clk = "core_l3_ck",
  1591. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1592. };
  1593. /* dma_system master ports */
  1594. static struct omap_hwmod_ocp_if *omap2420_dma_system_masters[] = {
  1595. &omap2420_dma_system__l3,
  1596. };
  1597. /* l4_core -> dma_system */
  1598. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  1599. .master = &omap2420_l4_core_hwmod,
  1600. .slave = &omap2420_dma_system_hwmod,
  1601. .clk = "sdma_ick",
  1602. .addr = omap2420_dma_system_addrs,
  1603. .addr_cnt = ARRAY_SIZE(omap2420_dma_system_addrs),
  1604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1605. };
  1606. /* dma_system slave ports */
  1607. static struct omap_hwmod_ocp_if *omap2420_dma_system_slaves[] = {
  1608. &omap2420_l4_core__dma_system,
  1609. };
  1610. static struct omap_hwmod omap2420_dma_system_hwmod = {
  1611. .name = "dma",
  1612. .class = &omap2420_dma_hwmod_class,
  1613. .mpu_irqs = omap2420_dma_system_irqs,
  1614. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_dma_system_irqs),
  1615. .main_clk = "core_l3_ck",
  1616. .slaves = omap2420_dma_system_slaves,
  1617. .slaves_cnt = ARRAY_SIZE(omap2420_dma_system_slaves),
  1618. .masters = omap2420_dma_system_masters,
  1619. .masters_cnt = ARRAY_SIZE(omap2420_dma_system_masters),
  1620. .dev_attr = &dma_dev_attr,
  1621. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1622. .flags = HWMOD_NO_IDLEST,
  1623. };
  1624. /*
  1625. * 'mcspi' class
  1626. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1627. * bus
  1628. */
  1629. static struct omap_hwmod_class_sysconfig omap2420_mcspi_sysc = {
  1630. .rev_offs = 0x0000,
  1631. .sysc_offs = 0x0010,
  1632. .syss_offs = 0x0014,
  1633. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1634. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1635. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1636. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1637. .sysc_fields = &omap_hwmod_sysc_type1,
  1638. };
  1639. static struct omap_hwmod_class omap2420_mcspi_class = {
  1640. .name = "mcspi",
  1641. .sysc = &omap2420_mcspi_sysc,
  1642. .rev = OMAP2_MCSPI_REV,
  1643. };
  1644. /* mcspi1 */
  1645. static struct omap_hwmod_irq_info omap2420_mcspi1_mpu_irqs[] = {
  1646. { .irq = 65 },
  1647. };
  1648. static struct omap_hwmod_dma_info omap2420_mcspi1_sdma_reqs[] = {
  1649. { .name = "tx0", .dma_req = 35 }, /* DMA_SPI1_TX0 */
  1650. { .name = "rx0", .dma_req = 36 }, /* DMA_SPI1_RX0 */
  1651. { .name = "tx1", .dma_req = 37 }, /* DMA_SPI1_TX1 */
  1652. { .name = "rx1", .dma_req = 38 }, /* DMA_SPI1_RX1 */
  1653. { .name = "tx2", .dma_req = 39 }, /* DMA_SPI1_TX2 */
  1654. { .name = "rx2", .dma_req = 40 }, /* DMA_SPI1_RX2 */
  1655. { .name = "tx3", .dma_req = 41 }, /* DMA_SPI1_TX3 */
  1656. { .name = "rx3", .dma_req = 42 }, /* DMA_SPI1_RX3 */
  1657. };
  1658. static struct omap_hwmod_ocp_if *omap2420_mcspi1_slaves[] = {
  1659. &omap2420_l4_core__mcspi1,
  1660. };
  1661. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1662. .num_chipselect = 4,
  1663. };
  1664. static struct omap_hwmod omap2420_mcspi1_hwmod = {
  1665. .name = "mcspi1_hwmod",
  1666. .mpu_irqs = omap2420_mcspi1_mpu_irqs,
  1667. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcspi1_mpu_irqs),
  1668. .sdma_reqs = omap2420_mcspi1_sdma_reqs,
  1669. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcspi1_sdma_reqs),
  1670. .main_clk = "mcspi1_fck",
  1671. .prcm = {
  1672. .omap2 = {
  1673. .module_offs = CORE_MOD,
  1674. .prcm_reg_id = 1,
  1675. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1676. .idlest_reg_id = 1,
  1677. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  1678. },
  1679. },
  1680. .slaves = omap2420_mcspi1_slaves,
  1681. .slaves_cnt = ARRAY_SIZE(omap2420_mcspi1_slaves),
  1682. .class = &omap2420_mcspi_class,
  1683. .dev_attr = &omap_mcspi1_dev_attr,
  1684. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1685. };
  1686. /* mcspi2 */
  1687. static struct omap_hwmod_irq_info omap2420_mcspi2_mpu_irqs[] = {
  1688. { .irq = 66 },
  1689. };
  1690. static struct omap_hwmod_dma_info omap2420_mcspi2_sdma_reqs[] = {
  1691. { .name = "tx0", .dma_req = 43 }, /* DMA_SPI2_TX0 */
  1692. { .name = "rx0", .dma_req = 44 }, /* DMA_SPI2_RX0 */
  1693. { .name = "tx1", .dma_req = 45 }, /* DMA_SPI2_TX1 */
  1694. { .name = "rx1", .dma_req = 46 }, /* DMA_SPI2_RX1 */
  1695. };
  1696. static struct omap_hwmod_ocp_if *omap2420_mcspi2_slaves[] = {
  1697. &omap2420_l4_core__mcspi2,
  1698. };
  1699. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1700. .num_chipselect = 2,
  1701. };
  1702. static struct omap_hwmod omap2420_mcspi2_hwmod = {
  1703. .name = "mcspi2_hwmod",
  1704. .mpu_irqs = omap2420_mcspi2_mpu_irqs,
  1705. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcspi2_mpu_irqs),
  1706. .sdma_reqs = omap2420_mcspi2_sdma_reqs,
  1707. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcspi2_sdma_reqs),
  1708. .main_clk = "mcspi2_fck",
  1709. .prcm = {
  1710. .omap2 = {
  1711. .module_offs = CORE_MOD,
  1712. .prcm_reg_id = 1,
  1713. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1714. .idlest_reg_id = 1,
  1715. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  1716. },
  1717. },
  1718. .slaves = omap2420_mcspi2_slaves,
  1719. .slaves_cnt = ARRAY_SIZE(omap2420_mcspi2_slaves),
  1720. .class = &omap2420_mcspi_class,
  1721. .dev_attr = &omap_mcspi2_dev_attr,
  1722. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1723. };
  1724. static __initdata struct omap_hwmod *omap2420_hwmods[] = {
  1725. &omap2420_l3_main_hwmod,
  1726. &omap2420_l4_core_hwmod,
  1727. &omap2420_l4_wkup_hwmod,
  1728. &omap2420_mpu_hwmod,
  1729. &omap2420_iva_hwmod,
  1730. &omap2420_timer1_hwmod,
  1731. &omap2420_timer2_hwmod,
  1732. &omap2420_timer3_hwmod,
  1733. &omap2420_timer4_hwmod,
  1734. &omap2420_timer5_hwmod,
  1735. &omap2420_timer6_hwmod,
  1736. &omap2420_timer7_hwmod,
  1737. &omap2420_timer8_hwmod,
  1738. &omap2420_timer9_hwmod,
  1739. &omap2420_timer10_hwmod,
  1740. &omap2420_timer11_hwmod,
  1741. &omap2420_timer12_hwmod,
  1742. &omap2420_wd_timer2_hwmod,
  1743. &omap2420_uart1_hwmod,
  1744. &omap2420_uart2_hwmod,
  1745. &omap2420_uart3_hwmod,
  1746. /* dss class */
  1747. &omap2420_dss_core_hwmod,
  1748. &omap2420_dss_dispc_hwmod,
  1749. &omap2420_dss_rfbi_hwmod,
  1750. &omap2420_dss_venc_hwmod,
  1751. /* i2c class */
  1752. &omap2420_i2c1_hwmod,
  1753. &omap2420_i2c2_hwmod,
  1754. /* gpio class */
  1755. &omap2420_gpio1_hwmod,
  1756. &omap2420_gpio2_hwmod,
  1757. &omap2420_gpio3_hwmod,
  1758. &omap2420_gpio4_hwmod,
  1759. /* dma_system class*/
  1760. &omap2420_dma_system_hwmod,
  1761. /* mcspi class */
  1762. &omap2420_mcspi1_hwmod,
  1763. &omap2420_mcspi2_hwmod,
  1764. NULL,
  1765. };
  1766. int __init omap2420_hwmod_init(void)
  1767. {
  1768. return omap_hwmod_init(omap2420_hwmods);
  1769. }