proc-v7.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  31. #define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
  32. #define PMD_FLAGS_UP PMD_SECT_WB
  33. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  34. #define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  35. #define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
  36. ENTRY(cpu_v7_proc_init)
  37. mov pc, lr
  38. ENDPROC(cpu_v7_proc_init)
  39. ENTRY(cpu_v7_proc_fin)
  40. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  41. bic r0, r0, #0x1000 @ ...i............
  42. bic r0, r0, #0x0006 @ .............ca.
  43. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  44. mov pc, lr
  45. ENDPROC(cpu_v7_proc_fin)
  46. /*
  47. * cpu_v7_reset(loc)
  48. *
  49. * Perform a soft reset of the system. Put the CPU into the
  50. * same state as it would be if it had been reset, and branch
  51. * to what would be the reset vector.
  52. *
  53. * - loc - location to jump to for soft reset
  54. */
  55. .align 5
  56. ENTRY(cpu_v7_reset)
  57. mov pc, r0
  58. ENDPROC(cpu_v7_reset)
  59. /*
  60. * cpu_v7_do_idle()
  61. *
  62. * Idle the processor (eg, wait for interrupt).
  63. *
  64. * IRQs are already disabled.
  65. */
  66. ENTRY(cpu_v7_do_idle)
  67. dsb @ WFI may enter a low-power mode
  68. wfi
  69. mov pc, lr
  70. ENDPROC(cpu_v7_do_idle)
  71. ENTRY(cpu_v7_dcache_clean_area)
  72. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  73. dcache_line_size r2, r3
  74. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  75. add r0, r0, r2
  76. subs r1, r1, r2
  77. bhi 1b
  78. dsb
  79. #endif
  80. mov pc, lr
  81. ENDPROC(cpu_v7_dcache_clean_area)
  82. /*
  83. * cpu_v7_switch_mm(pgd_phys, tsk)
  84. *
  85. * Set the translation table base pointer to be pgd_phys
  86. *
  87. * - pgd_phys - physical address of new TTB
  88. *
  89. * It is assumed that:
  90. * - we are not using split page tables
  91. */
  92. ENTRY(cpu_v7_switch_mm)
  93. #ifdef CONFIG_MMU
  94. mov r2, #0
  95. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  96. ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
  97. ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
  98. #ifdef CONFIG_ARM_ERRATA_430973
  99. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  100. #endif
  101. #ifdef CONFIG_ARM_ERRATA_754322
  102. dsb
  103. #endif
  104. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  105. isb
  106. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  107. isb
  108. #ifdef CONFIG_ARM_ERRATA_754322
  109. dsb
  110. #endif
  111. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  112. isb
  113. #endif
  114. mov pc, lr
  115. ENDPROC(cpu_v7_switch_mm)
  116. /*
  117. * cpu_v7_set_pte_ext(ptep, pte)
  118. *
  119. * Set a level 2 translation table entry.
  120. *
  121. * - ptep - pointer to level 2 translation table entry
  122. * (hardware version is stored at +2048 bytes)
  123. * - pte - PTE value to store
  124. * - ext - value for extended PTE bits
  125. */
  126. ENTRY(cpu_v7_set_pte_ext)
  127. #ifdef CONFIG_MMU
  128. str r1, [r0] @ linux version
  129. bic r3, r1, #0x000003f0
  130. bic r3, r3, #PTE_TYPE_MASK
  131. orr r3, r3, r2
  132. orr r3, r3, #PTE_EXT_AP0 | 2
  133. tst r1, #1 << 4
  134. orrne r3, r3, #PTE_EXT_TEX(1)
  135. eor r1, r1, #L_PTE_DIRTY
  136. tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
  137. orrne r3, r3, #PTE_EXT_APX
  138. tst r1, #L_PTE_USER
  139. orrne r3, r3, #PTE_EXT_AP1
  140. #ifdef CONFIG_CPU_USE_DOMAINS
  141. @ allow kernel read/write access to read-only user pages
  142. tstne r3, #PTE_EXT_APX
  143. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  144. #endif
  145. tst r1, #L_PTE_XN
  146. orrne r3, r3, #PTE_EXT_XN
  147. tst r1, #L_PTE_YOUNG
  148. tstne r1, #L_PTE_PRESENT
  149. moveq r3, #0
  150. ARM( str r3, [r0, #2048]! )
  151. THUMB( add r0, r0, #2048 )
  152. THUMB( str r3, [r0] )
  153. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  154. #endif
  155. mov pc, lr
  156. ENDPROC(cpu_v7_set_pte_ext)
  157. cpu_v7_name:
  158. .ascii "ARMv7 Processor"
  159. .align
  160. /*
  161. * Memory region attributes with SCTLR.TRE=1
  162. *
  163. * n = TEX[0],C,B
  164. * TR = PRRR[2n+1:2n] - memory type
  165. * IR = NMRR[2n+1:2n] - inner cacheable property
  166. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  167. *
  168. * n TR IR OR
  169. * UNCACHED 000 00
  170. * BUFFERABLE 001 10 00 00
  171. * WRITETHROUGH 010 10 10 10
  172. * WRITEBACK 011 10 11 11
  173. * reserved 110
  174. * WRITEALLOC 111 10 01 01
  175. * DEV_SHARED 100 01
  176. * DEV_NONSHARED 100 01
  177. * DEV_WC 001 10
  178. * DEV_CACHED 011 10
  179. *
  180. * Other attributes:
  181. *
  182. * DS0 = PRRR[16] = 0 - device shareable property
  183. * DS1 = PRRR[17] = 1 - device shareable property
  184. * NS0 = PRRR[18] = 0 - normal shareable property
  185. * NS1 = PRRR[19] = 1 - normal shareable property
  186. * NOS = PRRR[24+n] = 1 - not outer shareable
  187. */
  188. .equ PRRR, 0xff0a81a8
  189. .equ NMRR, 0x40e040e0
  190. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  191. .globl cpu_v7_suspend_size
  192. .equ cpu_v7_suspend_size, 4 * 9
  193. #ifdef CONFIG_PM_SLEEP
  194. ENTRY(cpu_v7_do_suspend)
  195. stmfd sp!, {r4 - r11, lr}
  196. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  197. mrc p15, 0, r5, c13, c0, 1 @ Context ID
  198. mrc p15, 0, r6, c13, c0, 3 @ User r/o thread ID
  199. stmia r0!, {r4 - r6}
  200. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  201. mrc p15, 0, r7, c2, c0, 0 @ TTB 0
  202. mrc p15, 0, r8, c2, c0, 1 @ TTB 1
  203. mrc p15, 0, r9, c1, c0, 0 @ Control register
  204. mrc p15, 0, r10, c1, c0, 1 @ Auxiliary control register
  205. mrc p15, 0, r11, c1, c0, 2 @ Co-processor access control
  206. stmia r0, {r6 - r11}
  207. ldmfd sp!, {r4 - r11, pc}
  208. ENDPROC(cpu_v7_do_suspend)
  209. ENTRY(cpu_v7_do_resume)
  210. mov ip, #0
  211. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  212. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  213. ldmia r0!, {r4 - r6}
  214. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  215. mcr p15, 0, r5, c13, c0, 1 @ Context ID
  216. mcr p15, 0, r6, c13, c0, 3 @ User r/o thread ID
  217. ldmia r0, {r6 - r11}
  218. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  219. mcr p15, 0, r7, c2, c0, 0 @ TTB 0
  220. mcr p15, 0, r8, c2, c0, 1 @ TTB 1
  221. mcr p15, 0, ip, c2, c0, 2 @ TTB control register
  222. mcr p15, 0, r10, c1, c0, 1 @ Auxiliary control register
  223. mcr p15, 0, r11, c1, c0, 2 @ Co-processor access control
  224. ldr r4, =PRRR @ PRRR
  225. ldr r5, =NMRR @ NMRR
  226. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  227. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  228. isb
  229. mov r0, r9 @ control register
  230. mov r2, r7, lsr #14 @ get TTB0 base
  231. mov r2, r2, lsl #14
  232. ldr r3, cpu_resume_l1_flags
  233. b cpu_resume_mmu
  234. ENDPROC(cpu_v7_do_resume)
  235. cpu_resume_l1_flags:
  236. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
  237. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
  238. #else
  239. #define cpu_v7_do_suspend 0
  240. #define cpu_v7_do_resume 0
  241. #endif
  242. __CPUINIT
  243. /*
  244. * __v7_setup
  245. *
  246. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  247. * on. Return in r0 the new CP15 C1 control register setting.
  248. *
  249. * We automatically detect if we have a Harvard cache, and use the
  250. * Harvard cache control instructions insead of the unified cache
  251. * control instructions.
  252. *
  253. * This should be able to cover all ARMv7 cores.
  254. *
  255. * It is assumed that:
  256. * - cache type register is implemented
  257. */
  258. __v7_ca9mp_setup:
  259. #ifdef CONFIG_SMP
  260. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  261. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  262. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  263. orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
  264. mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
  265. #endif
  266. __v7_setup:
  267. adr r12, __v7_setup_stack @ the local stack
  268. stmia r12, {r0-r5, r7, r9, r11, lr}
  269. bl v7_flush_dcache_all
  270. ldmia r12, {r0-r5, r7, r9, r11, lr}
  271. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  272. and r10, r0, #0xff000000 @ ARM?
  273. teq r10, #0x41000000
  274. bne 3f
  275. and r5, r0, #0x00f00000 @ variant
  276. and r6, r0, #0x0000000f @ revision
  277. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  278. ubfx r0, r0, #4, #12 @ primary part number
  279. /* Cortex-A8 Errata */
  280. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  281. teq r0, r10
  282. bne 2f
  283. #ifdef CONFIG_ARM_ERRATA_430973
  284. teq r5, #0x00100000 @ only present in r1p*
  285. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  286. orreq r10, r10, #(1 << 6) @ set IBE to 1
  287. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  288. #endif
  289. #ifdef CONFIG_ARM_ERRATA_458693
  290. teq r6, #0x20 @ only present in r2p0
  291. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  292. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  293. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  294. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  295. #endif
  296. #ifdef CONFIG_ARM_ERRATA_460075
  297. teq r6, #0x20 @ only present in r2p0
  298. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  299. tsteq r10, #1 << 22
  300. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  301. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  302. #endif
  303. b 3f
  304. /* Cortex-A9 Errata */
  305. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  306. teq r0, r10
  307. bne 3f
  308. #ifdef CONFIG_ARM_ERRATA_742230
  309. cmp r6, #0x22 @ only present up to r2p2
  310. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  311. orrle r10, r10, #1 << 4 @ set bit #4
  312. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  313. #endif
  314. #ifdef CONFIG_ARM_ERRATA_742231
  315. teq r6, #0x20 @ present in r2p0
  316. teqne r6, #0x21 @ present in r2p1
  317. teqne r6, #0x22 @ present in r2p2
  318. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  319. orreq r10, r10, #1 << 12 @ set bit #12
  320. orreq r10, r10, #1 << 22 @ set bit #22
  321. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  322. #endif
  323. #ifdef CONFIG_ARM_ERRATA_743622
  324. teq r6, #0x20 @ present in r2p0
  325. teqne r6, #0x21 @ present in r2p1
  326. teqne r6, #0x22 @ present in r2p2
  327. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  328. orreq r10, r10, #1 << 6 @ set bit #6
  329. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  330. #endif
  331. #ifdef CONFIG_ARM_ERRATA_751472
  332. cmp r6, #0x30 @ present prior to r3p0
  333. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  334. orrlt r10, r10, #1 << 11 @ set bit #11
  335. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  336. #endif
  337. 3: mov r10, #0
  338. #ifdef HARVARD_CACHE
  339. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  340. #endif
  341. dsb
  342. #ifdef CONFIG_MMU
  343. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  344. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  345. ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
  346. ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
  347. ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
  348. ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
  349. mcr p15, 0, r8, c2, c0, 1 @ load TTB1
  350. ldr r5, =PRRR @ PRRR
  351. ldr r6, =NMRR @ NMRR
  352. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  353. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  354. #endif
  355. adr r5, v7_crval
  356. ldmia r5, {r5, r6}
  357. #ifdef CONFIG_CPU_ENDIAN_BE8
  358. orr r6, r6, #1 << 25 @ big-endian page tables
  359. #endif
  360. #ifdef CONFIG_SWP_EMULATE
  361. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  362. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  363. #endif
  364. mrc p15, 0, r0, c1, c0, 0 @ read control register
  365. bic r0, r0, r5 @ clear bits them
  366. orr r0, r0, r6 @ set them
  367. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  368. mov pc, lr @ return to head.S:__ret
  369. ENDPROC(__v7_setup)
  370. /* AT
  371. * TFR EV X F I D LR S
  372. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  373. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  374. * 1 0 110 0011 1100 .111 1101 < we want
  375. */
  376. .type v7_crval, #object
  377. v7_crval:
  378. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  379. __v7_setup_stack:
  380. .space 4 * 11 @ 11 registers
  381. __INITDATA
  382. .type v7_processor_functions, #object
  383. ENTRY(v7_processor_functions)
  384. .word v7_early_abort
  385. .word v7_pabort
  386. .word cpu_v7_proc_init
  387. .word cpu_v7_proc_fin
  388. .word cpu_v7_reset
  389. .word cpu_v7_do_idle
  390. .word cpu_v7_dcache_clean_area
  391. .word cpu_v7_switch_mm
  392. .word cpu_v7_set_pte_ext
  393. .word cpu_v7_suspend_size
  394. .word cpu_v7_do_suspend
  395. .word cpu_v7_do_resume
  396. .size v7_processor_functions, . - v7_processor_functions
  397. .section ".rodata"
  398. .type cpu_arch_name, #object
  399. cpu_arch_name:
  400. .asciz "armv7"
  401. .size cpu_arch_name, . - cpu_arch_name
  402. .type cpu_elf_name, #object
  403. cpu_elf_name:
  404. .asciz "v7"
  405. .size cpu_elf_name, . - cpu_elf_name
  406. .align
  407. .section ".proc.info.init", #alloc, #execinstr
  408. .type __v7_ca9mp_proc_info, #object
  409. __v7_ca9mp_proc_info:
  410. .long 0x410fc090 @ Required ID value
  411. .long 0xff0ffff0 @ Mask for ID
  412. ALT_SMP(.long \
  413. PMD_TYPE_SECT | \
  414. PMD_SECT_AP_WRITE | \
  415. PMD_SECT_AP_READ | \
  416. PMD_FLAGS_SMP)
  417. ALT_UP(.long \
  418. PMD_TYPE_SECT | \
  419. PMD_SECT_AP_WRITE | \
  420. PMD_SECT_AP_READ | \
  421. PMD_FLAGS_UP)
  422. .long PMD_TYPE_SECT | \
  423. PMD_SECT_XN | \
  424. PMD_SECT_AP_WRITE | \
  425. PMD_SECT_AP_READ
  426. W(b) __v7_ca9mp_setup
  427. .long cpu_arch_name
  428. .long cpu_elf_name
  429. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  430. .long cpu_v7_name
  431. .long v7_processor_functions
  432. .long v7wbi_tlb_fns
  433. .long v6_user_fns
  434. .long v7_cache_fns
  435. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  436. /*
  437. * Match any ARMv7 processor core.
  438. */
  439. .type __v7_proc_info, #object
  440. __v7_proc_info:
  441. .long 0x000f0000 @ Required ID value
  442. .long 0x000f0000 @ Mask for ID
  443. ALT_SMP(.long \
  444. PMD_TYPE_SECT | \
  445. PMD_SECT_AP_WRITE | \
  446. PMD_SECT_AP_READ | \
  447. PMD_FLAGS_SMP)
  448. ALT_UP(.long \
  449. PMD_TYPE_SECT | \
  450. PMD_SECT_AP_WRITE | \
  451. PMD_SECT_AP_READ | \
  452. PMD_FLAGS_UP)
  453. .long PMD_TYPE_SECT | \
  454. PMD_SECT_XN | \
  455. PMD_SECT_AP_WRITE | \
  456. PMD_SECT_AP_READ
  457. W(b) __v7_setup
  458. .long cpu_arch_name
  459. .long cpu_elf_name
  460. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  461. .long cpu_v7_name
  462. .long v7_processor_functions
  463. .long v7wbi_tlb_fns
  464. .long v6_user_fns
  465. .long v7_cache_fns
  466. .size __v7_proc_info, . - __v7_proc_info