setup.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633
  1. /*
  2. * Setup pointers to hardware-dependent routines.
  3. * Copyright (C) 2000-2001 Toshiba Corporation
  4. *
  5. * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
  6. * terms of the GNU General Public License version 2. This program is
  7. * licensed "as is" without any warranty of any kind, whether express
  8. * or implied.
  9. *
  10. * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
  11. */
  12. #include <linux/init.h>
  13. #include <linux/types.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/console.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/gpio.h>
  21. #include <asm/reboot.h>
  22. #include <asm/time.h>
  23. #include <asm/txx9tmr.h>
  24. #include <asm/io.h>
  25. #include <asm/bootinfo.h>
  26. #include <asm/txx9/generic.h>
  27. #include <asm/txx9/pci.h>
  28. #include <asm/txx9/rbtx4938.h>
  29. #ifdef CONFIG_SERIAL_TXX9
  30. #include <linux/serial_core.h>
  31. #endif
  32. #include <linux/spi/spi.h>
  33. #include <asm/txx9/spi.h>
  34. #include <asm/txx9pio.h>
  35. extern char * __init prom_getcmdline(void);
  36. /* These functions are used for rebooting or halting the machine*/
  37. extern void rbtx4938_machine_restart(char *command);
  38. extern void rbtx4938_machine_halt(void);
  39. extern void rbtx4938_machine_power_off(void);
  40. static int tx4938_ccfg_toeon = 1;
  41. void rbtx4938_machine_halt(void)
  42. {
  43. printk(KERN_NOTICE "System Halted\n");
  44. local_irq_disable();
  45. while (1)
  46. __asm__(".set\tmips3\n\t"
  47. "wait\n\t"
  48. ".set\tmips0");
  49. }
  50. void rbtx4938_machine_power_off(void)
  51. {
  52. rbtx4938_machine_halt();
  53. /* no return */
  54. }
  55. void rbtx4938_machine_restart(char *command)
  56. {
  57. local_irq_disable();
  58. printk("Rebooting...");
  59. writeb(1, rbtx4938_softresetlock_addr);
  60. writeb(1, rbtx4938_sfvol_addr);
  61. writeb(1, rbtx4938_softreset_addr);
  62. while(1)
  63. ;
  64. }
  65. static void __init rbtx4938_pci_setup(void)
  66. {
  67. #ifdef CONFIG_PCI
  68. int extarb = !(__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB);
  69. struct pci_controller *c = &txx9_primary_pcic;
  70. register_pci_controller(c);
  71. if (__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCI66)
  72. txx9_pci_option =
  73. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  74. TXX9_PCI_OPT_CLK_66; /* already configured */
  75. /* Reset PCI Bus */
  76. writeb(0, rbtx4938_pcireset_addr);
  77. /* Reset PCIC */
  78. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  79. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  80. TXX9_PCI_OPT_CLK_66)
  81. tx4938_pciclk66_setup();
  82. mdelay(10);
  83. /* clear PCIC reset */
  84. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  85. writeb(1, rbtx4938_pcireset_addr);
  86. iob();
  87. tx4938_report_pciclk();
  88. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  89. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  90. TXX9_PCI_OPT_CLK_AUTO &&
  91. txx9_pci66_check(c, 0, 0)) {
  92. /* Reset PCI Bus */
  93. writeb(0, rbtx4938_pcireset_addr);
  94. /* Reset PCIC */
  95. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  96. tx4938_pciclk66_setup();
  97. mdelay(10);
  98. /* clear PCIC reset */
  99. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  100. writeb(1, rbtx4938_pcireset_addr);
  101. iob();
  102. /* Reinitialize PCIC */
  103. tx4938_report_pciclk();
  104. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  105. }
  106. if (__raw_readq(&tx4938_ccfgptr->pcfg) &
  107. (TX4938_PCFG_ETH0_SEL|TX4938_PCFG_ETH1_SEL)) {
  108. /* Reset PCIC1 */
  109. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST);
  110. /* PCI1DMD==0 => PCI1CLK==GBUSCLK/2 => PCI66 */
  111. if (!(__raw_readq(&tx4938_ccfgptr->ccfg)
  112. & TX4938_CCFG_PCI1DMD))
  113. tx4938_ccfg_set(TX4938_CCFG_PCI1_66);
  114. mdelay(10);
  115. /* clear PCIC1 reset */
  116. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST);
  117. tx4938_report_pci1clk();
  118. /* mem:64K(max), io:64K(max) (enough for ETH0,ETH1) */
  119. c = txx9_alloc_pci_controller(NULL, 0, 0x10000, 0, 0x10000);
  120. register_pci_controller(c);
  121. tx4927_pcic_setup(tx4938_pcic1ptr, c, 0);
  122. }
  123. #endif /* CONFIG_PCI */
  124. }
  125. /* SPI support */
  126. /* chip select for SPI devices */
  127. #define SEEPROM1_CS 7 /* PIO7 */
  128. #define SEEPROM2_CS 0 /* IOC */
  129. #define SEEPROM3_CS 1 /* IOC */
  130. #define SRTC_CS 2 /* IOC */
  131. static int __init rbtx4938_ethaddr_init(void)
  132. {
  133. #ifdef CONFIG_PCI
  134. unsigned char dat[17];
  135. unsigned char sum;
  136. int i;
  137. /* 0-3: "MAC\0", 4-9:eth0, 10-15:eth1, 16:sum */
  138. if (spi_eeprom_read(SEEPROM1_CS, 0, dat, sizeof(dat))) {
  139. printk(KERN_ERR "seeprom: read error.\n");
  140. return -ENODEV;
  141. } else {
  142. if (strcmp(dat, "MAC") != 0)
  143. printk(KERN_WARNING "seeprom: bad signature.\n");
  144. for (i = 0, sum = 0; i < sizeof(dat); i++)
  145. sum += dat[i];
  146. if (sum)
  147. printk(KERN_WARNING "seeprom: bad checksum.\n");
  148. }
  149. for (i = 0; i < 2; i++) {
  150. unsigned int id =
  151. TXX9_IRQ_BASE + (i ? TX4938_IR_ETH1 : TX4938_IR_ETH0);
  152. struct platform_device *pdev;
  153. if (!(__raw_readq(&tx4938_ccfgptr->pcfg) &
  154. (i ? TX4938_PCFG_ETH1_SEL : TX4938_PCFG_ETH0_SEL)))
  155. continue;
  156. pdev = platform_device_alloc("tc35815-mac", id);
  157. if (!pdev ||
  158. platform_device_add_data(pdev, &dat[4 + 6 * i], 6) ||
  159. platform_device_add(pdev))
  160. platform_device_put(pdev);
  161. }
  162. #endif /* CONFIG_PCI */
  163. return 0;
  164. }
  165. static void __init rbtx4938_spi_setup(void)
  166. {
  167. /* set SPI_SEL */
  168. txx9_set64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_SPI_SEL);
  169. }
  170. static struct resource rbtx4938_fpga_resource;
  171. static struct resource tx4938_sdram_resource[4];
  172. static struct resource tx4938_sram_resource;
  173. void __init tx4938_board_setup(void)
  174. {
  175. int i;
  176. unsigned long divmode;
  177. int cpuclk = 0;
  178. unsigned long pcode = TX4938_REV_PCODE();
  179. ioport_resource.start = 0;
  180. ioport_resource.end = 0xffffffff;
  181. iomem_resource.start = 0;
  182. iomem_resource.end = 0xffffffff; /* expand to 4GB */
  183. txx9_reg_res_init(pcode, TX4938_REG_BASE,
  184. TX4938_REG_SIZE);
  185. /* SDRAMC,EBUSC are configured by PROM */
  186. for (i = 0; i < 8; i++) {
  187. if (!(TX4938_EBUSC_CR(i) & 0x8))
  188. continue; /* disabled */
  189. txx9_ce_res[i].start = (unsigned long)TX4938_EBUSC_BA(i);
  190. txx9_ce_res[i].end =
  191. txx9_ce_res[i].start + TX4938_EBUSC_SIZE(i) - 1;
  192. request_resource(&iomem_resource, &txx9_ce_res[i]);
  193. }
  194. /* clocks */
  195. if (txx9_master_clock) {
  196. u64 ccfg = ____raw_readq(&tx4938_ccfgptr->ccfg);
  197. /* calculate gbus_clock and cpu_clock_freq from master_clock */
  198. divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
  199. switch (divmode) {
  200. case TX4938_CCFG_DIVMODE_8:
  201. case TX4938_CCFG_DIVMODE_10:
  202. case TX4938_CCFG_DIVMODE_12:
  203. case TX4938_CCFG_DIVMODE_16:
  204. case TX4938_CCFG_DIVMODE_18:
  205. txx9_gbus_clock = txx9_master_clock * 4; break;
  206. default:
  207. txx9_gbus_clock = txx9_master_clock;
  208. }
  209. switch (divmode) {
  210. case TX4938_CCFG_DIVMODE_2:
  211. case TX4938_CCFG_DIVMODE_8:
  212. cpuclk = txx9_gbus_clock * 2; break;
  213. case TX4938_CCFG_DIVMODE_2_5:
  214. case TX4938_CCFG_DIVMODE_10:
  215. cpuclk = txx9_gbus_clock * 5 / 2; break;
  216. case TX4938_CCFG_DIVMODE_3:
  217. case TX4938_CCFG_DIVMODE_12:
  218. cpuclk = txx9_gbus_clock * 3; break;
  219. case TX4938_CCFG_DIVMODE_4:
  220. case TX4938_CCFG_DIVMODE_16:
  221. cpuclk = txx9_gbus_clock * 4; break;
  222. case TX4938_CCFG_DIVMODE_4_5:
  223. case TX4938_CCFG_DIVMODE_18:
  224. cpuclk = txx9_gbus_clock * 9 / 2; break;
  225. }
  226. txx9_cpu_clock = cpuclk;
  227. } else {
  228. u64 ccfg = ____raw_readq(&tx4938_ccfgptr->ccfg);
  229. if (txx9_cpu_clock == 0) {
  230. txx9_cpu_clock = 300000000; /* 300MHz */
  231. }
  232. /* calculate gbus_clock and master_clock from cpu_clock_freq */
  233. cpuclk = txx9_cpu_clock;
  234. divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
  235. switch (divmode) {
  236. case TX4938_CCFG_DIVMODE_2:
  237. case TX4938_CCFG_DIVMODE_8:
  238. txx9_gbus_clock = cpuclk / 2; break;
  239. case TX4938_CCFG_DIVMODE_2_5:
  240. case TX4938_CCFG_DIVMODE_10:
  241. txx9_gbus_clock = cpuclk * 2 / 5; break;
  242. case TX4938_CCFG_DIVMODE_3:
  243. case TX4938_CCFG_DIVMODE_12:
  244. txx9_gbus_clock = cpuclk / 3; break;
  245. case TX4938_CCFG_DIVMODE_4:
  246. case TX4938_CCFG_DIVMODE_16:
  247. txx9_gbus_clock = cpuclk / 4; break;
  248. case TX4938_CCFG_DIVMODE_4_5:
  249. case TX4938_CCFG_DIVMODE_18:
  250. txx9_gbus_clock = cpuclk * 2 / 9; break;
  251. }
  252. switch (divmode) {
  253. case TX4938_CCFG_DIVMODE_8:
  254. case TX4938_CCFG_DIVMODE_10:
  255. case TX4938_CCFG_DIVMODE_12:
  256. case TX4938_CCFG_DIVMODE_16:
  257. case TX4938_CCFG_DIVMODE_18:
  258. txx9_master_clock = txx9_gbus_clock / 4; break;
  259. default:
  260. txx9_master_clock = txx9_gbus_clock;
  261. }
  262. }
  263. /* change default value to udelay/mdelay take reasonable time */
  264. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  265. /* CCFG */
  266. /* clear WatchDogReset,BusErrorOnWrite flag (W1C) */
  267. tx4938_ccfg_set(TX4938_CCFG_WDRST | TX4938_CCFG_BEOW);
  268. /* do reset on watchdog */
  269. tx4938_ccfg_set(TX4938_CCFG_WR);
  270. /* clear PCIC1 reset */
  271. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST);
  272. /* enable Timeout BusError */
  273. if (tx4938_ccfg_toeon)
  274. tx4938_ccfg_set(TX4938_CCFG_TOE);
  275. /* DMA selection */
  276. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_DMASEL_ALL);
  277. /* Use external clock for external arbiter */
  278. if (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB))
  279. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_PCICLKEN_ALL);
  280. printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
  281. txx9_pcode_str,
  282. (cpuclk + 500000) / 1000000,
  283. (txx9_master_clock + 500000) / 1000000,
  284. (__u32)____raw_readq(&tx4938_ccfgptr->crir),
  285. (unsigned long long)____raw_readq(&tx4938_ccfgptr->ccfg),
  286. (unsigned long long)____raw_readq(&tx4938_ccfgptr->pcfg));
  287. printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str);
  288. for (i = 0; i < 4; i++) {
  289. unsigned long long cr = tx4938_sdramcptr->cr[i];
  290. unsigned long ram_base, ram_size;
  291. if (!((unsigned long)cr & 0x00000400))
  292. continue; /* disabled */
  293. ram_base = (unsigned long)(cr >> 49) << 21;
  294. ram_size = ((unsigned long)(cr >> 33) + 1) << 21;
  295. if (ram_base >= 0x20000000)
  296. continue; /* high memory (ignore) */
  297. printk(" CR%d:%016Lx", i, cr);
  298. tx4938_sdram_resource[i].name = "SDRAM";
  299. tx4938_sdram_resource[i].start = ram_base;
  300. tx4938_sdram_resource[i].end = ram_base + ram_size - 1;
  301. tx4938_sdram_resource[i].flags = IORESOURCE_MEM;
  302. request_resource(&iomem_resource, &tx4938_sdram_resource[i]);
  303. }
  304. printk(" TR:%09Lx\n", tx4938_sdramcptr->tr);
  305. /* SRAM */
  306. if (tx4938_sramcptr->cr & 1) {
  307. unsigned int size = 0x800;
  308. unsigned long base =
  309. (tx4938_sramcptr->cr >> (39-11)) & ~(size - 1);
  310. tx4938_sram_resource.name = "SRAM";
  311. tx4938_sram_resource.start = base;
  312. tx4938_sram_resource.end = base + size - 1;
  313. tx4938_sram_resource.flags = IORESOURCE_MEM;
  314. request_resource(&iomem_resource, &tx4938_sram_resource);
  315. }
  316. /* TMR */
  317. for (i = 0; i < TX4938_NR_TMR; i++)
  318. txx9_tmr_init(TX4938_TMR_REG(i) & 0xfffffffffULL);
  319. /* enable DMA */
  320. for (i = 0; i < 2; i++)
  321. ____raw_writeq(TX4938_DMA_MCR_MSTEN,
  322. (void __iomem *)(TX4938_DMA_REG(i) + 0x50));
  323. /* PIO */
  324. __raw_writel(0, &tx4938_pioptr->maskcpu);
  325. __raw_writel(0, &tx4938_pioptr->maskext);
  326. #ifdef CONFIG_PCI
  327. txx9_alloc_pci_controller(&txx9_primary_pcic, 0, 0, 0, 0);
  328. #endif
  329. }
  330. static void __init rbtx4938_time_init(void)
  331. {
  332. mips_hpt_frequency = txx9_cpu_clock / 2;
  333. if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_TINTDIS)
  334. txx9_clockevent_init(TX4938_TMR_REG(0) & 0xfffffffffULL,
  335. TXX9_IRQ_BASE + TX4938_IR_TMR(0),
  336. txx9_gbus_clock / 2);
  337. }
  338. static void __init rbtx4938_mem_setup(void)
  339. {
  340. unsigned long long pcfg;
  341. char *argptr;
  342. iomem_resource.end = 0xffffffff; /* 4GB */
  343. if (txx9_master_clock == 0)
  344. txx9_master_clock = 25000000; /* 25MHz */
  345. tx4938_board_setup();
  346. #ifndef CONFIG_PCI
  347. set_io_port_base(RBTX4938_ETHER_BASE);
  348. #endif
  349. #ifdef CONFIG_SERIAL_TXX9
  350. {
  351. extern int early_serial_txx9_setup(struct uart_port *port);
  352. int i;
  353. struct uart_port req;
  354. for(i = 0; i < 2; i++) {
  355. memset(&req, 0, sizeof(req));
  356. req.line = i;
  357. req.iotype = UPIO_MEM;
  358. req.membase = (char *)(0xff1ff300 + i * 0x100);
  359. req.mapbase = 0xff1ff300 + i * 0x100;
  360. req.irq = RBTX4938_IRQ_IRC_SIO(i);
  361. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  362. req.uartclk = 50000000;
  363. early_serial_txx9_setup(&req);
  364. }
  365. }
  366. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  367. argptr = prom_getcmdline();
  368. if (strstr(argptr, "console=") == NULL) {
  369. strcat(argptr, " console=ttyS0,38400");
  370. }
  371. #endif
  372. #endif
  373. #ifdef CONFIG_TOSHIBA_RBTX4938_MPLEX_PIO58_61
  374. printk("PIOSEL: disabling both ata and nand selection\n");
  375. local_irq_disable();
  376. txx9_clear64(&tx4938_ccfgptr->pcfg,
  377. TX4938_PCFG_NDF_SEL | TX4938_PCFG_ATA_SEL);
  378. #endif
  379. #ifdef CONFIG_TOSHIBA_RBTX4938_MPLEX_NAND
  380. printk("PIOSEL: enabling nand selection\n");
  381. txx9_set64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_NDF_SEL);
  382. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_ATA_SEL);
  383. #endif
  384. #ifdef CONFIG_TOSHIBA_RBTX4938_MPLEX_ATA
  385. printk("PIOSEL: enabling ata selection\n");
  386. txx9_set64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_ATA_SEL);
  387. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_NDF_SEL);
  388. #endif
  389. #ifdef CONFIG_IP_PNP
  390. argptr = prom_getcmdline();
  391. if (strstr(argptr, "ip=") == NULL) {
  392. strcat(argptr, " ip=any");
  393. }
  394. #endif
  395. #ifdef CONFIG_FB
  396. {
  397. conswitchp = &dummy_con;
  398. }
  399. #endif
  400. rbtx4938_spi_setup();
  401. pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg); /* updated */
  402. /* fixup piosel */
  403. if ((pcfg & (TX4938_PCFG_ATA_SEL | TX4938_PCFG_NDF_SEL)) ==
  404. TX4938_PCFG_ATA_SEL)
  405. writeb((readb(rbtx4938_piosel_addr) & 0x03) | 0x04,
  406. rbtx4938_piosel_addr);
  407. else if ((pcfg & (TX4938_PCFG_ATA_SEL | TX4938_PCFG_NDF_SEL)) ==
  408. TX4938_PCFG_NDF_SEL)
  409. writeb((readb(rbtx4938_piosel_addr) & 0x03) | 0x08,
  410. rbtx4938_piosel_addr);
  411. else
  412. writeb(readb(rbtx4938_piosel_addr) & ~(0x08 | 0x04),
  413. rbtx4938_piosel_addr);
  414. rbtx4938_fpga_resource.name = "FPGA Registers";
  415. rbtx4938_fpga_resource.start = CPHYSADDR(RBTX4938_FPGA_REG_ADDR);
  416. rbtx4938_fpga_resource.end = CPHYSADDR(RBTX4938_FPGA_REG_ADDR) + 0xffff;
  417. rbtx4938_fpga_resource.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  418. if (request_resource(&iomem_resource, &rbtx4938_fpga_resource))
  419. printk("request resource for fpga failed\n");
  420. _machine_restart = rbtx4938_machine_restart;
  421. _machine_halt = rbtx4938_machine_halt;
  422. pm_power_off = rbtx4938_machine_power_off;
  423. writeb(0xff, rbtx4938_led_addr);
  424. printk(KERN_INFO "RBTX4938 --- FPGA(Rev %02x) DIPSW:%02x,%02x\n",
  425. readb(rbtx4938_fpga_rev_addr),
  426. readb(rbtx4938_dipsw_addr), readb(rbtx4938_bdipsw_addr));
  427. }
  428. static int __init rbtx4938_ne_init(void)
  429. {
  430. struct resource res[] = {
  431. {
  432. .start = RBTX4938_RTL_8019_BASE,
  433. .end = RBTX4938_RTL_8019_BASE + 0x20 - 1,
  434. .flags = IORESOURCE_IO,
  435. }, {
  436. .start = RBTX4938_RTL_8019_IRQ,
  437. .flags = IORESOURCE_IRQ,
  438. }
  439. };
  440. struct platform_device *dev =
  441. platform_device_register_simple("ne", -1,
  442. res, ARRAY_SIZE(res));
  443. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  444. }
  445. /* GPIO support */
  446. int gpio_to_irq(unsigned gpio)
  447. {
  448. return -EINVAL;
  449. }
  450. int irq_to_gpio(unsigned irq)
  451. {
  452. return -EINVAL;
  453. }
  454. static DEFINE_SPINLOCK(rbtx4938_spi_gpio_lock);
  455. static void rbtx4938_spi_gpio_set(struct gpio_chip *chip, unsigned int offset,
  456. int value)
  457. {
  458. u8 val;
  459. unsigned long flags;
  460. spin_lock_irqsave(&rbtx4938_spi_gpio_lock, flags);
  461. val = readb(rbtx4938_spics_addr);
  462. if (value)
  463. val |= 1 << offset;
  464. else
  465. val &= ~(1 << offset);
  466. writeb(val, rbtx4938_spics_addr);
  467. mmiowb();
  468. spin_unlock_irqrestore(&rbtx4938_spi_gpio_lock, flags);
  469. }
  470. static int rbtx4938_spi_gpio_dir_out(struct gpio_chip *chip,
  471. unsigned int offset, int value)
  472. {
  473. rbtx4938_spi_gpio_set(chip, offset, value);
  474. return 0;
  475. }
  476. static struct gpio_chip rbtx4938_spi_gpio_chip = {
  477. .set = rbtx4938_spi_gpio_set,
  478. .direction_output = rbtx4938_spi_gpio_dir_out,
  479. .label = "RBTX4938-SPICS",
  480. .base = 16,
  481. .ngpio = 3,
  482. };
  483. /* SPI support */
  484. static void __init txx9_spi_init(unsigned long base, int irq)
  485. {
  486. struct resource res[] = {
  487. {
  488. .start = base,
  489. .end = base + 0x20 - 1,
  490. .flags = IORESOURCE_MEM,
  491. }, {
  492. .start = irq,
  493. .flags = IORESOURCE_IRQ,
  494. },
  495. };
  496. platform_device_register_simple("spi_txx9", 0,
  497. res, ARRAY_SIZE(res));
  498. }
  499. static int __init rbtx4938_spi_init(void)
  500. {
  501. struct spi_board_info srtc_info = {
  502. .modalias = "rtc-rs5c348",
  503. .max_speed_hz = 1000000, /* 1.0Mbps @ Vdd 2.0V */
  504. .bus_num = 0,
  505. .chip_select = 16 + SRTC_CS,
  506. /* Mode 1 (High-Active, Shift-Then-Sample), High Avtive CS */
  507. .mode = SPI_MODE_1 | SPI_CS_HIGH,
  508. };
  509. spi_register_board_info(&srtc_info, 1);
  510. spi_eeprom_register(SEEPROM1_CS);
  511. spi_eeprom_register(16 + SEEPROM2_CS);
  512. spi_eeprom_register(16 + SEEPROM3_CS);
  513. gpio_request(16 + SRTC_CS, "rtc-rs5c348");
  514. gpio_direction_output(16 + SRTC_CS, 0);
  515. gpio_request(SEEPROM1_CS, "seeprom1");
  516. gpio_direction_output(SEEPROM1_CS, 1);
  517. gpio_request(16 + SEEPROM2_CS, "seeprom2");
  518. gpio_direction_output(16 + SEEPROM2_CS, 1);
  519. gpio_request(16 + SEEPROM3_CS, "seeprom3");
  520. gpio_direction_output(16 + SEEPROM3_CS, 1);
  521. txx9_spi_init(TX4938_SPI_REG & 0xfffffffffULL, RBTX4938_IRQ_IRC_SPI);
  522. return 0;
  523. }
  524. static void __init rbtx4938_arch_init(void)
  525. {
  526. txx9_gpio_init(TX4938_PIO_REG & 0xfffffffffULL, 0, 16);
  527. gpiochip_add(&rbtx4938_spi_gpio_chip);
  528. rbtx4938_pci_setup();
  529. rbtx4938_spi_init();
  530. }
  531. /* Watchdog support */
  532. static int __init txx9_wdt_init(unsigned long base)
  533. {
  534. struct resource res = {
  535. .start = base,
  536. .end = base + 0x100 - 1,
  537. .flags = IORESOURCE_MEM,
  538. };
  539. struct platform_device *dev =
  540. platform_device_register_simple("txx9wdt", -1, &res, 1);
  541. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  542. }
  543. static int __init rbtx4938_wdt_init(void)
  544. {
  545. return txx9_wdt_init(TX4938_TMR_REG(2) & 0xfffffffffULL);
  546. }
  547. static void __init rbtx4938_device_init(void)
  548. {
  549. rbtx4938_ethaddr_init();
  550. rbtx4938_ne_init();
  551. rbtx4938_wdt_init();
  552. }
  553. struct txx9_board_vec rbtx4938_vec __initdata = {
  554. .type = MACH_TOSHIBA_RBTX4938,
  555. .system = "Toshiba RBTX4938",
  556. .prom_init = rbtx4938_prom_init,
  557. .mem_setup = rbtx4938_mem_setup,
  558. .irq_setup = rbtx4938_irq_setup,
  559. .time_init = rbtx4938_time_init,
  560. .device_init = rbtx4938_device_init,
  561. .arch_init = rbtx4938_arch_init,
  562. #ifdef CONFIG_PCI
  563. .pci_map_irq = rbtx4938_pci_map_irq,
  564. #endif
  565. };