mpc8377_rdb.dts 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * MPC8377E RDB Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8377rdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. pci1 = &pci1;
  23. pci2 = &pci2;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8377@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>;
  32. i-cache-line-size = <32>;
  33. d-cache-size = <32768>;
  34. i-cache-size = <32768>;
  35. timebase-frequency = <0>;
  36. bus-frequency = <0>;
  37. clock-frequency = <0>;
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x10000000>; // 256MB at 0
  43. };
  44. localbus@e0005000 {
  45. #address-cells = <2>;
  46. #size-cells = <1>;
  47. compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus";
  48. reg = <0xe0005000 0x1000>;
  49. interrupts = <77 0x8>;
  50. interrupt-parent = <&ipic>;
  51. // CS0 and CS1 are swapped when
  52. // booting from nand, but the
  53. // addresses are the same.
  54. ranges = <0x0 0x0 0xfe000000 0x00800000
  55. 0x1 0x0 0xe0600000 0x00008000
  56. 0x2 0x0 0xf0000000 0x00020000
  57. 0x3 0x0 0xfa000000 0x00008000>;
  58. flash@0,0 {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "cfi-flash";
  62. reg = <0x0 0x0 0x800000>;
  63. bank-width = <2>;
  64. device-width = <1>;
  65. };
  66. nand@1,0 {
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. compatible = "fsl,mpc8377-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <0x1 0x0 0x8000>;
  72. u-boot@0 {
  73. reg = <0x0 0x100000>;
  74. read-only;
  75. };
  76. kernel@100000 {
  77. reg = <0x100000 0x300000>;
  78. };
  79. fs@400000 {
  80. reg = <0x400000 0x1c00000>;
  81. };
  82. };
  83. };
  84. immr@e0000000 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. device_type = "soc";
  88. compatible = "simple-bus";
  89. ranges = <0x0 0xe0000000 0x00100000>;
  90. reg = <0xe0000000 0x00000200>;
  91. bus-frequency = <0>;
  92. wdt@200 {
  93. device_type = "watchdog";
  94. compatible = "mpc83xx_wdt";
  95. reg = <0x200 0x100>;
  96. };
  97. gpio1: gpio-controller@c00 {
  98. #gpio-cells = <2>;
  99. compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
  100. reg = <0xc00 0x100>;
  101. interrupts = <74 0x8>;
  102. interrupt-parent = <&ipic>;
  103. gpio-controller;
  104. };
  105. gpio2: gpio-controller@d00 {
  106. #gpio-cells = <2>;
  107. compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
  108. reg = <0xd00 0x100>;
  109. interrupts = <75 0x8>;
  110. interrupt-parent = <&ipic>;
  111. gpio-controller;
  112. };
  113. i2c@3000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. cell-index = <0>;
  117. compatible = "fsl-i2c";
  118. reg = <0x3000 0x100>;
  119. interrupts = <14 0x8>;
  120. interrupt-parent = <&ipic>;
  121. dfsrr;
  122. dtt@48 {
  123. compatible = "national,lm75";
  124. reg = <0x48>;
  125. };
  126. at24@50 {
  127. compatible = "at24,24c256";
  128. reg = <0x50>;
  129. };
  130. rtc@68 {
  131. compatible = "dallas,ds1339";
  132. reg = <0x68>;
  133. };
  134. mcu_pio: mcu@a {
  135. #gpio-cells = <2>;
  136. compatible = "fsl,mc9s08qg8-mpc8377erdb",
  137. "fsl,mcu-mpc8349emitx";
  138. reg = <0x0a>;
  139. gpio-controller;
  140. };
  141. };
  142. i2c@3100 {
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. cell-index = <1>;
  146. compatible = "fsl-i2c";
  147. reg = <0x3100 0x100>;
  148. interrupts = <15 0x8>;
  149. interrupt-parent = <&ipic>;
  150. dfsrr;
  151. };
  152. spi@7000 {
  153. cell-index = <0>;
  154. compatible = "fsl,spi";
  155. reg = <0x7000 0x1000>;
  156. interrupts = <16 0x8>;
  157. interrupt-parent = <&ipic>;
  158. mode = "cpu";
  159. };
  160. dma@82a8 {
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. compatible = "fsl,mpc8377-dma", "fsl,elo-dma";
  164. reg = <0x82a8 4>;
  165. ranges = <0 0x8100 0x1a8>;
  166. interrupt-parent = <&ipic>;
  167. interrupts = <71 8>;
  168. cell-index = <0>;
  169. dma-channel@0 {
  170. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  171. reg = <0 0x80>;
  172. cell-index = <0>;
  173. interrupt-parent = <&ipic>;
  174. interrupts = <71 8>;
  175. };
  176. dma-channel@80 {
  177. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  178. reg = <0x80 0x80>;
  179. cell-index = <1>;
  180. interrupt-parent = <&ipic>;
  181. interrupts = <71 8>;
  182. };
  183. dma-channel@100 {
  184. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  185. reg = <0x100 0x80>;
  186. cell-index = <2>;
  187. interrupt-parent = <&ipic>;
  188. interrupts = <71 8>;
  189. };
  190. dma-channel@180 {
  191. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  192. reg = <0x180 0x28>;
  193. cell-index = <3>;
  194. interrupt-parent = <&ipic>;
  195. interrupts = <71 8>;
  196. };
  197. };
  198. usb@23000 {
  199. compatible = "fsl-usb2-dr";
  200. reg = <0x23000 0x1000>;
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. interrupt-parent = <&ipic>;
  204. interrupts = <38 0x8>;
  205. phy_type = "ulpi";
  206. };
  207. mdio@24520 {
  208. #address-cells = <1>;
  209. #size-cells = <0>;
  210. compatible = "fsl,gianfar-mdio";
  211. reg = <0x24520 0x20>;
  212. phy2: ethernet-phy@2 {
  213. interrupt-parent = <&ipic>;
  214. interrupts = <17 0x8>;
  215. reg = <0x2>;
  216. device_type = "ethernet-phy";
  217. };
  218. tbi0: tbi-phy@11 {
  219. reg = <0x11>;
  220. device_type = "tbi-phy";
  221. };
  222. };
  223. mdio@25520 {
  224. #address-cells = <1>;
  225. #size-cells = <0>;
  226. compatible = "fsl,gianfar-tbi";
  227. reg = <0x25520 0x20>;
  228. tbi1: tbi-phy@11 {
  229. reg = <0x11>;
  230. device_type = "tbi-phy";
  231. };
  232. };
  233. enet0: ethernet@24000 {
  234. cell-index = <0>;
  235. device_type = "network";
  236. model = "eTSEC";
  237. compatible = "gianfar";
  238. reg = <0x24000 0x1000>;
  239. local-mac-address = [ 00 00 00 00 00 00 ];
  240. interrupts = <32 0x8 33 0x8 34 0x8>;
  241. phy-connection-type = "mii";
  242. interrupt-parent = <&ipic>;
  243. tbi-handle = <&tbi0>;
  244. phy-handle = <&phy2>;
  245. };
  246. enet1: ethernet@25000 {
  247. cell-index = <1>;
  248. device_type = "network";
  249. model = "eTSEC";
  250. compatible = "gianfar";
  251. reg = <0x25000 0x1000>;
  252. local-mac-address = [ 00 00 00 00 00 00 ];
  253. interrupts = <35 0x8 36 0x8 37 0x8>;
  254. phy-connection-type = "mii";
  255. interrupt-parent = <&ipic>;
  256. fixed-link = <1 1 1000 0 0>;
  257. tbi-handle = <&tbi1>;
  258. };
  259. serial0: serial@4500 {
  260. cell-index = <0>;
  261. device_type = "serial";
  262. compatible = "ns16550";
  263. reg = <0x4500 0x100>;
  264. clock-frequency = <0>;
  265. interrupts = <9 0x8>;
  266. interrupt-parent = <&ipic>;
  267. };
  268. serial1: serial@4600 {
  269. cell-index = <1>;
  270. device_type = "serial";
  271. compatible = "ns16550";
  272. reg = <0x4600 0x100>;
  273. clock-frequency = <0>;
  274. interrupts = <10 0x8>;
  275. interrupt-parent = <&ipic>;
  276. };
  277. crypto@30000 {
  278. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  279. "fsl,sec2.1", "fsl,sec2.0";
  280. reg = <0x30000 0x10000>;
  281. interrupts = <11 0x8>;
  282. interrupt-parent = <&ipic>;
  283. fsl,num-channels = <4>;
  284. fsl,channel-fifo-len = <24>;
  285. fsl,exec-units-mask = <0x9fe>;
  286. fsl,descriptor-types-mask = <0x3ab0ebf>;
  287. };
  288. sdhci@2e000 {
  289. compatible = "fsl,mpc8377-esdhc", "fsl,mpc8379-esdhc";
  290. reg = <0x2e000 0x1000>;
  291. interrupts = <42 0x8>;
  292. interrupt-parent = <&ipic>;
  293. /* Filled in by U-Boot */
  294. clock-frequency = <0>;
  295. };
  296. sata@18000 {
  297. compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
  298. reg = <0x18000 0x1000>;
  299. interrupts = <44 0x8>;
  300. interrupt-parent = <&ipic>;
  301. };
  302. sata@19000 {
  303. compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
  304. reg = <0x19000 0x1000>;
  305. interrupts = <45 0x8>;
  306. interrupt-parent = <&ipic>;
  307. };
  308. /* IPIC
  309. * interrupts cell = <intr #, sense>
  310. * sense values match linux IORESOURCE_IRQ_* defines:
  311. * sense == 8: Level, low assertion
  312. * sense == 2: Edge, high-to-low change
  313. */
  314. ipic: interrupt-controller@700 {
  315. compatible = "fsl,ipic";
  316. interrupt-controller;
  317. #address-cells = <0>;
  318. #interrupt-cells = <2>;
  319. reg = <0x700 0x100>;
  320. };
  321. };
  322. pci0: pci@e0008500 {
  323. interrupt-map-mask = <0xf800 0 0 7>;
  324. interrupt-map = <
  325. /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
  326. /* IDSEL AD14 IRQ6 inta */
  327. 0x7000 0x0 0x0 0x1 &ipic 22 0x8
  328. /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
  329. 0x7800 0x0 0x0 0x1 &ipic 21 0x8
  330. 0x7800 0x0 0x0 0x2 &ipic 22 0x8
  331. 0x7800 0x0 0x0 0x4 &ipic 23 0x8
  332. /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
  333. 0xE000 0x0 0x0 0x1 &ipic 23 0x8
  334. 0xE000 0x0 0x0 0x2 &ipic 21 0x8
  335. 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
  336. interrupt-parent = <&ipic>;
  337. interrupts = <66 0x8>;
  338. bus-range = <0 0>;
  339. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  340. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  341. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  342. clock-frequency = <66666666>;
  343. #interrupt-cells = <1>;
  344. #size-cells = <2>;
  345. #address-cells = <3>;
  346. reg = <0xe0008500 0x100 /* internal registers */
  347. 0xe0008300 0x8>; /* config space access registers */
  348. compatible = "fsl,mpc8349-pci";
  349. device_type = "pci";
  350. };
  351. pci1: pcie@e0009000 {
  352. #address-cells = <3>;
  353. #size-cells = <2>;
  354. #interrupt-cells = <1>;
  355. device_type = "pci";
  356. compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
  357. reg = <0xe0009000 0x00001000>;
  358. ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
  359. 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
  360. bus-range = <0 255>;
  361. interrupt-map-mask = <0xf800 0 0 7>;
  362. interrupt-map = <0 0 0 1 &ipic 1 8
  363. 0 0 0 2 &ipic 1 8
  364. 0 0 0 3 &ipic 1 8
  365. 0 0 0 4 &ipic 1 8>;
  366. clock-frequency = <0>;
  367. pcie@0 {
  368. #address-cells = <3>;
  369. #size-cells = <2>;
  370. device_type = "pci";
  371. reg = <0 0 0 0 0>;
  372. ranges = <0x02000000 0 0xa8000000
  373. 0x02000000 0 0xa8000000
  374. 0 0x10000000
  375. 0x01000000 0 0x00000000
  376. 0x01000000 0 0x00000000
  377. 0 0x00800000>;
  378. };
  379. };
  380. pci2: pcie@e000a000 {
  381. #address-cells = <3>;
  382. #size-cells = <2>;
  383. #interrupt-cells = <1>;
  384. device_type = "pci";
  385. compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
  386. reg = <0xe000a000 0x00001000>;
  387. ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
  388. 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
  389. bus-range = <0 255>;
  390. interrupt-map-mask = <0xf800 0 0 7>;
  391. interrupt-map = <0 0 0 1 &ipic 2 8
  392. 0 0 0 2 &ipic 2 8
  393. 0 0 0 3 &ipic 2 8
  394. 0 0 0 4 &ipic 2 8>;
  395. clock-frequency = <0>;
  396. pcie@0 {
  397. #address-cells = <3>;
  398. #size-cells = <2>;
  399. device_type = "pci";
  400. reg = <0 0 0 0 0>;
  401. ranges = <0x02000000 0 0xc8000000
  402. 0x02000000 0 0xc8000000
  403. 0 0x10000000
  404. 0x01000000 0 0x00000000
  405. 0x01000000 0 0x00000000
  406. 0 0x00800000>;
  407. };
  408. };
  409. };