mpc8315erdb.dts 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * MPC8315E RDB Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8315erdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. pci1 = &pci1;
  23. pci2 = &pci2;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8315@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>;
  32. i-cache-line-size = <32>;
  33. d-cache-size = <16384>;
  34. i-cache-size = <16384>;
  35. timebase-frequency = <0>; // from bootloader
  36. bus-frequency = <0>; // from bootloader
  37. clock-frequency = <0>; // from bootloader
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x08000000>; // 128MB at 0
  43. };
  44. localbus@e0005000 {
  45. #address-cells = <2>;
  46. #size-cells = <1>;
  47. compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus";
  48. reg = <0xe0005000 0x1000>;
  49. interrupts = <77 0x8>;
  50. interrupt-parent = <&ipic>;
  51. // CS0 and CS1 are swapped when
  52. // booting from nand, but the
  53. // addresses are the same.
  54. ranges = <0x0 0x0 0xfe000000 0x00800000
  55. 0x1 0x0 0xe0600000 0x00002000
  56. 0x2 0x0 0xf0000000 0x00020000
  57. 0x3 0x0 0xfa000000 0x00008000>;
  58. flash@0,0 {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "cfi-flash";
  62. reg = <0x0 0x0 0x800000>;
  63. bank-width = <2>;
  64. device-width = <1>;
  65. };
  66. nand@1,0 {
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. compatible = "fsl,mpc8315-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <0x1 0x0 0x2000>;
  72. u-boot@0 {
  73. reg = <0x0 0x100000>;
  74. read-only;
  75. };
  76. kernel@100000 {
  77. reg = <0x100000 0x300000>;
  78. };
  79. fs@400000 {
  80. reg = <0x400000 0x1c00000>;
  81. };
  82. };
  83. };
  84. immr@e0000000 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. device_type = "soc";
  88. compatible = "fsl,mpc8315-immr", "simple-bus";
  89. ranges = <0 0xe0000000 0x00100000>;
  90. reg = <0xe0000000 0x00000200>;
  91. bus-frequency = <0>;
  92. wdt@200 {
  93. device_type = "watchdog";
  94. compatible = "mpc83xx_wdt";
  95. reg = <0x200 0x100>;
  96. };
  97. i2c@3000 {
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. cell-index = <0>;
  101. compatible = "fsl-i2c";
  102. reg = <0x3000 0x100>;
  103. interrupts = <14 0x8>;
  104. interrupt-parent = <&ipic>;
  105. dfsrr;
  106. rtc@68 {
  107. compatible = "dallas,ds1339";
  108. reg = <0x68>;
  109. };
  110. mcu_pio: mcu@a {
  111. #gpio-cells = <2>;
  112. compatible = "fsl,mc9s08qg8-mpc8315erdb",
  113. "fsl,mcu-mpc8349emitx";
  114. reg = <0x0a>;
  115. gpio-controller;
  116. };
  117. };
  118. spi@7000 {
  119. cell-index = <0>;
  120. compatible = "fsl,spi";
  121. reg = <0x7000 0x1000>;
  122. interrupts = <16 0x8>;
  123. interrupt-parent = <&ipic>;
  124. mode = "cpu";
  125. };
  126. dma@82a8 {
  127. #address-cells = <1>;
  128. #size-cells = <1>;
  129. compatible = "fsl,mpc8315-dma", "fsl,elo-dma";
  130. reg = <0x82a8 4>;
  131. ranges = <0 0x8100 0x1a8>;
  132. interrupt-parent = <&ipic>;
  133. interrupts = <71 8>;
  134. cell-index = <0>;
  135. dma-channel@0 {
  136. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  137. reg = <0 0x80>;
  138. cell-index = <0>;
  139. interrupt-parent = <&ipic>;
  140. interrupts = <71 8>;
  141. };
  142. dma-channel@80 {
  143. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  144. reg = <0x80 0x80>;
  145. cell-index = <1>;
  146. interrupt-parent = <&ipic>;
  147. interrupts = <71 8>;
  148. };
  149. dma-channel@100 {
  150. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  151. reg = <0x100 0x80>;
  152. cell-index = <2>;
  153. interrupt-parent = <&ipic>;
  154. interrupts = <71 8>;
  155. };
  156. dma-channel@180 {
  157. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  158. reg = <0x180 0x28>;
  159. cell-index = <3>;
  160. interrupt-parent = <&ipic>;
  161. interrupts = <71 8>;
  162. };
  163. };
  164. usb@23000 {
  165. compatible = "fsl-usb2-dr";
  166. reg = <0x23000 0x1000>;
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. interrupt-parent = <&ipic>;
  170. interrupts = <38 0x8>;
  171. phy_type = "utmi";
  172. };
  173. mdio@24520 {
  174. #address-cells = <1>;
  175. #size-cells = <0>;
  176. compatible = "fsl,gianfar-mdio";
  177. reg = <0x24520 0x20>;
  178. phy0: ethernet-phy@0 {
  179. interrupt-parent = <&ipic>;
  180. interrupts = <20 0x8>;
  181. reg = <0x0>;
  182. device_type = "ethernet-phy";
  183. };
  184. phy1: ethernet-phy@1 {
  185. interrupt-parent = <&ipic>;
  186. interrupts = <19 0x8>;
  187. reg = <0x1>;
  188. device_type = "ethernet-phy";
  189. };
  190. tbi0: tbi-phy@11 {
  191. reg = <0x11>;
  192. device_type = "tbi-phy";
  193. };
  194. };
  195. mdio@25520 {
  196. #address-cells = <1>;
  197. #size-cells = <0>;
  198. compatible = "fsl,gianfar-tbi";
  199. reg = <0x25520 0x20>;
  200. tbi1: tbi-phy@11 {
  201. reg = <0x11>;
  202. device_type = "tbi-phy";
  203. };
  204. };
  205. enet0: ethernet@24000 {
  206. cell-index = <0>;
  207. device_type = "network";
  208. model = "eTSEC";
  209. compatible = "gianfar";
  210. reg = <0x24000 0x1000>;
  211. local-mac-address = [ 00 00 00 00 00 00 ];
  212. interrupts = <32 0x8 33 0x8 34 0x8>;
  213. interrupt-parent = <&ipic>;
  214. tbi-handle = <&tbi0>;
  215. phy-handle = < &phy0 >;
  216. };
  217. enet1: ethernet@25000 {
  218. cell-index = <1>;
  219. device_type = "network";
  220. model = "eTSEC";
  221. compatible = "gianfar";
  222. reg = <0x25000 0x1000>;
  223. local-mac-address = [ 00 00 00 00 00 00 ];
  224. interrupts = <35 0x8 36 0x8 37 0x8>;
  225. interrupt-parent = <&ipic>;
  226. tbi-handle = <&tbi1>;
  227. phy-handle = < &phy1 >;
  228. };
  229. serial0: serial@4500 {
  230. cell-index = <0>;
  231. device_type = "serial";
  232. compatible = "ns16550";
  233. reg = <0x4500 0x100>;
  234. clock-frequency = <133333333>;
  235. interrupts = <9 0x8>;
  236. interrupt-parent = <&ipic>;
  237. };
  238. serial1: serial@4600 {
  239. cell-index = <1>;
  240. device_type = "serial";
  241. compatible = "ns16550";
  242. reg = <0x4600 0x100>;
  243. clock-frequency = <133333333>;
  244. interrupts = <10 0x8>;
  245. interrupt-parent = <&ipic>;
  246. };
  247. crypto@30000 {
  248. compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
  249. "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
  250. "fsl,sec2.0";
  251. reg = <0x30000 0x10000>;
  252. interrupts = <11 0x8>;
  253. interrupt-parent = <&ipic>;
  254. fsl,num-channels = <4>;
  255. fsl,channel-fifo-len = <24>;
  256. fsl,exec-units-mask = <0x97c>;
  257. fsl,descriptor-types-mask = <0x3ab0abf>;
  258. };
  259. sata@18000 {
  260. compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
  261. reg = <0x18000 0x1000>;
  262. cell-index = <1>;
  263. interrupts = <44 0x8>;
  264. interrupt-parent = <&ipic>;
  265. };
  266. sata@19000 {
  267. compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
  268. reg = <0x19000 0x1000>;
  269. cell-index = <2>;
  270. interrupts = <45 0x8>;
  271. interrupt-parent = <&ipic>;
  272. };
  273. /* IPIC
  274. * interrupts cell = <intr #, sense>
  275. * sense values match linux IORESOURCE_IRQ_* defines:
  276. * sense == 8: Level, low assertion
  277. * sense == 2: Edge, high-to-low change
  278. */
  279. ipic: interrupt-controller@700 {
  280. interrupt-controller;
  281. #address-cells = <0>;
  282. #interrupt-cells = <2>;
  283. reg = <0x700 0x100>;
  284. device_type = "ipic";
  285. };
  286. };
  287. pci0: pci@e0008500 {
  288. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  289. interrupt-map = <
  290. /* IDSEL 0x0E -mini PCI */
  291. 0x7000 0x0 0x0 0x1 &ipic 18 0x8
  292. 0x7000 0x0 0x0 0x2 &ipic 18 0x8
  293. 0x7000 0x0 0x0 0x3 &ipic 18 0x8
  294. 0x7000 0x0 0x0 0x4 &ipic 18 0x8
  295. /* IDSEL 0x0F -mini PCI */
  296. 0x7800 0x0 0x0 0x1 &ipic 17 0x8
  297. 0x7800 0x0 0x0 0x2 &ipic 17 0x8
  298. 0x7800 0x0 0x0 0x3 &ipic 17 0x8
  299. 0x7800 0x0 0x0 0x4 &ipic 17 0x8
  300. /* IDSEL 0x10 - PCI slot */
  301. 0x8000 0x0 0x0 0x1 &ipic 48 0x8
  302. 0x8000 0x0 0x0 0x2 &ipic 17 0x8
  303. 0x8000 0x0 0x0 0x3 &ipic 48 0x8
  304. 0x8000 0x0 0x0 0x4 &ipic 17 0x8>;
  305. interrupt-parent = <&ipic>;
  306. interrupts = <66 0x8>;
  307. bus-range = <0x0 0x0>;
  308. ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
  309. 0x42000000 0 0x80000000 0x80000000 0 0x10000000
  310. 0x01000000 0 0x00000000 0xe0300000 0 0x00100000>;
  311. clock-frequency = <66666666>;
  312. #interrupt-cells = <1>;
  313. #size-cells = <2>;
  314. #address-cells = <3>;
  315. reg = <0xe0008500 0x100 /* internal registers */
  316. 0xe0008300 0x8>; /* config space access registers */
  317. compatible = "fsl,mpc8349-pci";
  318. device_type = "pci";
  319. };
  320. pci1: pcie@e0009000 {
  321. #address-cells = <3>;
  322. #size-cells = <2>;
  323. #interrupt-cells = <1>;
  324. device_type = "pci";
  325. compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
  326. reg = <0xe0009000 0x00001000>;
  327. ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
  328. 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>;
  329. bus-range = <0 255>;
  330. interrupt-map-mask = <0xf800 0 0 7>;
  331. interrupt-map = <0 0 0 1 &ipic 1 8
  332. 0 0 0 2 &ipic 1 8
  333. 0 0 0 3 &ipic 1 8
  334. 0 0 0 4 &ipic 1 8>;
  335. clock-frequency = <0>;
  336. pcie@0 {
  337. #address-cells = <3>;
  338. #size-cells = <2>;
  339. device_type = "pci";
  340. reg = <0 0 0 0 0>;
  341. ranges = <0x02000000 0 0xa0000000
  342. 0x02000000 0 0xa0000000
  343. 0 0x10000000
  344. 0x01000000 0 0x00000000
  345. 0x01000000 0 0x00000000
  346. 0 0x00800000>;
  347. };
  348. };
  349. pci2: pcie@e000a000 {
  350. #address-cells = <3>;
  351. #size-cells = <2>;
  352. #interrupt-cells = <1>;
  353. device_type = "pci";
  354. compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
  355. reg = <0xe000a000 0x00001000>;
  356. ranges = <0x02000000 0 0xc0000000 0xc0000000 0 0x10000000
  357. 0x01000000 0 0x00000000 0xd1000000 0 0x00800000>;
  358. bus-range = <0 255>;
  359. interrupt-map-mask = <0xf800 0 0 7>;
  360. interrupt-map = <0 0 0 1 &ipic 2 8
  361. 0 0 0 2 &ipic 2 8
  362. 0 0 0 3 &ipic 2 8
  363. 0 0 0 4 &ipic 2 8>;
  364. clock-frequency = <0>;
  365. pcie@0 {
  366. #address-cells = <3>;
  367. #size-cells = <2>;
  368. device_type = "pci";
  369. reg = <0 0 0 0 0>;
  370. ranges = <0x02000000 0 0xc0000000
  371. 0x02000000 0 0xc0000000
  372. 0 0x10000000
  373. 0x01000000 0 0x00000000
  374. 0x01000000 0 0x00000000
  375. 0 0x00800000>;
  376. };
  377. };
  378. };