Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_USE_CMPXCHG_LOCKREF
  9. select ARCH_WANT_IPC_PARSE_VERSION
  10. select BUILDTIME_EXTABLE_SORT if MMU
  11. select CLONE_BACKWARDS
  12. select CPU_PM if (SUSPEND || CPU_IDLE)
  13. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  14. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  15. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  16. select GENERIC_IDLE_POLL_SETUP
  17. select GENERIC_IRQ_PROBE
  18. select GENERIC_IRQ_SHOW
  19. select GENERIC_PCI_IOMAP
  20. select GENERIC_SCHED_CLOCK
  21. select GENERIC_SMP_IDLE_THREAD
  22. select GENERIC_STRNCPY_FROM_USER
  23. select GENERIC_STRNLEN_USER
  24. select HARDIRQS_SW_RESEND
  25. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  26. select HAVE_ARCH_KGDB
  27. select HAVE_ARCH_SECCOMP_FILTER
  28. select HAVE_ARCH_TRACEHOOK
  29. select HAVE_BPF_JIT
  30. select HAVE_CONTEXT_TRACKING
  31. select HAVE_C_RECORDMCOUNT
  32. select HAVE_DEBUG_KMEMLEAK
  33. select HAVE_DMA_API_DEBUG
  34. select HAVE_DMA_ATTRS
  35. select HAVE_DMA_CONTIGUOUS if MMU
  36. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  37. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  38. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  39. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  40. select HAVE_GENERIC_DMA_COHERENT
  41. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  42. select HAVE_IDE if PCI || ISA || PCMCIA
  43. select HAVE_IRQ_TIME_ACCOUNTING
  44. select HAVE_KERNEL_GZIP
  45. select HAVE_KERNEL_LZ4
  46. select HAVE_KERNEL_LZMA
  47. select HAVE_KERNEL_LZO
  48. select HAVE_KERNEL_XZ
  49. select HAVE_KPROBES if !XIP_KERNEL
  50. select HAVE_KRETPROBES if (HAVE_KPROBES)
  51. select HAVE_MEMBLOCK
  52. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  53. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  54. select HAVE_PERF_EVENTS
  55. select HAVE_PERF_REGS
  56. select HAVE_PERF_USER_STACK_DUMP
  57. select HAVE_REGS_AND_STACK_ACCESS_API
  58. select HAVE_SYSCALL_TRACEPOINTS
  59. select HAVE_UID16
  60. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  61. select IRQ_FORCED_THREADING
  62. select KTIME_SCALAR
  63. select MODULES_USE_ELF_REL
  64. select OLD_SIGACTION
  65. select OLD_SIGSUSPEND3
  66. select PERF_USE_VMALLOC
  67. select RTC_LIB
  68. select SYS_SUPPORTS_APM_EMULATION
  69. # Above selects are sorted alphabetically; please add new ones
  70. # according to that. Thanks.
  71. help
  72. The ARM series is a line of low-power-consumption RISC chip designs
  73. licensed by ARM Ltd and targeted at embedded applications and
  74. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  75. manufactured, but legacy ARM-based PC hardware remains popular in
  76. Europe. There is an ARM Linux project with a web page at
  77. <http://www.arm.linux.org.uk/>.
  78. config ARM_HAS_SG_CHAIN
  79. bool
  80. config NEED_SG_DMA_LENGTH
  81. bool
  82. config ARM_DMA_USE_IOMMU
  83. bool
  84. select ARM_HAS_SG_CHAIN
  85. select NEED_SG_DMA_LENGTH
  86. if ARM_DMA_USE_IOMMU
  87. config ARM_DMA_IOMMU_ALIGNMENT
  88. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  89. range 4 9
  90. default 8
  91. help
  92. DMA mapping framework by default aligns all buffers to the smallest
  93. PAGE_SIZE order which is greater than or equal to the requested buffer
  94. size. This works well for buffers up to a few hundreds kilobytes, but
  95. for larger buffers it just a waste of address space. Drivers which has
  96. relatively small addressing window (like 64Mib) might run out of
  97. virtual space with just a few allocations.
  98. With this parameter you can specify the maximum PAGE_SIZE order for
  99. DMA IOMMU buffers. Larger buffers will be aligned only to this
  100. specified order. The order is expressed as a power of two multiplied
  101. by the PAGE_SIZE.
  102. endif
  103. config HAVE_PWM
  104. bool
  105. config MIGHT_HAVE_PCI
  106. bool
  107. config SYS_SUPPORTS_APM_EMULATION
  108. bool
  109. config HAVE_TCM
  110. bool
  111. select GENERIC_ALLOCATOR
  112. config HAVE_PROC_CPU
  113. bool
  114. config NO_IOPORT
  115. bool
  116. config EISA
  117. bool
  118. ---help---
  119. The Extended Industry Standard Architecture (EISA) bus was
  120. developed as an open alternative to the IBM MicroChannel bus.
  121. The EISA bus provided some of the features of the IBM MicroChannel
  122. bus while maintaining backward compatibility with cards made for
  123. the older ISA bus. The EISA bus saw limited use between 1988 and
  124. 1995 when it was made obsolete by the PCI bus.
  125. Say Y here if you are building a kernel for an EISA-based machine.
  126. Otherwise, say N.
  127. config SBUS
  128. bool
  129. config STACKTRACE_SUPPORT
  130. bool
  131. default y
  132. config HAVE_LATENCYTOP_SUPPORT
  133. bool
  134. depends on !SMP
  135. default y
  136. config LOCKDEP_SUPPORT
  137. bool
  138. default y
  139. config TRACE_IRQFLAGS_SUPPORT
  140. bool
  141. default y
  142. config RWSEM_GENERIC_SPINLOCK
  143. bool
  144. default y
  145. config RWSEM_XCHGADD_ALGORITHM
  146. bool
  147. config ARCH_HAS_ILOG2_U32
  148. bool
  149. config ARCH_HAS_ILOG2_U64
  150. bool
  151. config ARCH_HAS_CPUFREQ
  152. bool
  153. help
  154. Internal node to signify that the ARCH has CPUFREQ support
  155. and that the relevant menu configurations are displayed for
  156. it.
  157. config ARCH_HAS_BANDGAP
  158. bool
  159. config GENERIC_HWEIGHT
  160. bool
  161. default y
  162. config GENERIC_CALIBRATE_DELAY
  163. bool
  164. default y
  165. config ARCH_MAY_HAVE_PC_FDC
  166. bool
  167. config ZONE_DMA
  168. bool
  169. config NEED_DMA_MAP_STATE
  170. def_bool y
  171. config ARCH_HAS_DMA_SET_COHERENT_MASK
  172. bool
  173. config GENERIC_ISA_DMA
  174. bool
  175. config FIQ
  176. bool
  177. config NEED_RET_TO_USER
  178. bool
  179. config ARCH_MTD_XIP
  180. bool
  181. config VECTORS_BASE
  182. hex
  183. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  184. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  185. default 0x00000000
  186. help
  187. The base address of exception vectors. This must be two pages
  188. in size.
  189. config ARM_PATCH_PHYS_VIRT
  190. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  191. default y
  192. depends on !XIP_KERNEL && MMU
  193. depends on !ARCH_REALVIEW || !SPARSEMEM
  194. help
  195. Patch phys-to-virt and virt-to-phys translation functions at
  196. boot and module load time according to the position of the
  197. kernel in system memory.
  198. This can only be used with non-XIP MMU kernels where the base
  199. of physical memory is at a 16MB boundary.
  200. Only disable this option if you know that you do not require
  201. this feature (eg, building a kernel for a single machine) and
  202. you need to shrink the kernel to the minimal size.
  203. config NEED_MACH_GPIO_H
  204. bool
  205. help
  206. Select this when mach/gpio.h is required to provide special
  207. definitions for this platform. The need for mach/gpio.h should
  208. be avoided when possible.
  209. config NEED_MACH_IO_H
  210. bool
  211. help
  212. Select this when mach/io.h is required to provide special
  213. definitions for this platform. The need for mach/io.h should
  214. be avoided when possible.
  215. config NEED_MACH_MEMORY_H
  216. bool
  217. help
  218. Select this when mach/memory.h is required to provide special
  219. definitions for this platform. The need for mach/memory.h should
  220. be avoided when possible.
  221. config PHYS_OFFSET
  222. hex "Physical address of main memory" if MMU
  223. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  224. default DRAM_BASE if !MMU
  225. help
  226. Please provide the physical address corresponding to the
  227. location of main memory in your system.
  228. config GENERIC_BUG
  229. def_bool y
  230. depends on BUG
  231. source "init/Kconfig"
  232. source "kernel/Kconfig.freezer"
  233. menu "System Type"
  234. config MMU
  235. bool "MMU-based Paged Memory Management Support"
  236. default y
  237. help
  238. Select if you want MMU-based virtualised addressing space
  239. support by paged memory management. If unsure, say 'Y'.
  240. #
  241. # The "ARM system type" choice list is ordered alphabetically by option
  242. # text. Please add new entries in the option alphabetic order.
  243. #
  244. choice
  245. prompt "ARM system type"
  246. default ARCH_VERSATILE if !MMU
  247. default ARCH_MULTIPLATFORM if MMU
  248. config ARCH_MULTIPLATFORM
  249. bool "Allow multiple platforms to be selected"
  250. depends on MMU
  251. select ARM_PATCH_PHYS_VIRT
  252. select AUTO_ZRELADDR
  253. select COMMON_CLK
  254. select MULTI_IRQ_HANDLER
  255. select SPARSE_IRQ
  256. select USE_OF
  257. config ARCH_INTEGRATOR
  258. bool "ARM Ltd. Integrator family"
  259. select ARCH_HAS_CPUFREQ
  260. select ARM_AMBA
  261. select COMMON_CLK
  262. select COMMON_CLK_VERSATILE
  263. select GENERIC_CLOCKEVENTS
  264. select HAVE_TCM
  265. select ICST
  266. select MULTI_IRQ_HANDLER
  267. select NEED_MACH_MEMORY_H
  268. select PLAT_VERSATILE
  269. select SPARSE_IRQ
  270. select USE_OF
  271. select VERSATILE_FPGA_IRQ
  272. help
  273. Support for ARM's Integrator platform.
  274. config ARCH_REALVIEW
  275. bool "ARM Ltd. RealView family"
  276. select ARCH_WANT_OPTIONAL_GPIOLIB
  277. select ARM_AMBA
  278. select ARM_TIMER_SP804
  279. select COMMON_CLK
  280. select COMMON_CLK_VERSATILE
  281. select GENERIC_CLOCKEVENTS
  282. select GPIO_PL061 if GPIOLIB
  283. select ICST
  284. select NEED_MACH_MEMORY_H
  285. select PLAT_VERSATILE
  286. select PLAT_VERSATILE_CLCD
  287. help
  288. This enables support for ARM Ltd RealView boards.
  289. config ARCH_VERSATILE
  290. bool "ARM Ltd. Versatile family"
  291. select ARCH_WANT_OPTIONAL_GPIOLIB
  292. select ARM_AMBA
  293. select ARM_TIMER_SP804
  294. select ARM_VIC
  295. select CLKDEV_LOOKUP
  296. select GENERIC_CLOCKEVENTS
  297. select HAVE_MACH_CLKDEV
  298. select ICST
  299. select PLAT_VERSATILE
  300. select PLAT_VERSATILE_CLCD
  301. select PLAT_VERSATILE_CLOCK
  302. select VERSATILE_FPGA_IRQ
  303. help
  304. This enables support for ARM Ltd Versatile board.
  305. config ARCH_AT91
  306. bool "Atmel AT91"
  307. select ARCH_REQUIRE_GPIOLIB
  308. select CLKDEV_LOOKUP
  309. select IRQ_DOMAIN
  310. select NEED_MACH_GPIO_H
  311. select NEED_MACH_IO_H if PCCARD
  312. select PINCTRL
  313. select PINCTRL_AT91 if USE_OF
  314. help
  315. This enables support for systems based on Atmel
  316. AT91RM9200 and AT91SAM9* processors.
  317. config ARCH_CLPS711X
  318. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  319. select ARCH_REQUIRE_GPIOLIB
  320. select AUTO_ZRELADDR
  321. select CLKSRC_MMIO
  322. select COMMON_CLK
  323. select CPU_ARM720T
  324. select GENERIC_CLOCKEVENTS
  325. select MFD_SYSCON
  326. select MULTI_IRQ_HANDLER
  327. select SPARSE_IRQ
  328. help
  329. Support for Cirrus Logic 711x/721x/731x based boards.
  330. config ARCH_GEMINI
  331. bool "Cortina Systems Gemini"
  332. select ARCH_REQUIRE_GPIOLIB
  333. select CLKSRC_MMIO
  334. select CPU_FA526
  335. select GENERIC_CLOCKEVENTS
  336. help
  337. Support for the Cortina Systems Gemini family SoCs
  338. config ARCH_EBSA110
  339. bool "EBSA-110"
  340. select ARCH_USES_GETTIMEOFFSET
  341. select CPU_SA110
  342. select ISA
  343. select NEED_MACH_IO_H
  344. select NEED_MACH_MEMORY_H
  345. select NO_IOPORT
  346. help
  347. This is an evaluation board for the StrongARM processor available
  348. from Digital. It has limited hardware on-board, including an
  349. Ethernet interface, two PCMCIA sockets, two serial ports and a
  350. parallel port.
  351. config ARCH_EP93XX
  352. bool "EP93xx-based"
  353. select ARCH_HAS_HOLES_MEMORYMODEL
  354. select ARCH_REQUIRE_GPIOLIB
  355. select ARCH_USES_GETTIMEOFFSET
  356. select ARM_AMBA
  357. select ARM_VIC
  358. select CLKDEV_LOOKUP
  359. select CPU_ARM920T
  360. select NEED_MACH_MEMORY_H
  361. help
  362. This enables support for the Cirrus EP93xx series of CPUs.
  363. config ARCH_FOOTBRIDGE
  364. bool "FootBridge"
  365. select CPU_SA110
  366. select FOOTBRIDGE
  367. select GENERIC_CLOCKEVENTS
  368. select HAVE_IDE
  369. select NEED_MACH_IO_H if !MMU
  370. select NEED_MACH_MEMORY_H
  371. help
  372. Support for systems based on the DC21285 companion chip
  373. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  374. config ARCH_NETX
  375. bool "Hilscher NetX based"
  376. select ARM_VIC
  377. select CLKSRC_MMIO
  378. select CPU_ARM926T
  379. select GENERIC_CLOCKEVENTS
  380. help
  381. This enables support for systems based on the Hilscher NetX Soc
  382. config ARCH_IOP13XX
  383. bool "IOP13xx-based"
  384. depends on MMU
  385. select CPU_XSC3
  386. select NEED_MACH_MEMORY_H
  387. select NEED_RET_TO_USER
  388. select PCI
  389. select PLAT_IOP
  390. select VMSPLIT_1G
  391. help
  392. Support for Intel's IOP13XX (XScale) family of processors.
  393. config ARCH_IOP32X
  394. bool "IOP32x-based"
  395. depends on MMU
  396. select ARCH_REQUIRE_GPIOLIB
  397. select CPU_XSCALE
  398. select GPIO_IOP
  399. select NEED_RET_TO_USER
  400. select PCI
  401. select PLAT_IOP
  402. help
  403. Support for Intel's 80219 and IOP32X (XScale) family of
  404. processors.
  405. config ARCH_IOP33X
  406. bool "IOP33x-based"
  407. depends on MMU
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CPU_XSCALE
  410. select GPIO_IOP
  411. select NEED_RET_TO_USER
  412. select PCI
  413. select PLAT_IOP
  414. help
  415. Support for Intel's IOP33X (XScale) family of processors.
  416. config ARCH_IXP4XX
  417. bool "IXP4xx-based"
  418. depends on MMU
  419. select ARCH_HAS_DMA_SET_COHERENT_MASK
  420. select ARCH_SUPPORTS_BIG_ENDIAN
  421. select ARCH_REQUIRE_GPIOLIB
  422. select CLKSRC_MMIO
  423. select CPU_XSCALE
  424. select DMABOUNCE if PCI
  425. select GENERIC_CLOCKEVENTS
  426. select MIGHT_HAVE_PCI
  427. select NEED_MACH_IO_H
  428. select USB_EHCI_BIG_ENDIAN_DESC
  429. select USB_EHCI_BIG_ENDIAN_MMIO
  430. help
  431. Support for Intel's IXP4XX (XScale) family of processors.
  432. config ARCH_DOVE
  433. bool "Marvell Dove"
  434. select ARCH_REQUIRE_GPIOLIB
  435. select CPU_PJ4
  436. select GENERIC_CLOCKEVENTS
  437. select MIGHT_HAVE_PCI
  438. select MVEBU_MBUS
  439. select PINCTRL
  440. select PINCTRL_DOVE
  441. select PLAT_ORION_LEGACY
  442. select USB_ARCH_HAS_EHCI
  443. help
  444. Support for the Marvell Dove SoC 88AP510
  445. config ARCH_KIRKWOOD
  446. bool "Marvell Kirkwood"
  447. select ARCH_HAS_CPUFREQ
  448. select ARCH_REQUIRE_GPIOLIB
  449. select CPU_FEROCEON
  450. select GENERIC_CLOCKEVENTS
  451. select MVEBU_MBUS
  452. select PCI
  453. select PCI_QUIRKS
  454. select PINCTRL
  455. select PINCTRL_KIRKWOOD
  456. select PLAT_ORION_LEGACY
  457. help
  458. Support for the following Marvell Kirkwood series SoCs:
  459. 88F6180, 88F6192 and 88F6281.
  460. config ARCH_MV78XX0
  461. bool "Marvell MV78xx0"
  462. select ARCH_REQUIRE_GPIOLIB
  463. select CPU_FEROCEON
  464. select GENERIC_CLOCKEVENTS
  465. select MVEBU_MBUS
  466. select PCI
  467. select PLAT_ORION_LEGACY
  468. help
  469. Support for the following Marvell MV78xx0 series SoCs:
  470. MV781x0, MV782x0.
  471. config ARCH_ORION5X
  472. bool "Marvell Orion"
  473. depends on MMU
  474. select ARCH_REQUIRE_GPIOLIB
  475. select CPU_FEROCEON
  476. select GENERIC_CLOCKEVENTS
  477. select MVEBU_MBUS
  478. select PCI
  479. select PLAT_ORION_LEGACY
  480. help
  481. Support for the following Marvell Orion 5x series SoCs:
  482. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  483. Orion-2 (5281), Orion-1-90 (6183).
  484. config ARCH_MMP
  485. bool "Marvell PXA168/910/MMP2"
  486. depends on MMU
  487. select ARCH_REQUIRE_GPIOLIB
  488. select CLKDEV_LOOKUP
  489. select GENERIC_ALLOCATOR
  490. select GENERIC_CLOCKEVENTS
  491. select GPIO_PXA
  492. select IRQ_DOMAIN
  493. select MULTI_IRQ_HANDLER
  494. select PINCTRL
  495. select PLAT_PXA
  496. select SPARSE_IRQ
  497. help
  498. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  499. config ARCH_KS8695
  500. bool "Micrel/Kendin KS8695"
  501. select ARCH_REQUIRE_GPIOLIB
  502. select CLKSRC_MMIO
  503. select CPU_ARM922T
  504. select GENERIC_CLOCKEVENTS
  505. select NEED_MACH_MEMORY_H
  506. help
  507. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  508. System-on-Chip devices.
  509. config ARCH_W90X900
  510. bool "Nuvoton W90X900 CPU"
  511. select ARCH_REQUIRE_GPIOLIB
  512. select CLKDEV_LOOKUP
  513. select CLKSRC_MMIO
  514. select CPU_ARM926T
  515. select GENERIC_CLOCKEVENTS
  516. help
  517. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  518. At present, the w90x900 has been renamed nuc900, regarding
  519. the ARM series product line, you can login the following
  520. link address to know more.
  521. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  522. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  523. config ARCH_LPC32XX
  524. bool "NXP LPC32XX"
  525. select ARCH_REQUIRE_GPIOLIB
  526. select ARM_AMBA
  527. select CLKDEV_LOOKUP
  528. select CLKSRC_MMIO
  529. select CPU_ARM926T
  530. select GENERIC_CLOCKEVENTS
  531. select HAVE_IDE
  532. select HAVE_PWM
  533. select USB_ARCH_HAS_OHCI
  534. select USE_OF
  535. help
  536. Support for the NXP LPC32XX family of processors
  537. config ARCH_PXA
  538. bool "PXA2xx/PXA3xx-based"
  539. depends on MMU
  540. select ARCH_HAS_CPUFREQ
  541. select ARCH_MTD_XIP
  542. select ARCH_REQUIRE_GPIOLIB
  543. select ARM_CPU_SUSPEND if PM
  544. select AUTO_ZRELADDR
  545. select CLKDEV_LOOKUP
  546. select CLKSRC_MMIO
  547. select GENERIC_CLOCKEVENTS
  548. select GPIO_PXA
  549. select HAVE_IDE
  550. select MULTI_IRQ_HANDLER
  551. select PLAT_PXA
  552. select SPARSE_IRQ
  553. help
  554. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  555. config ARCH_MSM
  556. bool "Qualcomm MSM"
  557. select ARCH_REQUIRE_GPIOLIB
  558. select CLKSRC_OF if OF
  559. select COMMON_CLK
  560. select GENERIC_CLOCKEVENTS
  561. help
  562. Support for Qualcomm MSM/QSD based systems. This runs on the
  563. apps processor of the MSM/QSD and depends on a shared memory
  564. interface to the modem processor which runs the baseband
  565. stack and controls some vital subsystems
  566. (clock and power control, etc).
  567. config ARCH_SHMOBILE
  568. bool "Renesas SH-Mobile / R-Mobile"
  569. select ARM_PATCH_PHYS_VIRT
  570. select CLKDEV_LOOKUP
  571. select GENERIC_CLOCKEVENTS
  572. select HAVE_ARM_SCU if SMP
  573. select HAVE_ARM_TWD if SMP
  574. select HAVE_MACH_CLKDEV
  575. select HAVE_SMP
  576. select MIGHT_HAVE_CACHE_L2X0
  577. select MULTI_IRQ_HANDLER
  578. select NO_IOPORT
  579. select PINCTRL
  580. select PM_GENERIC_DOMAINS if PM
  581. select SPARSE_IRQ
  582. help
  583. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  584. config ARCH_RPC
  585. bool "RiscPC"
  586. select ARCH_ACORN
  587. select ARCH_MAY_HAVE_PC_FDC
  588. select ARCH_SPARSEMEM_ENABLE
  589. select ARCH_USES_GETTIMEOFFSET
  590. select FIQ
  591. select HAVE_IDE
  592. select HAVE_PATA_PLATFORM
  593. select ISA_DMA_API
  594. select NEED_MACH_IO_H
  595. select NEED_MACH_MEMORY_H
  596. select NO_IOPORT
  597. select VIRT_TO_BUS
  598. help
  599. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  600. CD-ROM interface, serial and parallel port, and the floppy drive.
  601. config ARCH_SA1100
  602. bool "SA1100-based"
  603. select ARCH_HAS_CPUFREQ
  604. select ARCH_MTD_XIP
  605. select ARCH_REQUIRE_GPIOLIB
  606. select ARCH_SPARSEMEM_ENABLE
  607. select CLKDEV_LOOKUP
  608. select CLKSRC_MMIO
  609. select CPU_FREQ
  610. select CPU_SA1100
  611. select GENERIC_CLOCKEVENTS
  612. select HAVE_IDE
  613. select ISA
  614. select NEED_MACH_MEMORY_H
  615. select SPARSE_IRQ
  616. help
  617. Support for StrongARM 11x0 based boards.
  618. config ARCH_S3C24XX
  619. bool "Samsung S3C24XX SoCs"
  620. select ARCH_HAS_CPUFREQ
  621. select ARCH_REQUIRE_GPIOLIB
  622. select CLKDEV_LOOKUP
  623. select CLKSRC_SAMSUNG_PWM
  624. select GENERIC_CLOCKEVENTS
  625. select GPIO_SAMSUNG
  626. select HAVE_S3C2410_I2C if I2C
  627. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  628. select HAVE_S3C_RTC if RTC_CLASS
  629. select MULTI_IRQ_HANDLER
  630. select NEED_MACH_GPIO_H
  631. select NEED_MACH_IO_H
  632. select SAMSUNG_ATAGS
  633. help
  634. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  635. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  636. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  637. Samsung SMDK2410 development board (and derivatives).
  638. config ARCH_S3C64XX
  639. bool "Samsung S3C64XX"
  640. select ARCH_HAS_CPUFREQ
  641. select ARCH_REQUIRE_GPIOLIB
  642. select ARM_VIC
  643. select CLKDEV_LOOKUP
  644. select CLKSRC_SAMSUNG_PWM
  645. select COMMON_CLK
  646. select CPU_V6
  647. select GENERIC_CLOCKEVENTS
  648. select GPIO_SAMSUNG
  649. select HAVE_S3C2410_I2C if I2C
  650. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  651. select HAVE_TCM
  652. select NEED_MACH_GPIO_H
  653. select NO_IOPORT
  654. select PLAT_SAMSUNG
  655. select PM_GENERIC_DOMAINS
  656. select S3C_DEV_NAND
  657. select S3C_GPIO_TRACK
  658. select SAMSUNG_ATAGS
  659. select SAMSUNG_GPIOLIB_4BIT
  660. select SAMSUNG_WAKEMASK
  661. select SAMSUNG_WDT_RESET
  662. select USB_ARCH_HAS_OHCI
  663. help
  664. Samsung S3C64XX series based systems
  665. config ARCH_S5P64X0
  666. bool "Samsung S5P6440 S5P6450"
  667. select CLKDEV_LOOKUP
  668. select CLKSRC_SAMSUNG_PWM
  669. select CPU_V6
  670. select GENERIC_CLOCKEVENTS
  671. select GPIO_SAMSUNG
  672. select HAVE_S3C2410_I2C if I2C
  673. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  674. select HAVE_S3C_RTC if RTC_CLASS
  675. select NEED_MACH_GPIO_H
  676. select SAMSUNG_ATAGS
  677. select SAMSUNG_WDT_RESET
  678. help
  679. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  680. SMDK6450.
  681. config ARCH_S5PC100
  682. bool "Samsung S5PC100"
  683. select ARCH_REQUIRE_GPIOLIB
  684. select CLKDEV_LOOKUP
  685. select CLKSRC_SAMSUNG_PWM
  686. select CPU_V7
  687. select GENERIC_CLOCKEVENTS
  688. select GPIO_SAMSUNG
  689. select HAVE_S3C2410_I2C if I2C
  690. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  691. select HAVE_S3C_RTC if RTC_CLASS
  692. select NEED_MACH_GPIO_H
  693. select SAMSUNG_ATAGS
  694. select SAMSUNG_WDT_RESET
  695. help
  696. Samsung S5PC100 series based systems
  697. config ARCH_S5PV210
  698. bool "Samsung S5PV210/S5PC110"
  699. select ARCH_HAS_CPUFREQ
  700. select ARCH_HAS_HOLES_MEMORYMODEL
  701. select ARCH_SPARSEMEM_ENABLE
  702. select CLKDEV_LOOKUP
  703. select CLKSRC_SAMSUNG_PWM
  704. select CPU_V7
  705. select GENERIC_CLOCKEVENTS
  706. select GPIO_SAMSUNG
  707. select HAVE_S3C2410_I2C if I2C
  708. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  709. select HAVE_S3C_RTC if RTC_CLASS
  710. select NEED_MACH_GPIO_H
  711. select NEED_MACH_MEMORY_H
  712. select SAMSUNG_ATAGS
  713. help
  714. Samsung S5PV210/S5PC110 series based systems
  715. config ARCH_EXYNOS
  716. bool "Samsung EXYNOS"
  717. select ARCH_HAS_CPUFREQ
  718. select ARCH_HAS_HOLES_MEMORYMODEL
  719. select ARCH_REQUIRE_GPIOLIB
  720. select ARCH_SPARSEMEM_ENABLE
  721. select ARM_GIC
  722. select COMMON_CLK
  723. select CPU_V7
  724. select GENERIC_CLOCKEVENTS
  725. select HAVE_S3C2410_I2C if I2C
  726. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  727. select HAVE_S3C_RTC if RTC_CLASS
  728. select NEED_MACH_MEMORY_H
  729. select SPARSE_IRQ
  730. select USE_OF
  731. help
  732. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  733. config ARCH_DAVINCI
  734. bool "TI DaVinci"
  735. select ARCH_HAS_HOLES_MEMORYMODEL
  736. select ARCH_REQUIRE_GPIOLIB
  737. select CLKDEV_LOOKUP
  738. select GENERIC_ALLOCATOR
  739. select GENERIC_CLOCKEVENTS
  740. select GENERIC_IRQ_CHIP
  741. select HAVE_IDE
  742. select TI_PRIV_EDMA
  743. select USE_OF
  744. select ZONE_DMA
  745. help
  746. Support for TI's DaVinci platform.
  747. config ARCH_OMAP1
  748. bool "TI OMAP1"
  749. depends on MMU
  750. select ARCH_HAS_CPUFREQ
  751. select ARCH_HAS_HOLES_MEMORYMODEL
  752. select ARCH_OMAP
  753. select ARCH_REQUIRE_GPIOLIB
  754. select CLKDEV_LOOKUP
  755. select CLKSRC_MMIO
  756. select GENERIC_CLOCKEVENTS
  757. select GENERIC_IRQ_CHIP
  758. select HAVE_IDE
  759. select IRQ_DOMAIN
  760. select NEED_MACH_IO_H if PCCARD
  761. select NEED_MACH_MEMORY_H
  762. help
  763. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  764. endchoice
  765. menu "Multiple platform selection"
  766. depends on ARCH_MULTIPLATFORM
  767. comment "CPU Core family selection"
  768. config ARCH_MULTI_V4T
  769. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  770. depends on !ARCH_MULTI_V6_V7
  771. select ARCH_MULTI_V4_V5
  772. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  773. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  774. CPU_ARM925T || CPU_ARM940T)
  775. config ARCH_MULTI_V5
  776. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  777. depends on !ARCH_MULTI_V6_V7
  778. select ARCH_MULTI_V4_V5
  779. select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
  780. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  781. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  782. config ARCH_MULTI_V4_V5
  783. bool
  784. config ARCH_MULTI_V6
  785. bool "ARMv6 based platforms (ARM11)"
  786. select ARCH_MULTI_V6_V7
  787. select CPU_V6
  788. config ARCH_MULTI_V7
  789. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  790. default y
  791. select ARCH_MULTI_V6_V7
  792. select CPU_V7
  793. config ARCH_MULTI_V6_V7
  794. bool
  795. config ARCH_MULTI_CPU_AUTO
  796. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  797. select ARCH_MULTI_V5
  798. endmenu
  799. #
  800. # This is sorted alphabetically by mach-* pathname. However, plat-*
  801. # Kconfigs may be included either alphabetically (according to the
  802. # plat- suffix) or along side the corresponding mach-* source.
  803. #
  804. source "arch/arm/mach-mvebu/Kconfig"
  805. source "arch/arm/mach-at91/Kconfig"
  806. source "arch/arm/mach-bcm/Kconfig"
  807. source "arch/arm/mach-bcm2835/Kconfig"
  808. source "arch/arm/mach-clps711x/Kconfig"
  809. source "arch/arm/mach-cns3xxx/Kconfig"
  810. source "arch/arm/mach-davinci/Kconfig"
  811. source "arch/arm/mach-dove/Kconfig"
  812. source "arch/arm/mach-ep93xx/Kconfig"
  813. source "arch/arm/mach-footbridge/Kconfig"
  814. source "arch/arm/mach-gemini/Kconfig"
  815. source "arch/arm/mach-highbank/Kconfig"
  816. source "arch/arm/mach-integrator/Kconfig"
  817. source "arch/arm/mach-iop32x/Kconfig"
  818. source "arch/arm/mach-iop33x/Kconfig"
  819. source "arch/arm/mach-iop13xx/Kconfig"
  820. source "arch/arm/mach-ixp4xx/Kconfig"
  821. source "arch/arm/mach-keystone/Kconfig"
  822. source "arch/arm/mach-kirkwood/Kconfig"
  823. source "arch/arm/mach-ks8695/Kconfig"
  824. source "arch/arm/mach-msm/Kconfig"
  825. source "arch/arm/mach-mv78xx0/Kconfig"
  826. source "arch/arm/mach-imx/Kconfig"
  827. source "arch/arm/mach-mxs/Kconfig"
  828. source "arch/arm/mach-netx/Kconfig"
  829. source "arch/arm/mach-nomadik/Kconfig"
  830. source "arch/arm/mach-nspire/Kconfig"
  831. source "arch/arm/plat-omap/Kconfig"
  832. source "arch/arm/mach-omap1/Kconfig"
  833. source "arch/arm/mach-omap2/Kconfig"
  834. source "arch/arm/mach-orion5x/Kconfig"
  835. source "arch/arm/mach-picoxcell/Kconfig"
  836. source "arch/arm/mach-pxa/Kconfig"
  837. source "arch/arm/plat-pxa/Kconfig"
  838. source "arch/arm/mach-mmp/Kconfig"
  839. source "arch/arm/mach-realview/Kconfig"
  840. source "arch/arm/mach-rockchip/Kconfig"
  841. source "arch/arm/mach-sa1100/Kconfig"
  842. source "arch/arm/plat-samsung/Kconfig"
  843. source "arch/arm/mach-socfpga/Kconfig"
  844. source "arch/arm/mach-spear/Kconfig"
  845. source "arch/arm/mach-sti/Kconfig"
  846. source "arch/arm/mach-s3c24xx/Kconfig"
  847. source "arch/arm/mach-s3c64xx/Kconfig"
  848. source "arch/arm/mach-s5p64x0/Kconfig"
  849. source "arch/arm/mach-s5pc100/Kconfig"
  850. source "arch/arm/mach-s5pv210/Kconfig"
  851. source "arch/arm/mach-exynos/Kconfig"
  852. source "arch/arm/mach-shmobile/Kconfig"
  853. source "arch/arm/mach-sunxi/Kconfig"
  854. source "arch/arm/mach-prima2/Kconfig"
  855. source "arch/arm/mach-tegra/Kconfig"
  856. source "arch/arm/mach-u300/Kconfig"
  857. source "arch/arm/mach-ux500/Kconfig"
  858. source "arch/arm/mach-versatile/Kconfig"
  859. source "arch/arm/mach-vexpress/Kconfig"
  860. source "arch/arm/plat-versatile/Kconfig"
  861. source "arch/arm/mach-virt/Kconfig"
  862. source "arch/arm/mach-vt8500/Kconfig"
  863. source "arch/arm/mach-w90x900/Kconfig"
  864. source "arch/arm/mach-zynq/Kconfig"
  865. # Definitions to make life easier
  866. config ARCH_ACORN
  867. bool
  868. config PLAT_IOP
  869. bool
  870. select GENERIC_CLOCKEVENTS
  871. config PLAT_ORION
  872. bool
  873. select CLKSRC_MMIO
  874. select COMMON_CLK
  875. select GENERIC_IRQ_CHIP
  876. select IRQ_DOMAIN
  877. config PLAT_ORION_LEGACY
  878. bool
  879. select PLAT_ORION
  880. config PLAT_PXA
  881. bool
  882. config PLAT_VERSATILE
  883. bool
  884. config ARM_TIMER_SP804
  885. bool
  886. select CLKSRC_MMIO
  887. select CLKSRC_OF if OF
  888. source arch/arm/mm/Kconfig
  889. config ARM_NR_BANKS
  890. int
  891. default 16 if ARCH_EP93XX
  892. default 8
  893. config IWMMXT
  894. bool "Enable iWMMXt support" if !CPU_PJ4
  895. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  896. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  897. help
  898. Enable support for iWMMXt context switching at run time if
  899. running on a CPU that supports it.
  900. config MULTI_IRQ_HANDLER
  901. bool
  902. help
  903. Allow each machine to specify it's own IRQ handler at run time.
  904. if !MMU
  905. source "arch/arm/Kconfig-nommu"
  906. endif
  907. config PJ4B_ERRATA_4742
  908. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  909. depends on CPU_PJ4B && MACH_ARMADA_370
  910. default y
  911. help
  912. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  913. Event (WFE) IDLE states, a specific timing sensitivity exists between
  914. the retiring WFI/WFE instructions and the newly issued subsequent
  915. instructions. This sensitivity can result in a CPU hang scenario.
  916. Workaround:
  917. The software must insert either a Data Synchronization Barrier (DSB)
  918. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  919. instruction
  920. config ARM_ERRATA_326103
  921. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  922. depends on CPU_V6
  923. help
  924. Executing a SWP instruction to read-only memory does not set bit 11
  925. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  926. treat the access as a read, preventing a COW from occurring and
  927. causing the faulting task to livelock.
  928. config ARM_ERRATA_411920
  929. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  930. depends on CPU_V6 || CPU_V6K
  931. help
  932. Invalidation of the Instruction Cache operation can
  933. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  934. It does not affect the MPCore. This option enables the ARM Ltd.
  935. recommended workaround.
  936. config ARM_ERRATA_430973
  937. bool "ARM errata: Stale prediction on replaced interworking branch"
  938. depends on CPU_V7
  939. help
  940. This option enables the workaround for the 430973 Cortex-A8
  941. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  942. interworking branch is replaced with another code sequence at the
  943. same virtual address, whether due to self-modifying code or virtual
  944. to physical address re-mapping, Cortex-A8 does not recover from the
  945. stale interworking branch prediction. This results in Cortex-A8
  946. executing the new code sequence in the incorrect ARM or Thumb state.
  947. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  948. and also flushes the branch target cache at every context switch.
  949. Note that setting specific bits in the ACTLR register may not be
  950. available in non-secure mode.
  951. config ARM_ERRATA_458693
  952. bool "ARM errata: Processor deadlock when a false hazard is created"
  953. depends on CPU_V7
  954. depends on !ARCH_MULTIPLATFORM
  955. help
  956. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  957. erratum. For very specific sequences of memory operations, it is
  958. possible for a hazard condition intended for a cache line to instead
  959. be incorrectly associated with a different cache line. This false
  960. hazard might then cause a processor deadlock. The workaround enables
  961. the L1 caching of the NEON accesses and disables the PLD instruction
  962. in the ACTLR register. Note that setting specific bits in the ACTLR
  963. register may not be available in non-secure mode.
  964. config ARM_ERRATA_460075
  965. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  966. depends on CPU_V7
  967. depends on !ARCH_MULTIPLATFORM
  968. help
  969. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  970. erratum. Any asynchronous access to the L2 cache may encounter a
  971. situation in which recent store transactions to the L2 cache are lost
  972. and overwritten with stale memory contents from external memory. The
  973. workaround disables the write-allocate mode for the L2 cache via the
  974. ACTLR register. Note that setting specific bits in the ACTLR register
  975. may not be available in non-secure mode.
  976. config ARM_ERRATA_742230
  977. bool "ARM errata: DMB operation may be faulty"
  978. depends on CPU_V7 && SMP
  979. depends on !ARCH_MULTIPLATFORM
  980. help
  981. This option enables the workaround for the 742230 Cortex-A9
  982. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  983. between two write operations may not ensure the correct visibility
  984. ordering of the two writes. This workaround sets a specific bit in
  985. the diagnostic register of the Cortex-A9 which causes the DMB
  986. instruction to behave as a DSB, ensuring the correct behaviour of
  987. the two writes.
  988. config ARM_ERRATA_742231
  989. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  990. depends on CPU_V7 && SMP
  991. depends on !ARCH_MULTIPLATFORM
  992. help
  993. This option enables the workaround for the 742231 Cortex-A9
  994. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  995. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  996. accessing some data located in the same cache line, may get corrupted
  997. data due to bad handling of the address hazard when the line gets
  998. replaced from one of the CPUs at the same time as another CPU is
  999. accessing it. This workaround sets specific bits in the diagnostic
  1000. register of the Cortex-A9 which reduces the linefill issuing
  1001. capabilities of the processor.
  1002. config PL310_ERRATA_588369
  1003. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1004. depends on CACHE_L2X0
  1005. help
  1006. The PL310 L2 cache controller implements three types of Clean &
  1007. Invalidate maintenance operations: by Physical Address
  1008. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1009. They are architecturally defined to behave as the execution of a
  1010. clean operation followed immediately by an invalidate operation,
  1011. both performing to the same memory location. This functionality
  1012. is not correctly implemented in PL310 as clean lines are not
  1013. invalidated as a result of these operations.
  1014. config ARM_ERRATA_643719
  1015. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1016. depends on CPU_V7 && SMP
  1017. help
  1018. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1019. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1020. register returns zero when it should return one. The workaround
  1021. corrects this value, ensuring cache maintenance operations which use
  1022. it behave as intended and avoiding data corruption.
  1023. config ARM_ERRATA_720789
  1024. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1025. depends on CPU_V7
  1026. help
  1027. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1028. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1029. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1030. As a consequence of this erratum, some TLB entries which should be
  1031. invalidated are not, resulting in an incoherency in the system page
  1032. tables. The workaround changes the TLB flushing routines to invalidate
  1033. entries regardless of the ASID.
  1034. config PL310_ERRATA_727915
  1035. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1036. depends on CACHE_L2X0
  1037. help
  1038. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1039. operation (offset 0x7FC). This operation runs in background so that
  1040. PL310 can handle normal accesses while it is in progress. Under very
  1041. rare circumstances, due to this erratum, write data can be lost when
  1042. PL310 treats a cacheable write transaction during a Clean &
  1043. Invalidate by Way operation.
  1044. config ARM_ERRATA_743622
  1045. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1046. depends on CPU_V7
  1047. depends on !ARCH_MULTIPLATFORM
  1048. help
  1049. This option enables the workaround for the 743622 Cortex-A9
  1050. (r2p*) erratum. Under very rare conditions, a faulty
  1051. optimisation in the Cortex-A9 Store Buffer may lead to data
  1052. corruption. This workaround sets a specific bit in the diagnostic
  1053. register of the Cortex-A9 which disables the Store Buffer
  1054. optimisation, preventing the defect from occurring. This has no
  1055. visible impact on the overall performance or power consumption of the
  1056. processor.
  1057. config ARM_ERRATA_751472
  1058. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1059. depends on CPU_V7
  1060. depends on !ARCH_MULTIPLATFORM
  1061. help
  1062. This option enables the workaround for the 751472 Cortex-A9 (prior
  1063. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1064. completion of a following broadcasted operation if the second
  1065. operation is received by a CPU before the ICIALLUIS has completed,
  1066. potentially leading to corrupted entries in the cache or TLB.
  1067. config PL310_ERRATA_753970
  1068. bool "PL310 errata: cache sync operation may be faulty"
  1069. depends on CACHE_PL310
  1070. help
  1071. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1072. Under some condition the effect of cache sync operation on
  1073. the store buffer still remains when the operation completes.
  1074. This means that the store buffer is always asked to drain and
  1075. this prevents it from merging any further writes. The workaround
  1076. is to replace the normal offset of cache sync operation (0x730)
  1077. by another offset targeting an unmapped PL310 register 0x740.
  1078. This has the same effect as the cache sync operation: store buffer
  1079. drain and waiting for all buffers empty.
  1080. config ARM_ERRATA_754322
  1081. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1082. depends on CPU_V7
  1083. help
  1084. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1085. r3p*) erratum. A speculative memory access may cause a page table walk
  1086. which starts prior to an ASID switch but completes afterwards. This
  1087. can populate the micro-TLB with a stale entry which may be hit with
  1088. the new ASID. This workaround places two dsb instructions in the mm
  1089. switching code so that no page table walks can cross the ASID switch.
  1090. config ARM_ERRATA_754327
  1091. bool "ARM errata: no automatic Store Buffer drain"
  1092. depends on CPU_V7 && SMP
  1093. help
  1094. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1095. r2p0) erratum. The Store Buffer does not have any automatic draining
  1096. mechanism and therefore a livelock may occur if an external agent
  1097. continuously polls a memory location waiting to observe an update.
  1098. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1099. written polling loops from denying visibility of updates to memory.
  1100. config ARM_ERRATA_364296
  1101. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1102. depends on CPU_V6
  1103. help
  1104. This options enables the workaround for the 364296 ARM1136
  1105. r0p2 erratum (possible cache data corruption with
  1106. hit-under-miss enabled). It sets the undocumented bit 31 in
  1107. the auxiliary control register and the FI bit in the control
  1108. register, thus disabling hit-under-miss without putting the
  1109. processor into full low interrupt latency mode. ARM11MPCore
  1110. is not affected.
  1111. config ARM_ERRATA_764369
  1112. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1113. depends on CPU_V7 && SMP
  1114. help
  1115. This option enables the workaround for erratum 764369
  1116. affecting Cortex-A9 MPCore with two or more processors (all
  1117. current revisions). Under certain timing circumstances, a data
  1118. cache line maintenance operation by MVA targeting an Inner
  1119. Shareable memory region may fail to proceed up to either the
  1120. Point of Coherency or to the Point of Unification of the
  1121. system. This workaround adds a DSB instruction before the
  1122. relevant cache maintenance functions and sets a specific bit
  1123. in the diagnostic control register of the SCU.
  1124. config PL310_ERRATA_769419
  1125. bool "PL310 errata: no automatic Store Buffer drain"
  1126. depends on CACHE_L2X0
  1127. help
  1128. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1129. not automatically drain. This can cause normal, non-cacheable
  1130. writes to be retained when the memory system is idle, leading
  1131. to suboptimal I/O performance for drivers using coherent DMA.
  1132. This option adds a write barrier to the cpu_idle loop so that,
  1133. on systems with an outer cache, the store buffer is drained
  1134. explicitly.
  1135. config ARM_ERRATA_775420
  1136. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1137. depends on CPU_V7
  1138. help
  1139. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1140. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1141. operation aborts with MMU exception, it might cause the processor
  1142. to deadlock. This workaround puts DSB before executing ISB if
  1143. an abort may occur on cache maintenance.
  1144. config ARM_ERRATA_798181
  1145. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1146. depends on CPU_V7 && SMP
  1147. help
  1148. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1149. adequately shooting down all use of the old entries. This
  1150. option enables the Linux kernel workaround for this erratum
  1151. which sends an IPI to the CPUs that are running the same ASID
  1152. as the one being invalidated.
  1153. config ARM_ERRATA_773022
  1154. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1155. depends on CPU_V7
  1156. help
  1157. This option enables the workaround for the 773022 Cortex-A15
  1158. (up to r0p4) erratum. In certain rare sequences of code, the
  1159. loop buffer may deliver incorrect instructions. This
  1160. workaround disables the loop buffer to avoid the erratum.
  1161. endmenu
  1162. source "arch/arm/common/Kconfig"
  1163. menu "Bus support"
  1164. config ARM_AMBA
  1165. bool
  1166. config ISA
  1167. bool
  1168. help
  1169. Find out whether you have ISA slots on your motherboard. ISA is the
  1170. name of a bus system, i.e. the way the CPU talks to the other stuff
  1171. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1172. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1173. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1174. # Select ISA DMA controller support
  1175. config ISA_DMA
  1176. bool
  1177. select ISA_DMA_API
  1178. # Select ISA DMA interface
  1179. config ISA_DMA_API
  1180. bool
  1181. config PCI
  1182. bool "PCI support" if MIGHT_HAVE_PCI
  1183. help
  1184. Find out whether you have a PCI motherboard. PCI is the name of a
  1185. bus system, i.e. the way the CPU talks to the other stuff inside
  1186. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1187. VESA. If you have PCI, say Y, otherwise N.
  1188. config PCI_DOMAINS
  1189. bool
  1190. depends on PCI
  1191. config PCI_NANOENGINE
  1192. bool "BSE nanoEngine PCI support"
  1193. depends on SA1100_NANOENGINE
  1194. help
  1195. Enable PCI on the BSE nanoEngine board.
  1196. config PCI_SYSCALL
  1197. def_bool PCI
  1198. config PCI_HOST_ITE8152
  1199. bool
  1200. depends on PCI && MACH_ARMCORE
  1201. default y
  1202. select DMABOUNCE
  1203. source "drivers/pci/Kconfig"
  1204. source "drivers/pci/pcie/Kconfig"
  1205. source "drivers/pcmcia/Kconfig"
  1206. endmenu
  1207. menu "Kernel Features"
  1208. config HAVE_SMP
  1209. bool
  1210. help
  1211. This option should be selected by machines which have an SMP-
  1212. capable CPU.
  1213. The only effect of this option is to make the SMP-related
  1214. options available to the user for configuration.
  1215. config SMP
  1216. bool "Symmetric Multi-Processing"
  1217. depends on CPU_V6K || CPU_V7
  1218. depends on GENERIC_CLOCKEVENTS
  1219. depends on HAVE_SMP
  1220. depends on MMU || ARM_MPU
  1221. help
  1222. This enables support for systems with more than one CPU. If you have
  1223. a system with only one CPU, like most personal computers, say N. If
  1224. you have a system with more than one CPU, say Y.
  1225. If you say N here, the kernel will run on single and multiprocessor
  1226. machines, but will use only one CPU of a multiprocessor machine. If
  1227. you say Y here, the kernel will run on many, but not all, single
  1228. processor machines. On a single processor machine, the kernel will
  1229. run faster if you say N here.
  1230. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1231. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1232. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1233. If you don't know what to do here, say N.
  1234. config SMP_ON_UP
  1235. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1236. depends on SMP && !XIP_KERNEL && MMU
  1237. default y
  1238. help
  1239. SMP kernels contain instructions which fail on non-SMP processors.
  1240. Enabling this option allows the kernel to modify itself to make
  1241. these instructions safe. Disabling it allows about 1K of space
  1242. savings.
  1243. If you don't know what to do here, say Y.
  1244. config ARM_CPU_TOPOLOGY
  1245. bool "Support cpu topology definition"
  1246. depends on SMP && CPU_V7
  1247. default y
  1248. help
  1249. Support ARM cpu topology definition. The MPIDR register defines
  1250. affinity between processors which is then used to describe the cpu
  1251. topology of an ARM System.
  1252. config SCHED_MC
  1253. bool "Multi-core scheduler support"
  1254. depends on ARM_CPU_TOPOLOGY
  1255. help
  1256. Multi-core scheduler support improves the CPU scheduler's decision
  1257. making when dealing with multi-core CPU chips at a cost of slightly
  1258. increased overhead in some places. If unsure say N here.
  1259. config SCHED_SMT
  1260. bool "SMT scheduler support"
  1261. depends on ARM_CPU_TOPOLOGY
  1262. help
  1263. Improves the CPU scheduler's decision making when dealing with
  1264. MultiThreading at a cost of slightly increased overhead in some
  1265. places. If unsure say N here.
  1266. config HAVE_ARM_SCU
  1267. bool
  1268. help
  1269. This option enables support for the ARM system coherency unit
  1270. config HAVE_ARM_ARCH_TIMER
  1271. bool "Architected timer support"
  1272. depends on CPU_V7
  1273. select ARM_ARCH_TIMER
  1274. help
  1275. This option enables support for the ARM architected timer
  1276. config HAVE_ARM_TWD
  1277. bool
  1278. depends on SMP
  1279. select CLKSRC_OF if OF
  1280. help
  1281. This options enables support for the ARM timer and watchdog unit
  1282. config MCPM
  1283. bool "Multi-Cluster Power Management"
  1284. depends on CPU_V7 && SMP
  1285. help
  1286. This option provides the common power management infrastructure
  1287. for (multi-)cluster based systems, such as big.LITTLE based
  1288. systems.
  1289. config BIG_LITTLE
  1290. bool "big.LITTLE support (Experimental)"
  1291. depends on CPU_V7 && SMP
  1292. select MCPM
  1293. help
  1294. This option enables support selections for the big.LITTLE
  1295. system architecture.
  1296. config BL_SWITCHER
  1297. bool "big.LITTLE switcher support"
  1298. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
  1299. select CPU_PM
  1300. select ARM_CPU_SUSPEND
  1301. help
  1302. The big.LITTLE "switcher" provides the core functionality to
  1303. transparently handle transition between a cluster of A15's
  1304. and a cluster of A7's in a big.LITTLE system.
  1305. config BL_SWITCHER_DUMMY_IF
  1306. tristate "Simple big.LITTLE switcher user interface"
  1307. depends on BL_SWITCHER && DEBUG_KERNEL
  1308. help
  1309. This is a simple and dummy char dev interface to control
  1310. the big.LITTLE switcher core code. It is meant for
  1311. debugging purposes only.
  1312. choice
  1313. prompt "Memory split"
  1314. default VMSPLIT_3G
  1315. help
  1316. Select the desired split between kernel and user memory.
  1317. If you are not absolutely sure what you are doing, leave this
  1318. option alone!
  1319. config VMSPLIT_3G
  1320. bool "3G/1G user/kernel split"
  1321. config VMSPLIT_2G
  1322. bool "2G/2G user/kernel split"
  1323. config VMSPLIT_1G
  1324. bool "1G/3G user/kernel split"
  1325. endchoice
  1326. config PAGE_OFFSET
  1327. hex
  1328. default 0x40000000 if VMSPLIT_1G
  1329. default 0x80000000 if VMSPLIT_2G
  1330. default 0xC0000000
  1331. config NR_CPUS
  1332. int "Maximum number of CPUs (2-32)"
  1333. range 2 32
  1334. depends on SMP
  1335. default "4"
  1336. config HOTPLUG_CPU
  1337. bool "Support for hot-pluggable CPUs"
  1338. depends on SMP
  1339. help
  1340. Say Y here to experiment with turning CPUs off and on. CPUs
  1341. can be controlled through /sys/devices/system/cpu.
  1342. config ARM_PSCI
  1343. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1344. depends on CPU_V7
  1345. help
  1346. Say Y here if you want Linux to communicate with system firmware
  1347. implementing the PSCI specification for CPU-centric power
  1348. management operations described in ARM document number ARM DEN
  1349. 0022A ("Power State Coordination Interface System Software on
  1350. ARM processors").
  1351. # The GPIO number here must be sorted by descending number. In case of
  1352. # a multiplatform kernel, we just want the highest value required by the
  1353. # selected platforms.
  1354. config ARCH_NR_GPIO
  1355. int
  1356. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1357. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
  1358. default 392 if ARCH_U8500
  1359. default 352 if ARCH_VT8500
  1360. default 288 if ARCH_SUNXI
  1361. default 264 if MACH_H4700
  1362. default 0
  1363. help
  1364. Maximum number of GPIOs in the system.
  1365. If unsure, leave the default value.
  1366. source kernel/Kconfig.preempt
  1367. config HZ_FIXED
  1368. int
  1369. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1370. ARCH_S5PV210 || ARCH_EXYNOS4
  1371. default AT91_TIMER_HZ if ARCH_AT91
  1372. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1373. default 0
  1374. choice
  1375. depends on HZ_FIXED = 0
  1376. prompt "Timer frequency"
  1377. config HZ_100
  1378. bool "100 Hz"
  1379. config HZ_200
  1380. bool "200 Hz"
  1381. config HZ_250
  1382. bool "250 Hz"
  1383. config HZ_300
  1384. bool "300 Hz"
  1385. config HZ_500
  1386. bool "500 Hz"
  1387. config HZ_1000
  1388. bool "1000 Hz"
  1389. endchoice
  1390. config HZ
  1391. int
  1392. default HZ_FIXED if HZ_FIXED != 0
  1393. default 100 if HZ_100
  1394. default 200 if HZ_200
  1395. default 250 if HZ_250
  1396. default 300 if HZ_300
  1397. default 500 if HZ_500
  1398. default 1000
  1399. config SCHED_HRTICK
  1400. def_bool HIGH_RES_TIMERS
  1401. config SCHED_HRTICK
  1402. def_bool HIGH_RES_TIMERS
  1403. config THUMB2_KERNEL
  1404. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1405. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1406. default y if CPU_THUMBONLY
  1407. select AEABI
  1408. select ARM_ASM_UNIFIED
  1409. select ARM_UNWIND
  1410. help
  1411. By enabling this option, the kernel will be compiled in
  1412. Thumb-2 mode. A compiler/assembler that understand the unified
  1413. ARM-Thumb syntax is needed.
  1414. If unsure, say N.
  1415. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1416. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1417. depends on THUMB2_KERNEL && MODULES
  1418. default y
  1419. help
  1420. Various binutils versions can resolve Thumb-2 branches to
  1421. locally-defined, preemptible global symbols as short-range "b.n"
  1422. branch instructions.
  1423. This is a problem, because there's no guarantee the final
  1424. destination of the symbol, or any candidate locations for a
  1425. trampoline, are within range of the branch. For this reason, the
  1426. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1427. relocation in modules at all, and it makes little sense to add
  1428. support.
  1429. The symptom is that the kernel fails with an "unsupported
  1430. relocation" error when loading some modules.
  1431. Until fixed tools are available, passing
  1432. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1433. code which hits this problem, at the cost of a bit of extra runtime
  1434. stack usage in some cases.
  1435. The problem is described in more detail at:
  1436. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1437. Only Thumb-2 kernels are affected.
  1438. Unless you are sure your tools don't have this problem, say Y.
  1439. config ARM_ASM_UNIFIED
  1440. bool
  1441. config AEABI
  1442. bool "Use the ARM EABI to compile the kernel"
  1443. help
  1444. This option allows for the kernel to be compiled using the latest
  1445. ARM ABI (aka EABI). This is only useful if you are using a user
  1446. space environment that is also compiled with EABI.
  1447. Since there are major incompatibilities between the legacy ABI and
  1448. EABI, especially with regard to structure member alignment, this
  1449. option also changes the kernel syscall calling convention to
  1450. disambiguate both ABIs and allow for backward compatibility support
  1451. (selected with CONFIG_OABI_COMPAT).
  1452. To use this you need GCC version 4.0.0 or later.
  1453. config OABI_COMPAT
  1454. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1455. depends on AEABI && !THUMB2_KERNEL
  1456. default y
  1457. help
  1458. This option preserves the old syscall interface along with the
  1459. new (ARM EABI) one. It also provides a compatibility layer to
  1460. intercept syscalls that have structure arguments which layout
  1461. in memory differs between the legacy ABI and the new ARM EABI
  1462. (only for non "thumb" binaries). This option adds a tiny
  1463. overhead to all syscalls and produces a slightly larger kernel.
  1464. If you know you'll be using only pure EABI user space then you
  1465. can say N here. If this option is not selected and you attempt
  1466. to execute a legacy ABI binary then the result will be
  1467. UNPREDICTABLE (in fact it can be predicted that it won't work
  1468. at all). If in doubt say Y.
  1469. config ARCH_HAS_HOLES_MEMORYMODEL
  1470. bool
  1471. config ARCH_SPARSEMEM_ENABLE
  1472. bool
  1473. config ARCH_SPARSEMEM_DEFAULT
  1474. def_bool ARCH_SPARSEMEM_ENABLE
  1475. config ARCH_SELECT_MEMORY_MODEL
  1476. def_bool ARCH_SPARSEMEM_ENABLE
  1477. config HAVE_ARCH_PFN_VALID
  1478. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1479. config HIGHMEM
  1480. bool "High Memory Support"
  1481. depends on MMU
  1482. help
  1483. The address space of ARM processors is only 4 Gigabytes large
  1484. and it has to accommodate user address space, kernel address
  1485. space as well as some memory mapped IO. That means that, if you
  1486. have a large amount of physical memory and/or IO, not all of the
  1487. memory can be "permanently mapped" by the kernel. The physical
  1488. memory that is not permanently mapped is called "high memory".
  1489. Depending on the selected kernel/user memory split, minimum
  1490. vmalloc space and actual amount of RAM, you may not need this
  1491. option which should result in a slightly faster kernel.
  1492. If unsure, say n.
  1493. config HIGHPTE
  1494. bool "Allocate 2nd-level pagetables from highmem"
  1495. depends on HIGHMEM
  1496. config HW_PERF_EVENTS
  1497. bool "Enable hardware performance counter support for perf events"
  1498. depends on PERF_EVENTS
  1499. default y
  1500. help
  1501. Enable hardware performance counter support for perf events. If
  1502. disabled, perf events will use software events only.
  1503. config SYS_SUPPORTS_HUGETLBFS
  1504. def_bool y
  1505. depends on ARM_LPAE
  1506. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1507. def_bool y
  1508. depends on ARM_LPAE
  1509. config ARCH_WANT_GENERAL_HUGETLB
  1510. def_bool y
  1511. source "mm/Kconfig"
  1512. config FORCE_MAX_ZONEORDER
  1513. int "Maximum zone order" if ARCH_SHMOBILE
  1514. range 11 64 if ARCH_SHMOBILE
  1515. default "12" if SOC_AM33XX
  1516. default "9" if SA1111
  1517. default "11"
  1518. help
  1519. The kernel memory allocator divides physically contiguous memory
  1520. blocks into "zones", where each zone is a power of two number of
  1521. pages. This option selects the largest power of two that the kernel
  1522. keeps in the memory allocator. If you need to allocate very large
  1523. blocks of physically contiguous memory, then you may need to
  1524. increase this value.
  1525. This config option is actually maximum order plus one. For example,
  1526. a value of 11 means that the largest free memory block is 2^10 pages.
  1527. config ALIGNMENT_TRAP
  1528. bool
  1529. depends on CPU_CP15_MMU
  1530. default y if !ARCH_EBSA110
  1531. select HAVE_PROC_CPU if PROC_FS
  1532. help
  1533. ARM processors cannot fetch/store information which is not
  1534. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1535. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1536. fetch/store instructions will be emulated in software if you say
  1537. here, which has a severe performance impact. This is necessary for
  1538. correct operation of some network protocols. With an IP-only
  1539. configuration it is safe to say N, otherwise say Y.
  1540. config UACCESS_WITH_MEMCPY
  1541. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1542. depends on MMU
  1543. default y if CPU_FEROCEON
  1544. help
  1545. Implement faster copy_to_user and clear_user methods for CPU
  1546. cores where a 8-word STM instruction give significantly higher
  1547. memory write throughput than a sequence of individual 32bit stores.
  1548. A possible side effect is a slight increase in scheduling latency
  1549. between threads sharing the same address space if they invoke
  1550. such copy operations with large buffers.
  1551. However, if the CPU data cache is using a write-allocate mode,
  1552. this option is unlikely to provide any performance gain.
  1553. config SECCOMP
  1554. bool
  1555. prompt "Enable seccomp to safely compute untrusted bytecode"
  1556. ---help---
  1557. This kernel feature is useful for number crunching applications
  1558. that may need to compute untrusted bytecode during their
  1559. execution. By using pipes or other transports made available to
  1560. the process as file descriptors supporting the read/write
  1561. syscalls, it's possible to isolate those applications in
  1562. their own address space using seccomp. Once seccomp is
  1563. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1564. and the task is only allowed to execute a few safe syscalls
  1565. defined by each seccomp mode.
  1566. config CC_STACKPROTECTOR
  1567. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1568. help
  1569. This option turns on the -fstack-protector GCC feature. This
  1570. feature puts, at the beginning of functions, a canary value on
  1571. the stack just before the return address, and validates
  1572. the value just before actually returning. Stack based buffer
  1573. overflows (that need to overwrite this return address) now also
  1574. overwrite the canary, which gets detected and the attack is then
  1575. neutralized via a kernel panic.
  1576. This feature requires gcc version 4.2 or above.
  1577. config SWIOTLB
  1578. def_bool y
  1579. config IOMMU_HELPER
  1580. def_bool SWIOTLB
  1581. config XEN_DOM0
  1582. def_bool y
  1583. depends on XEN
  1584. config XEN
  1585. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1586. depends on ARM && AEABI && OF
  1587. depends on CPU_V7 && !CPU_V6
  1588. depends on !GENERIC_ATOMIC64
  1589. select ARM_PSCI
  1590. select SWIOTLB_XEN
  1591. help
  1592. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1593. endmenu
  1594. menu "Boot options"
  1595. config USE_OF
  1596. bool "Flattened Device Tree support"
  1597. select IRQ_DOMAIN
  1598. select OF
  1599. select OF_EARLY_FLATTREE
  1600. help
  1601. Include support for flattened device tree machine descriptions.
  1602. config ATAGS
  1603. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1604. default y
  1605. help
  1606. This is the traditional way of passing data to the kernel at boot
  1607. time. If you are solely relying on the flattened device tree (or
  1608. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1609. to remove ATAGS support from your kernel binary. If unsure,
  1610. leave this to y.
  1611. config DEPRECATED_PARAM_STRUCT
  1612. bool "Provide old way to pass kernel parameters"
  1613. depends on ATAGS
  1614. help
  1615. This was deprecated in 2001 and announced to live on for 5 years.
  1616. Some old boot loaders still use this way.
  1617. # Compressed boot loader in ROM. Yes, we really want to ask about
  1618. # TEXT and BSS so we preserve their values in the config files.
  1619. config ZBOOT_ROM_TEXT
  1620. hex "Compressed ROM boot loader base address"
  1621. default "0"
  1622. help
  1623. The physical address at which the ROM-able zImage is to be
  1624. placed in the target. Platforms which normally make use of
  1625. ROM-able zImage formats normally set this to a suitable
  1626. value in their defconfig file.
  1627. If ZBOOT_ROM is not enabled, this has no effect.
  1628. config ZBOOT_ROM_BSS
  1629. hex "Compressed ROM boot loader BSS address"
  1630. default "0"
  1631. help
  1632. The base address of an area of read/write memory in the target
  1633. for the ROM-able zImage which must be available while the
  1634. decompressor is running. It must be large enough to hold the
  1635. entire decompressed kernel plus an additional 128 KiB.
  1636. Platforms which normally make use of ROM-able zImage formats
  1637. normally set this to a suitable value in their defconfig file.
  1638. If ZBOOT_ROM is not enabled, this has no effect.
  1639. config ZBOOT_ROM
  1640. bool "Compressed boot loader in ROM/flash"
  1641. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1642. help
  1643. Say Y here if you intend to execute your compressed kernel image
  1644. (zImage) directly from ROM or flash. If unsure, say N.
  1645. choice
  1646. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1647. depends on ZBOOT_ROM && ARCH_SH7372
  1648. default ZBOOT_ROM_NONE
  1649. help
  1650. Include experimental SD/MMC loading code in the ROM-able zImage.
  1651. With this enabled it is possible to write the ROM-able zImage
  1652. kernel image to an MMC or SD card and boot the kernel straight
  1653. from the reset vector. At reset the processor Mask ROM will load
  1654. the first part of the ROM-able zImage which in turn loads the
  1655. rest the kernel image to RAM.
  1656. config ZBOOT_ROM_NONE
  1657. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1658. help
  1659. Do not load image from SD or MMC
  1660. config ZBOOT_ROM_MMCIF
  1661. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1662. help
  1663. Load image from MMCIF hardware block.
  1664. config ZBOOT_ROM_SH_MOBILE_SDHI
  1665. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1666. help
  1667. Load image from SDHI hardware block
  1668. endchoice
  1669. config ARM_APPENDED_DTB
  1670. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1671. depends on OF && !ZBOOT_ROM
  1672. help
  1673. With this option, the boot code will look for a device tree binary
  1674. (DTB) appended to zImage
  1675. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1676. This is meant as a backward compatibility convenience for those
  1677. systems with a bootloader that can't be upgraded to accommodate
  1678. the documented boot protocol using a device tree.
  1679. Beware that there is very little in terms of protection against
  1680. this option being confused by leftover garbage in memory that might
  1681. look like a DTB header after a reboot if no actual DTB is appended
  1682. to zImage. Do not leave this option active in a production kernel
  1683. if you don't intend to always append a DTB. Proper passing of the
  1684. location into r2 of a bootloader provided DTB is always preferable
  1685. to this option.
  1686. config ARM_ATAG_DTB_COMPAT
  1687. bool "Supplement the appended DTB with traditional ATAG information"
  1688. depends on ARM_APPENDED_DTB
  1689. help
  1690. Some old bootloaders can't be updated to a DTB capable one, yet
  1691. they provide ATAGs with memory configuration, the ramdisk address,
  1692. the kernel cmdline string, etc. Such information is dynamically
  1693. provided by the bootloader and can't always be stored in a static
  1694. DTB. To allow a device tree enabled kernel to be used with such
  1695. bootloaders, this option allows zImage to extract the information
  1696. from the ATAG list and store it at run time into the appended DTB.
  1697. choice
  1698. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1699. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1700. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1701. bool "Use bootloader kernel arguments if available"
  1702. help
  1703. Uses the command-line options passed by the boot loader instead of
  1704. the device tree bootargs property. If the boot loader doesn't provide
  1705. any, the device tree bootargs property will be used.
  1706. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1707. bool "Extend with bootloader kernel arguments"
  1708. help
  1709. The command-line arguments provided by the boot loader will be
  1710. appended to the the device tree bootargs property.
  1711. endchoice
  1712. config CMDLINE
  1713. string "Default kernel command string"
  1714. default ""
  1715. help
  1716. On some architectures (EBSA110 and CATS), there is currently no way
  1717. for the boot loader to pass arguments to the kernel. For these
  1718. architectures, you should supply some command-line options at build
  1719. time by entering them here. As a minimum, you should specify the
  1720. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1721. choice
  1722. prompt "Kernel command line type" if CMDLINE != ""
  1723. default CMDLINE_FROM_BOOTLOADER
  1724. depends on ATAGS
  1725. config CMDLINE_FROM_BOOTLOADER
  1726. bool "Use bootloader kernel arguments if available"
  1727. help
  1728. Uses the command-line options passed by the boot loader. If
  1729. the boot loader doesn't provide any, the default kernel command
  1730. string provided in CMDLINE will be used.
  1731. config CMDLINE_EXTEND
  1732. bool "Extend bootloader kernel arguments"
  1733. help
  1734. The command-line arguments provided by the boot loader will be
  1735. appended to the default kernel command string.
  1736. config CMDLINE_FORCE
  1737. bool "Always use the default kernel command string"
  1738. help
  1739. Always use the default kernel command string, even if the boot
  1740. loader passes other arguments to the kernel.
  1741. This is useful if you cannot or don't want to change the
  1742. command-line options your boot loader passes to the kernel.
  1743. endchoice
  1744. config XIP_KERNEL
  1745. bool "Kernel Execute-In-Place from ROM"
  1746. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1747. help
  1748. Execute-In-Place allows the kernel to run from non-volatile storage
  1749. directly addressable by the CPU, such as NOR flash. This saves RAM
  1750. space since the text section of the kernel is not loaded from flash
  1751. to RAM. Read-write sections, such as the data section and stack,
  1752. are still copied to RAM. The XIP kernel is not compressed since
  1753. it has to run directly from flash, so it will take more space to
  1754. store it. The flash address used to link the kernel object files,
  1755. and for storing it, is configuration dependent. Therefore, if you
  1756. say Y here, you must know the proper physical address where to
  1757. store the kernel image depending on your own flash memory usage.
  1758. Also note that the make target becomes "make xipImage" rather than
  1759. "make zImage" or "make Image". The final kernel binary to put in
  1760. ROM memory will be arch/arm/boot/xipImage.
  1761. If unsure, say N.
  1762. config XIP_PHYS_ADDR
  1763. hex "XIP Kernel Physical Location"
  1764. depends on XIP_KERNEL
  1765. default "0x00080000"
  1766. help
  1767. This is the physical address in your flash memory the kernel will
  1768. be linked for and stored to. This address is dependent on your
  1769. own flash usage.
  1770. config KEXEC
  1771. bool "Kexec system call (EXPERIMENTAL)"
  1772. depends on (!SMP || PM_SLEEP_SMP)
  1773. help
  1774. kexec is a system call that implements the ability to shutdown your
  1775. current kernel, and to start another kernel. It is like a reboot
  1776. but it is independent of the system firmware. And like a reboot
  1777. you can start any kernel with it, not just Linux.
  1778. It is an ongoing process to be certain the hardware in a machine
  1779. is properly shutdown, so do not be surprised if this code does not
  1780. initially work for you.
  1781. config ATAGS_PROC
  1782. bool "Export atags in procfs"
  1783. depends on ATAGS && KEXEC
  1784. default y
  1785. help
  1786. Should the atags used to boot the kernel be exported in an "atags"
  1787. file in procfs. Useful with kexec.
  1788. config CRASH_DUMP
  1789. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1790. help
  1791. Generate crash dump after being started by kexec. This should
  1792. be normally only set in special crash dump kernels which are
  1793. loaded in the main kernel with kexec-tools into a specially
  1794. reserved region and then later executed after a crash by
  1795. kdump/kexec. The crash dump kernel must be compiled to a
  1796. memory address not used by the main kernel
  1797. For more details see Documentation/kdump/kdump.txt
  1798. config AUTO_ZRELADDR
  1799. bool "Auto calculation of the decompressed kernel image address"
  1800. depends on !ZBOOT_ROM
  1801. help
  1802. ZRELADDR is the physical address where the decompressed kernel
  1803. image will be placed. If AUTO_ZRELADDR is selected, the address
  1804. will be determined at run-time by masking the current IP with
  1805. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1806. from start of memory.
  1807. endmenu
  1808. menu "CPU Power Management"
  1809. if ARCH_HAS_CPUFREQ
  1810. source "drivers/cpufreq/Kconfig"
  1811. endif
  1812. source "drivers/cpuidle/Kconfig"
  1813. endmenu
  1814. menu "Floating point emulation"
  1815. comment "At least one emulation must be selected"
  1816. config FPE_NWFPE
  1817. bool "NWFPE math emulation"
  1818. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1819. ---help---
  1820. Say Y to include the NWFPE floating point emulator in the kernel.
  1821. This is necessary to run most binaries. Linux does not currently
  1822. support floating point hardware so you need to say Y here even if
  1823. your machine has an FPA or floating point co-processor podule.
  1824. You may say N here if you are going to load the Acorn FPEmulator
  1825. early in the bootup.
  1826. config FPE_NWFPE_XP
  1827. bool "Support extended precision"
  1828. depends on FPE_NWFPE
  1829. help
  1830. Say Y to include 80-bit support in the kernel floating-point
  1831. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1832. Note that gcc does not generate 80-bit operations by default,
  1833. so in most cases this option only enlarges the size of the
  1834. floating point emulator without any good reason.
  1835. You almost surely want to say N here.
  1836. config FPE_FASTFPE
  1837. bool "FastFPE math emulation (EXPERIMENTAL)"
  1838. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1839. ---help---
  1840. Say Y here to include the FAST floating point emulator in the kernel.
  1841. This is an experimental much faster emulator which now also has full
  1842. precision for the mantissa. It does not support any exceptions.
  1843. It is very simple, and approximately 3-6 times faster than NWFPE.
  1844. It should be sufficient for most programs. It may be not suitable
  1845. for scientific calculations, but you have to check this for yourself.
  1846. If you do not feel you need a faster FP emulation you should better
  1847. choose NWFPE.
  1848. config VFP
  1849. bool "VFP-format floating point maths"
  1850. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1851. help
  1852. Say Y to include VFP support code in the kernel. This is needed
  1853. if your hardware includes a VFP unit.
  1854. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1855. release notes and additional status information.
  1856. Say N if your target does not have VFP hardware.
  1857. config VFPv3
  1858. bool
  1859. depends on VFP
  1860. default y if CPU_V7
  1861. config NEON
  1862. bool "Advanced SIMD (NEON) Extension support"
  1863. depends on VFPv3 && CPU_V7
  1864. help
  1865. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1866. Extension.
  1867. config KERNEL_MODE_NEON
  1868. bool "Support for NEON in kernel mode"
  1869. depends on NEON && AEABI
  1870. help
  1871. Say Y to include support for NEON in kernel mode.
  1872. endmenu
  1873. menu "Userspace binary formats"
  1874. source "fs/Kconfig.binfmt"
  1875. config ARTHUR
  1876. tristate "RISC OS personality"
  1877. depends on !AEABI
  1878. help
  1879. Say Y here to include the kernel code necessary if you want to run
  1880. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1881. experimental; if this sounds frightening, say N and sleep in peace.
  1882. You can also say M here to compile this support as a module (which
  1883. will be called arthur).
  1884. endmenu
  1885. menu "Power management options"
  1886. source "kernel/power/Kconfig"
  1887. config ARCH_SUSPEND_POSSIBLE
  1888. depends on !ARCH_S5PC100
  1889. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1890. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1891. def_bool y
  1892. config ARM_CPU_SUSPEND
  1893. def_bool PM_SLEEP
  1894. endmenu
  1895. source "net/Kconfig"
  1896. source "drivers/Kconfig"
  1897. source "fs/Kconfig"
  1898. source "arch/arm/Kconfig.debug"
  1899. source "security/Kconfig"
  1900. source "crypto/Kconfig"
  1901. source "lib/Kconfig"
  1902. source "arch/arm/kvm/Kconfig"