evergreen.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  44. unsigned *bankh, unsigned *mtaspect,
  45. unsigned *tile_split)
  46. {
  47. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  48. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  49. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  50. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  51. switch (*bankw) {
  52. default:
  53. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  54. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  55. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  56. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  57. }
  58. switch (*bankh) {
  59. default:
  60. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  61. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  62. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  63. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  64. }
  65. switch (*mtaspect) {
  66. default:
  67. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  68. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  69. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  70. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  71. }
  72. }
  73. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  74. {
  75. u16 ctl, v;
  76. int err;
  77. err = pcie_capability_read_word(rdev->pdev, PCI_EXP_DEVCTL, &ctl);
  78. if (err)
  79. return;
  80. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  81. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  82. * to avoid hangs or perfomance issues
  83. */
  84. if ((v == 0) || (v == 6) || (v == 7)) {
  85. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  86. ctl |= (2 << 12);
  87. pcie_capability_write_word(rdev->pdev, PCI_EXP_DEVCTL, ctl);
  88. }
  89. }
  90. /**
  91. * dce4_wait_for_vblank - vblank wait asic callback.
  92. *
  93. * @rdev: radeon_device pointer
  94. * @crtc: crtc to wait for vblank on
  95. *
  96. * Wait for vblank on the requested crtc (evergreen+).
  97. */
  98. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  99. {
  100. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  101. int i;
  102. if (RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_MASTER_EN) {
  103. for (i = 0; i < rdev->usec_timeout; i++) {
  104. if (!(RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK))
  105. break;
  106. udelay(1);
  107. }
  108. for (i = 0; i < rdev->usec_timeout; i++) {
  109. if (RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK)
  110. break;
  111. udelay(1);
  112. }
  113. }
  114. }
  115. /**
  116. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  117. *
  118. * @rdev: radeon_device pointer
  119. * @crtc: crtc to prepare for pageflip on
  120. *
  121. * Pre-pageflip callback (evergreen+).
  122. * Enables the pageflip irq (vblank irq).
  123. */
  124. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  125. {
  126. /* enable the pflip int */
  127. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  128. }
  129. /**
  130. * evergreen_post_page_flip - pos-pageflip callback.
  131. *
  132. * @rdev: radeon_device pointer
  133. * @crtc: crtc to cleanup pageflip on
  134. *
  135. * Post-pageflip callback (evergreen+).
  136. * Disables the pageflip irq (vblank irq).
  137. */
  138. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  139. {
  140. /* disable the pflip int */
  141. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  142. }
  143. /**
  144. * evergreen_page_flip - pageflip callback.
  145. *
  146. * @rdev: radeon_device pointer
  147. * @crtc_id: crtc to cleanup pageflip on
  148. * @crtc_base: new address of the crtc (GPU MC address)
  149. *
  150. * Does the actual pageflip (evergreen+).
  151. * During vblank we take the crtc lock and wait for the update_pending
  152. * bit to go high, when it does, we release the lock, and allow the
  153. * double buffered update to take place.
  154. * Returns the current update pending status.
  155. */
  156. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  157. {
  158. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  159. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  160. int i;
  161. /* Lock the graphics update lock */
  162. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  163. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  164. /* update the scanout addresses */
  165. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  166. upper_32_bits(crtc_base));
  167. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  168. (u32)crtc_base);
  169. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  170. upper_32_bits(crtc_base));
  171. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  172. (u32)crtc_base);
  173. /* Wait for update_pending to go high. */
  174. for (i = 0; i < rdev->usec_timeout; i++) {
  175. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  176. break;
  177. udelay(1);
  178. }
  179. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  180. /* Unlock the lock, so double-buffering can take place inside vblank */
  181. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  182. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  183. /* Return current update_pending status: */
  184. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  185. }
  186. /* get temperature in millidegrees */
  187. int evergreen_get_temp(struct radeon_device *rdev)
  188. {
  189. u32 temp, toffset;
  190. int actual_temp = 0;
  191. if (rdev->family == CHIP_JUNIPER) {
  192. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  193. TOFFSET_SHIFT;
  194. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  195. TS0_ADC_DOUT_SHIFT;
  196. if (toffset & 0x100)
  197. actual_temp = temp / 2 - (0x200 - toffset);
  198. else
  199. actual_temp = temp / 2 + toffset;
  200. actual_temp = actual_temp * 1000;
  201. } else {
  202. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  203. ASIC_T_SHIFT;
  204. if (temp & 0x400)
  205. actual_temp = -256;
  206. else if (temp & 0x200)
  207. actual_temp = 255;
  208. else if (temp & 0x100) {
  209. actual_temp = temp & 0x1ff;
  210. actual_temp |= ~0x1ff;
  211. } else
  212. actual_temp = temp & 0xff;
  213. actual_temp = (actual_temp * 1000) / 2;
  214. }
  215. return actual_temp;
  216. }
  217. int sumo_get_temp(struct radeon_device *rdev)
  218. {
  219. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  220. int actual_temp = temp - 49;
  221. return actual_temp * 1000;
  222. }
  223. /**
  224. * sumo_pm_init_profile - Initialize power profiles callback.
  225. *
  226. * @rdev: radeon_device pointer
  227. *
  228. * Initialize the power states used in profile mode
  229. * (sumo, trinity, SI).
  230. * Used for profile mode only.
  231. */
  232. void sumo_pm_init_profile(struct radeon_device *rdev)
  233. {
  234. int idx;
  235. /* default */
  236. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  237. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  238. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  239. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  240. /* low,mid sh/mh */
  241. if (rdev->flags & RADEON_IS_MOBILITY)
  242. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  243. else
  244. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  245. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  246. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  247. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  248. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  249. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  250. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  251. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  252. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  253. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  254. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  255. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  256. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  257. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  258. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  259. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  260. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  261. /* high sh/mh */
  262. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  263. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  264. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  265. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  266. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  267. rdev->pm.power_state[idx].num_clock_modes - 1;
  268. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  269. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  270. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  271. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  272. rdev->pm.power_state[idx].num_clock_modes - 1;
  273. }
  274. /**
  275. * evergreen_pm_misc - set additional pm hw parameters callback.
  276. *
  277. * @rdev: radeon_device pointer
  278. *
  279. * Set non-clock parameters associated with a power state
  280. * (voltage, etc.) (evergreen+).
  281. */
  282. void evergreen_pm_misc(struct radeon_device *rdev)
  283. {
  284. int req_ps_idx = rdev->pm.requested_power_state_index;
  285. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  286. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  287. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  288. if (voltage->type == VOLTAGE_SW) {
  289. /* 0xff01 is a flag rather then an actual voltage */
  290. if (voltage->voltage == 0xff01)
  291. return;
  292. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  293. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  294. rdev->pm.current_vddc = voltage->voltage;
  295. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  296. }
  297. /* 0xff01 is a flag rather then an actual voltage */
  298. if (voltage->vddci == 0xff01)
  299. return;
  300. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  301. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  302. rdev->pm.current_vddci = voltage->vddci;
  303. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  304. }
  305. }
  306. }
  307. /**
  308. * evergreen_pm_prepare - pre-power state change callback.
  309. *
  310. * @rdev: radeon_device pointer
  311. *
  312. * Prepare for a power state change (evergreen+).
  313. */
  314. void evergreen_pm_prepare(struct radeon_device *rdev)
  315. {
  316. struct drm_device *ddev = rdev->ddev;
  317. struct drm_crtc *crtc;
  318. struct radeon_crtc *radeon_crtc;
  319. u32 tmp;
  320. /* disable any active CRTCs */
  321. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  322. radeon_crtc = to_radeon_crtc(crtc);
  323. if (radeon_crtc->enabled) {
  324. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  325. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  326. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  327. }
  328. }
  329. }
  330. /**
  331. * evergreen_pm_finish - post-power state change callback.
  332. *
  333. * @rdev: radeon_device pointer
  334. *
  335. * Clean up after a power state change (evergreen+).
  336. */
  337. void evergreen_pm_finish(struct radeon_device *rdev)
  338. {
  339. struct drm_device *ddev = rdev->ddev;
  340. struct drm_crtc *crtc;
  341. struct radeon_crtc *radeon_crtc;
  342. u32 tmp;
  343. /* enable any active CRTCs */
  344. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  345. radeon_crtc = to_radeon_crtc(crtc);
  346. if (radeon_crtc->enabled) {
  347. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  348. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  349. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  350. }
  351. }
  352. }
  353. /**
  354. * evergreen_hpd_sense - hpd sense callback.
  355. *
  356. * @rdev: radeon_device pointer
  357. * @hpd: hpd (hotplug detect) pin
  358. *
  359. * Checks if a digital monitor is connected (evergreen+).
  360. * Returns true if connected, false if not connected.
  361. */
  362. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  363. {
  364. bool connected = false;
  365. switch (hpd) {
  366. case RADEON_HPD_1:
  367. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  368. connected = true;
  369. break;
  370. case RADEON_HPD_2:
  371. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  372. connected = true;
  373. break;
  374. case RADEON_HPD_3:
  375. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  376. connected = true;
  377. break;
  378. case RADEON_HPD_4:
  379. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  380. connected = true;
  381. break;
  382. case RADEON_HPD_5:
  383. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  384. connected = true;
  385. break;
  386. case RADEON_HPD_6:
  387. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  388. connected = true;
  389. break;
  390. default:
  391. break;
  392. }
  393. return connected;
  394. }
  395. /**
  396. * evergreen_hpd_set_polarity - hpd set polarity callback.
  397. *
  398. * @rdev: radeon_device pointer
  399. * @hpd: hpd (hotplug detect) pin
  400. *
  401. * Set the polarity of the hpd pin (evergreen+).
  402. */
  403. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  404. enum radeon_hpd_id hpd)
  405. {
  406. u32 tmp;
  407. bool connected = evergreen_hpd_sense(rdev, hpd);
  408. switch (hpd) {
  409. case RADEON_HPD_1:
  410. tmp = RREG32(DC_HPD1_INT_CONTROL);
  411. if (connected)
  412. tmp &= ~DC_HPDx_INT_POLARITY;
  413. else
  414. tmp |= DC_HPDx_INT_POLARITY;
  415. WREG32(DC_HPD1_INT_CONTROL, tmp);
  416. break;
  417. case RADEON_HPD_2:
  418. tmp = RREG32(DC_HPD2_INT_CONTROL);
  419. if (connected)
  420. tmp &= ~DC_HPDx_INT_POLARITY;
  421. else
  422. tmp |= DC_HPDx_INT_POLARITY;
  423. WREG32(DC_HPD2_INT_CONTROL, tmp);
  424. break;
  425. case RADEON_HPD_3:
  426. tmp = RREG32(DC_HPD3_INT_CONTROL);
  427. if (connected)
  428. tmp &= ~DC_HPDx_INT_POLARITY;
  429. else
  430. tmp |= DC_HPDx_INT_POLARITY;
  431. WREG32(DC_HPD3_INT_CONTROL, tmp);
  432. break;
  433. case RADEON_HPD_4:
  434. tmp = RREG32(DC_HPD4_INT_CONTROL);
  435. if (connected)
  436. tmp &= ~DC_HPDx_INT_POLARITY;
  437. else
  438. tmp |= DC_HPDx_INT_POLARITY;
  439. WREG32(DC_HPD4_INT_CONTROL, tmp);
  440. break;
  441. case RADEON_HPD_5:
  442. tmp = RREG32(DC_HPD5_INT_CONTROL);
  443. if (connected)
  444. tmp &= ~DC_HPDx_INT_POLARITY;
  445. else
  446. tmp |= DC_HPDx_INT_POLARITY;
  447. WREG32(DC_HPD5_INT_CONTROL, tmp);
  448. break;
  449. case RADEON_HPD_6:
  450. tmp = RREG32(DC_HPD6_INT_CONTROL);
  451. if (connected)
  452. tmp &= ~DC_HPDx_INT_POLARITY;
  453. else
  454. tmp |= DC_HPDx_INT_POLARITY;
  455. WREG32(DC_HPD6_INT_CONTROL, tmp);
  456. break;
  457. default:
  458. break;
  459. }
  460. }
  461. /**
  462. * evergreen_hpd_init - hpd setup callback.
  463. *
  464. * @rdev: radeon_device pointer
  465. *
  466. * Setup the hpd pins used by the card (evergreen+).
  467. * Enable the pin, set the polarity, and enable the hpd interrupts.
  468. */
  469. void evergreen_hpd_init(struct radeon_device *rdev)
  470. {
  471. struct drm_device *dev = rdev->ddev;
  472. struct drm_connector *connector;
  473. unsigned enabled = 0;
  474. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  475. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  476. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  477. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  478. switch (radeon_connector->hpd.hpd) {
  479. case RADEON_HPD_1:
  480. WREG32(DC_HPD1_CONTROL, tmp);
  481. break;
  482. case RADEON_HPD_2:
  483. WREG32(DC_HPD2_CONTROL, tmp);
  484. break;
  485. case RADEON_HPD_3:
  486. WREG32(DC_HPD3_CONTROL, tmp);
  487. break;
  488. case RADEON_HPD_4:
  489. WREG32(DC_HPD4_CONTROL, tmp);
  490. break;
  491. case RADEON_HPD_5:
  492. WREG32(DC_HPD5_CONTROL, tmp);
  493. break;
  494. case RADEON_HPD_6:
  495. WREG32(DC_HPD6_CONTROL, tmp);
  496. break;
  497. default:
  498. break;
  499. }
  500. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  501. enabled |= 1 << radeon_connector->hpd.hpd;
  502. }
  503. radeon_irq_kms_enable_hpd(rdev, enabled);
  504. }
  505. /**
  506. * evergreen_hpd_fini - hpd tear down callback.
  507. *
  508. * @rdev: radeon_device pointer
  509. *
  510. * Tear down the hpd pins used by the card (evergreen+).
  511. * Disable the hpd interrupts.
  512. */
  513. void evergreen_hpd_fini(struct radeon_device *rdev)
  514. {
  515. struct drm_device *dev = rdev->ddev;
  516. struct drm_connector *connector;
  517. unsigned disabled = 0;
  518. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  519. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  520. switch (radeon_connector->hpd.hpd) {
  521. case RADEON_HPD_1:
  522. WREG32(DC_HPD1_CONTROL, 0);
  523. break;
  524. case RADEON_HPD_2:
  525. WREG32(DC_HPD2_CONTROL, 0);
  526. break;
  527. case RADEON_HPD_3:
  528. WREG32(DC_HPD3_CONTROL, 0);
  529. break;
  530. case RADEON_HPD_4:
  531. WREG32(DC_HPD4_CONTROL, 0);
  532. break;
  533. case RADEON_HPD_5:
  534. WREG32(DC_HPD5_CONTROL, 0);
  535. break;
  536. case RADEON_HPD_6:
  537. WREG32(DC_HPD6_CONTROL, 0);
  538. break;
  539. default:
  540. break;
  541. }
  542. disabled |= 1 << radeon_connector->hpd.hpd;
  543. }
  544. radeon_irq_kms_disable_hpd(rdev, disabled);
  545. }
  546. /* watermark setup */
  547. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  548. struct radeon_crtc *radeon_crtc,
  549. struct drm_display_mode *mode,
  550. struct drm_display_mode *other_mode)
  551. {
  552. u32 tmp;
  553. /*
  554. * Line Buffer Setup
  555. * There are 3 line buffers, each one shared by 2 display controllers.
  556. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  557. * the display controllers. The paritioning is done via one of four
  558. * preset allocations specified in bits 2:0:
  559. * first display controller
  560. * 0 - first half of lb (3840 * 2)
  561. * 1 - first 3/4 of lb (5760 * 2)
  562. * 2 - whole lb (7680 * 2), other crtc must be disabled
  563. * 3 - first 1/4 of lb (1920 * 2)
  564. * second display controller
  565. * 4 - second half of lb (3840 * 2)
  566. * 5 - second 3/4 of lb (5760 * 2)
  567. * 6 - whole lb (7680 * 2), other crtc must be disabled
  568. * 7 - last 1/4 of lb (1920 * 2)
  569. */
  570. /* this can get tricky if we have two large displays on a paired group
  571. * of crtcs. Ideally for multiple large displays we'd assign them to
  572. * non-linked crtcs for maximum line buffer allocation.
  573. */
  574. if (radeon_crtc->base.enabled && mode) {
  575. if (other_mode)
  576. tmp = 0; /* 1/2 */
  577. else
  578. tmp = 2; /* whole */
  579. } else
  580. tmp = 0;
  581. /* second controller of the pair uses second half of the lb */
  582. if (radeon_crtc->crtc_id % 2)
  583. tmp += 4;
  584. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  585. if (radeon_crtc->base.enabled && mode) {
  586. switch (tmp) {
  587. case 0:
  588. case 4:
  589. default:
  590. if (ASIC_IS_DCE5(rdev))
  591. return 4096 * 2;
  592. else
  593. return 3840 * 2;
  594. case 1:
  595. case 5:
  596. if (ASIC_IS_DCE5(rdev))
  597. return 6144 * 2;
  598. else
  599. return 5760 * 2;
  600. case 2:
  601. case 6:
  602. if (ASIC_IS_DCE5(rdev))
  603. return 8192 * 2;
  604. else
  605. return 7680 * 2;
  606. case 3:
  607. case 7:
  608. if (ASIC_IS_DCE5(rdev))
  609. return 2048 * 2;
  610. else
  611. return 1920 * 2;
  612. }
  613. }
  614. /* controller not enabled, so no lb used */
  615. return 0;
  616. }
  617. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  618. {
  619. u32 tmp = RREG32(MC_SHARED_CHMAP);
  620. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  621. case 0:
  622. default:
  623. return 1;
  624. case 1:
  625. return 2;
  626. case 2:
  627. return 4;
  628. case 3:
  629. return 8;
  630. }
  631. }
  632. struct evergreen_wm_params {
  633. u32 dram_channels; /* number of dram channels */
  634. u32 yclk; /* bandwidth per dram data pin in kHz */
  635. u32 sclk; /* engine clock in kHz */
  636. u32 disp_clk; /* display clock in kHz */
  637. u32 src_width; /* viewport width */
  638. u32 active_time; /* active display time in ns */
  639. u32 blank_time; /* blank time in ns */
  640. bool interlaced; /* mode is interlaced */
  641. fixed20_12 vsc; /* vertical scale ratio */
  642. u32 num_heads; /* number of active crtcs */
  643. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  644. u32 lb_size; /* line buffer allocated to pipe */
  645. u32 vtaps; /* vertical scaler taps */
  646. };
  647. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  648. {
  649. /* Calculate DRAM Bandwidth and the part allocated to display. */
  650. fixed20_12 dram_efficiency; /* 0.7 */
  651. fixed20_12 yclk, dram_channels, bandwidth;
  652. fixed20_12 a;
  653. a.full = dfixed_const(1000);
  654. yclk.full = dfixed_const(wm->yclk);
  655. yclk.full = dfixed_div(yclk, a);
  656. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  657. a.full = dfixed_const(10);
  658. dram_efficiency.full = dfixed_const(7);
  659. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  660. bandwidth.full = dfixed_mul(dram_channels, yclk);
  661. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  662. return dfixed_trunc(bandwidth);
  663. }
  664. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  665. {
  666. /* Calculate DRAM Bandwidth and the part allocated to display. */
  667. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  668. fixed20_12 yclk, dram_channels, bandwidth;
  669. fixed20_12 a;
  670. a.full = dfixed_const(1000);
  671. yclk.full = dfixed_const(wm->yclk);
  672. yclk.full = dfixed_div(yclk, a);
  673. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  674. a.full = dfixed_const(10);
  675. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  676. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  677. bandwidth.full = dfixed_mul(dram_channels, yclk);
  678. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  679. return dfixed_trunc(bandwidth);
  680. }
  681. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  682. {
  683. /* Calculate the display Data return Bandwidth */
  684. fixed20_12 return_efficiency; /* 0.8 */
  685. fixed20_12 sclk, bandwidth;
  686. fixed20_12 a;
  687. a.full = dfixed_const(1000);
  688. sclk.full = dfixed_const(wm->sclk);
  689. sclk.full = dfixed_div(sclk, a);
  690. a.full = dfixed_const(10);
  691. return_efficiency.full = dfixed_const(8);
  692. return_efficiency.full = dfixed_div(return_efficiency, a);
  693. a.full = dfixed_const(32);
  694. bandwidth.full = dfixed_mul(a, sclk);
  695. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  696. return dfixed_trunc(bandwidth);
  697. }
  698. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  699. {
  700. /* Calculate the DMIF Request Bandwidth */
  701. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  702. fixed20_12 disp_clk, bandwidth;
  703. fixed20_12 a;
  704. a.full = dfixed_const(1000);
  705. disp_clk.full = dfixed_const(wm->disp_clk);
  706. disp_clk.full = dfixed_div(disp_clk, a);
  707. a.full = dfixed_const(10);
  708. disp_clk_request_efficiency.full = dfixed_const(8);
  709. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  710. a.full = dfixed_const(32);
  711. bandwidth.full = dfixed_mul(a, disp_clk);
  712. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  713. return dfixed_trunc(bandwidth);
  714. }
  715. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  716. {
  717. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  718. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  719. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  720. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  721. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  722. }
  723. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  724. {
  725. /* Calculate the display mode Average Bandwidth
  726. * DisplayMode should contain the source and destination dimensions,
  727. * timing, etc.
  728. */
  729. fixed20_12 bpp;
  730. fixed20_12 line_time;
  731. fixed20_12 src_width;
  732. fixed20_12 bandwidth;
  733. fixed20_12 a;
  734. a.full = dfixed_const(1000);
  735. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  736. line_time.full = dfixed_div(line_time, a);
  737. bpp.full = dfixed_const(wm->bytes_per_pixel);
  738. src_width.full = dfixed_const(wm->src_width);
  739. bandwidth.full = dfixed_mul(src_width, bpp);
  740. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  741. bandwidth.full = dfixed_div(bandwidth, line_time);
  742. return dfixed_trunc(bandwidth);
  743. }
  744. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  745. {
  746. /* First calcualte the latency in ns */
  747. u32 mc_latency = 2000; /* 2000 ns. */
  748. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  749. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  750. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  751. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  752. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  753. (wm->num_heads * cursor_line_pair_return_time);
  754. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  755. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  756. fixed20_12 a, b, c;
  757. if (wm->num_heads == 0)
  758. return 0;
  759. a.full = dfixed_const(2);
  760. b.full = dfixed_const(1);
  761. if ((wm->vsc.full > a.full) ||
  762. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  763. (wm->vtaps >= 5) ||
  764. ((wm->vsc.full >= a.full) && wm->interlaced))
  765. max_src_lines_per_dst_line = 4;
  766. else
  767. max_src_lines_per_dst_line = 2;
  768. a.full = dfixed_const(available_bandwidth);
  769. b.full = dfixed_const(wm->num_heads);
  770. a.full = dfixed_div(a, b);
  771. b.full = dfixed_const(1000);
  772. c.full = dfixed_const(wm->disp_clk);
  773. b.full = dfixed_div(c, b);
  774. c.full = dfixed_const(wm->bytes_per_pixel);
  775. b.full = dfixed_mul(b, c);
  776. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  777. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  778. b.full = dfixed_const(1000);
  779. c.full = dfixed_const(lb_fill_bw);
  780. b.full = dfixed_div(c, b);
  781. a.full = dfixed_div(a, b);
  782. line_fill_time = dfixed_trunc(a);
  783. if (line_fill_time < wm->active_time)
  784. return latency;
  785. else
  786. return latency + (line_fill_time - wm->active_time);
  787. }
  788. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  789. {
  790. if (evergreen_average_bandwidth(wm) <=
  791. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  792. return true;
  793. else
  794. return false;
  795. };
  796. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  797. {
  798. if (evergreen_average_bandwidth(wm) <=
  799. (evergreen_available_bandwidth(wm) / wm->num_heads))
  800. return true;
  801. else
  802. return false;
  803. };
  804. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  805. {
  806. u32 lb_partitions = wm->lb_size / wm->src_width;
  807. u32 line_time = wm->active_time + wm->blank_time;
  808. u32 latency_tolerant_lines;
  809. u32 latency_hiding;
  810. fixed20_12 a;
  811. a.full = dfixed_const(1);
  812. if (wm->vsc.full > a.full)
  813. latency_tolerant_lines = 1;
  814. else {
  815. if (lb_partitions <= (wm->vtaps + 1))
  816. latency_tolerant_lines = 1;
  817. else
  818. latency_tolerant_lines = 2;
  819. }
  820. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  821. if (evergreen_latency_watermark(wm) <= latency_hiding)
  822. return true;
  823. else
  824. return false;
  825. }
  826. static void evergreen_program_watermarks(struct radeon_device *rdev,
  827. struct radeon_crtc *radeon_crtc,
  828. u32 lb_size, u32 num_heads)
  829. {
  830. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  831. struct evergreen_wm_params wm;
  832. u32 pixel_period;
  833. u32 line_time = 0;
  834. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  835. u32 priority_a_mark = 0, priority_b_mark = 0;
  836. u32 priority_a_cnt = PRIORITY_OFF;
  837. u32 priority_b_cnt = PRIORITY_OFF;
  838. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  839. u32 tmp, arb_control3;
  840. fixed20_12 a, b, c;
  841. if (radeon_crtc->base.enabled && num_heads && mode) {
  842. pixel_period = 1000000 / (u32)mode->clock;
  843. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  844. priority_a_cnt = 0;
  845. priority_b_cnt = 0;
  846. wm.yclk = rdev->pm.current_mclk * 10;
  847. wm.sclk = rdev->pm.current_sclk * 10;
  848. wm.disp_clk = mode->clock;
  849. wm.src_width = mode->crtc_hdisplay;
  850. wm.active_time = mode->crtc_hdisplay * pixel_period;
  851. wm.blank_time = line_time - wm.active_time;
  852. wm.interlaced = false;
  853. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  854. wm.interlaced = true;
  855. wm.vsc = radeon_crtc->vsc;
  856. wm.vtaps = 1;
  857. if (radeon_crtc->rmx_type != RMX_OFF)
  858. wm.vtaps = 2;
  859. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  860. wm.lb_size = lb_size;
  861. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  862. wm.num_heads = num_heads;
  863. /* set for high clocks */
  864. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  865. /* set for low clocks */
  866. /* wm.yclk = low clk; wm.sclk = low clk */
  867. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  868. /* possibly force display priority to high */
  869. /* should really do this at mode validation time... */
  870. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  871. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  872. !evergreen_check_latency_hiding(&wm) ||
  873. (rdev->disp_priority == 2)) {
  874. DRM_DEBUG_KMS("force priority to high\n");
  875. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  876. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  877. }
  878. a.full = dfixed_const(1000);
  879. b.full = dfixed_const(mode->clock);
  880. b.full = dfixed_div(b, a);
  881. c.full = dfixed_const(latency_watermark_a);
  882. c.full = dfixed_mul(c, b);
  883. c.full = dfixed_mul(c, radeon_crtc->hsc);
  884. c.full = dfixed_div(c, a);
  885. a.full = dfixed_const(16);
  886. c.full = dfixed_div(c, a);
  887. priority_a_mark = dfixed_trunc(c);
  888. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  889. a.full = dfixed_const(1000);
  890. b.full = dfixed_const(mode->clock);
  891. b.full = dfixed_div(b, a);
  892. c.full = dfixed_const(latency_watermark_b);
  893. c.full = dfixed_mul(c, b);
  894. c.full = dfixed_mul(c, radeon_crtc->hsc);
  895. c.full = dfixed_div(c, a);
  896. a.full = dfixed_const(16);
  897. c.full = dfixed_div(c, a);
  898. priority_b_mark = dfixed_trunc(c);
  899. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  900. }
  901. /* select wm A */
  902. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  903. tmp = arb_control3;
  904. tmp &= ~LATENCY_WATERMARK_MASK(3);
  905. tmp |= LATENCY_WATERMARK_MASK(1);
  906. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  907. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  908. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  909. LATENCY_HIGH_WATERMARK(line_time)));
  910. /* select wm B */
  911. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  912. tmp &= ~LATENCY_WATERMARK_MASK(3);
  913. tmp |= LATENCY_WATERMARK_MASK(2);
  914. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  915. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  916. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  917. LATENCY_HIGH_WATERMARK(line_time)));
  918. /* restore original selection */
  919. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  920. /* write the priority marks */
  921. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  922. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  923. }
  924. /**
  925. * evergreen_bandwidth_update - update display watermarks callback.
  926. *
  927. * @rdev: radeon_device pointer
  928. *
  929. * Update the display watermarks based on the requested mode(s)
  930. * (evergreen+).
  931. */
  932. void evergreen_bandwidth_update(struct radeon_device *rdev)
  933. {
  934. struct drm_display_mode *mode0 = NULL;
  935. struct drm_display_mode *mode1 = NULL;
  936. u32 num_heads = 0, lb_size;
  937. int i;
  938. radeon_update_display_priority(rdev);
  939. for (i = 0; i < rdev->num_crtc; i++) {
  940. if (rdev->mode_info.crtcs[i]->base.enabled)
  941. num_heads++;
  942. }
  943. for (i = 0; i < rdev->num_crtc; i += 2) {
  944. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  945. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  946. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  947. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  948. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  949. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  950. }
  951. }
  952. /**
  953. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  954. *
  955. * @rdev: radeon_device pointer
  956. *
  957. * Wait for the MC (memory controller) to be idle.
  958. * (evergreen+).
  959. * Returns 0 if the MC is idle, -1 if not.
  960. */
  961. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  962. {
  963. unsigned i;
  964. u32 tmp;
  965. for (i = 0; i < rdev->usec_timeout; i++) {
  966. /* read MC_STATUS */
  967. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  968. if (!tmp)
  969. return 0;
  970. udelay(1);
  971. }
  972. return -1;
  973. }
  974. /*
  975. * GART
  976. */
  977. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  978. {
  979. unsigned i;
  980. u32 tmp;
  981. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  982. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  983. for (i = 0; i < rdev->usec_timeout; i++) {
  984. /* read MC_STATUS */
  985. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  986. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  987. if (tmp == 2) {
  988. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  989. return;
  990. }
  991. if (tmp) {
  992. return;
  993. }
  994. udelay(1);
  995. }
  996. }
  997. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  998. {
  999. u32 tmp;
  1000. int r;
  1001. if (rdev->gart.robj == NULL) {
  1002. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1003. return -EINVAL;
  1004. }
  1005. r = radeon_gart_table_vram_pin(rdev);
  1006. if (r)
  1007. return r;
  1008. radeon_gart_restore(rdev);
  1009. /* Setup L2 cache */
  1010. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1011. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1012. EFFECTIVE_L2_QUEUE_SIZE(7));
  1013. WREG32(VM_L2_CNTL2, 0);
  1014. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1015. /* Setup TLB control */
  1016. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1017. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1018. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1019. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1020. if (rdev->flags & RADEON_IS_IGP) {
  1021. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1022. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1023. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1024. } else {
  1025. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1026. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1027. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1028. if ((rdev->family == CHIP_JUNIPER) ||
  1029. (rdev->family == CHIP_CYPRESS) ||
  1030. (rdev->family == CHIP_HEMLOCK) ||
  1031. (rdev->family == CHIP_BARTS))
  1032. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1033. }
  1034. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1035. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1036. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1037. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1038. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1039. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1040. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1041. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1042. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1043. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1044. (u32)(rdev->dummy_page.addr >> 12));
  1045. WREG32(VM_CONTEXT1_CNTL, 0);
  1046. evergreen_pcie_gart_tlb_flush(rdev);
  1047. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1048. (unsigned)(rdev->mc.gtt_size >> 20),
  1049. (unsigned long long)rdev->gart.table_addr);
  1050. rdev->gart.ready = true;
  1051. return 0;
  1052. }
  1053. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1054. {
  1055. u32 tmp;
  1056. /* Disable all tables */
  1057. WREG32(VM_CONTEXT0_CNTL, 0);
  1058. WREG32(VM_CONTEXT1_CNTL, 0);
  1059. /* Setup L2 cache */
  1060. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1061. EFFECTIVE_L2_QUEUE_SIZE(7));
  1062. WREG32(VM_L2_CNTL2, 0);
  1063. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1064. /* Setup TLB control */
  1065. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1066. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1067. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1068. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1069. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1070. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1071. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1072. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1073. radeon_gart_table_vram_unpin(rdev);
  1074. }
  1075. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1076. {
  1077. evergreen_pcie_gart_disable(rdev);
  1078. radeon_gart_table_vram_free(rdev);
  1079. radeon_gart_fini(rdev);
  1080. }
  1081. void evergreen_agp_enable(struct radeon_device *rdev)
  1082. {
  1083. u32 tmp;
  1084. /* Setup L2 cache */
  1085. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1086. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1087. EFFECTIVE_L2_QUEUE_SIZE(7));
  1088. WREG32(VM_L2_CNTL2, 0);
  1089. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1090. /* Setup TLB control */
  1091. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1092. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1093. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1094. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1095. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1096. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1097. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1098. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1099. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1100. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1101. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1102. WREG32(VM_CONTEXT0_CNTL, 0);
  1103. WREG32(VM_CONTEXT1_CNTL, 0);
  1104. }
  1105. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1106. {
  1107. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1108. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1109. /* Stop all video */
  1110. WREG32(VGA_RENDER_CONTROL, 0);
  1111. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1112. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1113. if (rdev->num_crtc >= 4) {
  1114. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1115. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1116. }
  1117. if (rdev->num_crtc >= 6) {
  1118. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1119. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1120. }
  1121. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1122. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1123. if (rdev->num_crtc >= 4) {
  1124. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1125. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1126. }
  1127. if (rdev->num_crtc >= 6) {
  1128. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1129. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1130. }
  1131. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1132. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1133. if (rdev->num_crtc >= 4) {
  1134. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1135. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1136. }
  1137. if (rdev->num_crtc >= 6) {
  1138. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1139. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1140. }
  1141. WREG32(D1VGA_CONTROL, 0);
  1142. WREG32(D2VGA_CONTROL, 0);
  1143. if (rdev->num_crtc >= 4) {
  1144. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1145. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1146. }
  1147. if (rdev->num_crtc >= 6) {
  1148. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1149. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1150. }
  1151. }
  1152. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1153. {
  1154. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1155. upper_32_bits(rdev->mc.vram_start));
  1156. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1157. upper_32_bits(rdev->mc.vram_start));
  1158. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1159. (u32)rdev->mc.vram_start);
  1160. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1161. (u32)rdev->mc.vram_start);
  1162. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1163. upper_32_bits(rdev->mc.vram_start));
  1164. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1165. upper_32_bits(rdev->mc.vram_start));
  1166. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1167. (u32)rdev->mc.vram_start);
  1168. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1169. (u32)rdev->mc.vram_start);
  1170. if (rdev->num_crtc >= 4) {
  1171. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1172. upper_32_bits(rdev->mc.vram_start));
  1173. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1174. upper_32_bits(rdev->mc.vram_start));
  1175. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1176. (u32)rdev->mc.vram_start);
  1177. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1178. (u32)rdev->mc.vram_start);
  1179. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1180. upper_32_bits(rdev->mc.vram_start));
  1181. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1182. upper_32_bits(rdev->mc.vram_start));
  1183. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1184. (u32)rdev->mc.vram_start);
  1185. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1186. (u32)rdev->mc.vram_start);
  1187. }
  1188. if (rdev->num_crtc >= 6) {
  1189. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1190. upper_32_bits(rdev->mc.vram_start));
  1191. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1192. upper_32_bits(rdev->mc.vram_start));
  1193. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1194. (u32)rdev->mc.vram_start);
  1195. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1196. (u32)rdev->mc.vram_start);
  1197. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1198. upper_32_bits(rdev->mc.vram_start));
  1199. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1200. upper_32_bits(rdev->mc.vram_start));
  1201. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1202. (u32)rdev->mc.vram_start);
  1203. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1204. (u32)rdev->mc.vram_start);
  1205. }
  1206. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1207. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1208. /* Unlock host access */
  1209. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1210. mdelay(1);
  1211. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1212. }
  1213. void evergreen_mc_program(struct radeon_device *rdev)
  1214. {
  1215. struct evergreen_mc_save save;
  1216. u32 tmp;
  1217. int i, j;
  1218. /* Initialize HDP */
  1219. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1220. WREG32((0x2c14 + j), 0x00000000);
  1221. WREG32((0x2c18 + j), 0x00000000);
  1222. WREG32((0x2c1c + j), 0x00000000);
  1223. WREG32((0x2c20 + j), 0x00000000);
  1224. WREG32((0x2c24 + j), 0x00000000);
  1225. }
  1226. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1227. evergreen_mc_stop(rdev, &save);
  1228. if (evergreen_mc_wait_for_idle(rdev)) {
  1229. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1230. }
  1231. /* Lockout access through VGA aperture*/
  1232. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1233. /* Update configuration */
  1234. if (rdev->flags & RADEON_IS_AGP) {
  1235. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1236. /* VRAM before AGP */
  1237. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1238. rdev->mc.vram_start >> 12);
  1239. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1240. rdev->mc.gtt_end >> 12);
  1241. } else {
  1242. /* VRAM after AGP */
  1243. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1244. rdev->mc.gtt_start >> 12);
  1245. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1246. rdev->mc.vram_end >> 12);
  1247. }
  1248. } else {
  1249. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1250. rdev->mc.vram_start >> 12);
  1251. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1252. rdev->mc.vram_end >> 12);
  1253. }
  1254. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1255. /* llano/ontario only */
  1256. if ((rdev->family == CHIP_PALM) ||
  1257. (rdev->family == CHIP_SUMO) ||
  1258. (rdev->family == CHIP_SUMO2)) {
  1259. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1260. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1261. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1262. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1263. }
  1264. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1265. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1266. WREG32(MC_VM_FB_LOCATION, tmp);
  1267. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1268. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1269. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1270. if (rdev->flags & RADEON_IS_AGP) {
  1271. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1272. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1273. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1274. } else {
  1275. WREG32(MC_VM_AGP_BASE, 0);
  1276. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1277. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1278. }
  1279. if (evergreen_mc_wait_for_idle(rdev)) {
  1280. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1281. }
  1282. evergreen_mc_resume(rdev, &save);
  1283. /* we need to own VRAM, so turn off the VGA renderer here
  1284. * to stop it overwriting our objects */
  1285. rv515_vga_render_disable(rdev);
  1286. }
  1287. /*
  1288. * CP.
  1289. */
  1290. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1291. {
  1292. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1293. u32 next_rptr;
  1294. /* set to DX10/11 mode */
  1295. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1296. radeon_ring_write(ring, 1);
  1297. if (ring->rptr_save_reg) {
  1298. next_rptr = ring->wptr + 3 + 4;
  1299. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1300. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1301. PACKET3_SET_CONFIG_REG_START) >> 2));
  1302. radeon_ring_write(ring, next_rptr);
  1303. } else if (rdev->wb.enabled) {
  1304. next_rptr = ring->wptr + 5 + 4;
  1305. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1306. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1307. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1308. radeon_ring_write(ring, next_rptr);
  1309. radeon_ring_write(ring, 0);
  1310. }
  1311. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1312. radeon_ring_write(ring,
  1313. #ifdef __BIG_ENDIAN
  1314. (2 << 0) |
  1315. #endif
  1316. (ib->gpu_addr & 0xFFFFFFFC));
  1317. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1318. radeon_ring_write(ring, ib->length_dw);
  1319. }
  1320. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1321. {
  1322. const __be32 *fw_data;
  1323. int i;
  1324. if (!rdev->me_fw || !rdev->pfp_fw)
  1325. return -EINVAL;
  1326. r700_cp_stop(rdev);
  1327. WREG32(CP_RB_CNTL,
  1328. #ifdef __BIG_ENDIAN
  1329. BUF_SWAP_32BIT |
  1330. #endif
  1331. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1332. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1333. WREG32(CP_PFP_UCODE_ADDR, 0);
  1334. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1335. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1336. WREG32(CP_PFP_UCODE_ADDR, 0);
  1337. fw_data = (const __be32 *)rdev->me_fw->data;
  1338. WREG32(CP_ME_RAM_WADDR, 0);
  1339. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1340. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1341. WREG32(CP_PFP_UCODE_ADDR, 0);
  1342. WREG32(CP_ME_RAM_WADDR, 0);
  1343. WREG32(CP_ME_RAM_RADDR, 0);
  1344. return 0;
  1345. }
  1346. static int evergreen_cp_start(struct radeon_device *rdev)
  1347. {
  1348. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1349. int r, i;
  1350. uint32_t cp_me;
  1351. r = radeon_ring_lock(rdev, ring, 7);
  1352. if (r) {
  1353. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1354. return r;
  1355. }
  1356. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1357. radeon_ring_write(ring, 0x1);
  1358. radeon_ring_write(ring, 0x0);
  1359. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1360. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1361. radeon_ring_write(ring, 0);
  1362. radeon_ring_write(ring, 0);
  1363. radeon_ring_unlock_commit(rdev, ring);
  1364. cp_me = 0xff;
  1365. WREG32(CP_ME_CNTL, cp_me);
  1366. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1367. if (r) {
  1368. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1369. return r;
  1370. }
  1371. /* setup clear context state */
  1372. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1373. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1374. for (i = 0; i < evergreen_default_size; i++)
  1375. radeon_ring_write(ring, evergreen_default_state[i]);
  1376. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1377. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1378. /* set clear context state */
  1379. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1380. radeon_ring_write(ring, 0);
  1381. /* SQ_VTX_BASE_VTX_LOC */
  1382. radeon_ring_write(ring, 0xc0026f00);
  1383. radeon_ring_write(ring, 0x00000000);
  1384. radeon_ring_write(ring, 0x00000000);
  1385. radeon_ring_write(ring, 0x00000000);
  1386. /* Clear consts */
  1387. radeon_ring_write(ring, 0xc0036f00);
  1388. radeon_ring_write(ring, 0x00000bc4);
  1389. radeon_ring_write(ring, 0xffffffff);
  1390. radeon_ring_write(ring, 0xffffffff);
  1391. radeon_ring_write(ring, 0xffffffff);
  1392. radeon_ring_write(ring, 0xc0026900);
  1393. radeon_ring_write(ring, 0x00000316);
  1394. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1395. radeon_ring_write(ring, 0x00000010); /* */
  1396. radeon_ring_unlock_commit(rdev, ring);
  1397. return 0;
  1398. }
  1399. int evergreen_cp_resume(struct radeon_device *rdev)
  1400. {
  1401. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1402. u32 tmp;
  1403. u32 rb_bufsz;
  1404. int r;
  1405. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1406. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1407. SOFT_RESET_PA |
  1408. SOFT_RESET_SH |
  1409. SOFT_RESET_VGT |
  1410. SOFT_RESET_SPI |
  1411. SOFT_RESET_SX));
  1412. RREG32(GRBM_SOFT_RESET);
  1413. mdelay(15);
  1414. WREG32(GRBM_SOFT_RESET, 0);
  1415. RREG32(GRBM_SOFT_RESET);
  1416. /* Set ring buffer size */
  1417. rb_bufsz = drm_order(ring->ring_size / 8);
  1418. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1419. #ifdef __BIG_ENDIAN
  1420. tmp |= BUF_SWAP_32BIT;
  1421. #endif
  1422. WREG32(CP_RB_CNTL, tmp);
  1423. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1424. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1425. /* Set the write pointer delay */
  1426. WREG32(CP_RB_WPTR_DELAY, 0);
  1427. /* Initialize the ring buffer's read and write pointers */
  1428. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1429. WREG32(CP_RB_RPTR_WR, 0);
  1430. ring->wptr = 0;
  1431. WREG32(CP_RB_WPTR, ring->wptr);
  1432. /* set the wb address wether it's enabled or not */
  1433. WREG32(CP_RB_RPTR_ADDR,
  1434. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1435. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1436. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1437. if (rdev->wb.enabled)
  1438. WREG32(SCRATCH_UMSK, 0xff);
  1439. else {
  1440. tmp |= RB_NO_UPDATE;
  1441. WREG32(SCRATCH_UMSK, 0);
  1442. }
  1443. mdelay(1);
  1444. WREG32(CP_RB_CNTL, tmp);
  1445. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1446. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1447. ring->rptr = RREG32(CP_RB_RPTR);
  1448. evergreen_cp_start(rdev);
  1449. ring->ready = true;
  1450. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1451. if (r) {
  1452. ring->ready = false;
  1453. return r;
  1454. }
  1455. return 0;
  1456. }
  1457. /*
  1458. * Core functions
  1459. */
  1460. static void evergreen_gpu_init(struct radeon_device *rdev)
  1461. {
  1462. u32 gb_addr_config;
  1463. u32 mc_shared_chmap, mc_arb_ramcfg;
  1464. u32 sx_debug_1;
  1465. u32 smx_dc_ctl0;
  1466. u32 sq_config;
  1467. u32 sq_lds_resource_mgmt;
  1468. u32 sq_gpr_resource_mgmt_1;
  1469. u32 sq_gpr_resource_mgmt_2;
  1470. u32 sq_gpr_resource_mgmt_3;
  1471. u32 sq_thread_resource_mgmt;
  1472. u32 sq_thread_resource_mgmt_2;
  1473. u32 sq_stack_resource_mgmt_1;
  1474. u32 sq_stack_resource_mgmt_2;
  1475. u32 sq_stack_resource_mgmt_3;
  1476. u32 vgt_cache_invalidation;
  1477. u32 hdp_host_path_cntl, tmp;
  1478. u32 disabled_rb_mask;
  1479. int i, j, num_shader_engines, ps_thread_count;
  1480. switch (rdev->family) {
  1481. case CHIP_CYPRESS:
  1482. case CHIP_HEMLOCK:
  1483. rdev->config.evergreen.num_ses = 2;
  1484. rdev->config.evergreen.max_pipes = 4;
  1485. rdev->config.evergreen.max_tile_pipes = 8;
  1486. rdev->config.evergreen.max_simds = 10;
  1487. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1488. rdev->config.evergreen.max_gprs = 256;
  1489. rdev->config.evergreen.max_threads = 248;
  1490. rdev->config.evergreen.max_gs_threads = 32;
  1491. rdev->config.evergreen.max_stack_entries = 512;
  1492. rdev->config.evergreen.sx_num_of_sets = 4;
  1493. rdev->config.evergreen.sx_max_export_size = 256;
  1494. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1495. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1496. rdev->config.evergreen.max_hw_contexts = 8;
  1497. rdev->config.evergreen.sq_num_cf_insts = 2;
  1498. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1499. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1500. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1501. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1502. break;
  1503. case CHIP_JUNIPER:
  1504. rdev->config.evergreen.num_ses = 1;
  1505. rdev->config.evergreen.max_pipes = 4;
  1506. rdev->config.evergreen.max_tile_pipes = 4;
  1507. rdev->config.evergreen.max_simds = 10;
  1508. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1509. rdev->config.evergreen.max_gprs = 256;
  1510. rdev->config.evergreen.max_threads = 248;
  1511. rdev->config.evergreen.max_gs_threads = 32;
  1512. rdev->config.evergreen.max_stack_entries = 512;
  1513. rdev->config.evergreen.sx_num_of_sets = 4;
  1514. rdev->config.evergreen.sx_max_export_size = 256;
  1515. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1516. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1517. rdev->config.evergreen.max_hw_contexts = 8;
  1518. rdev->config.evergreen.sq_num_cf_insts = 2;
  1519. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1520. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1521. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1522. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1523. break;
  1524. case CHIP_REDWOOD:
  1525. rdev->config.evergreen.num_ses = 1;
  1526. rdev->config.evergreen.max_pipes = 4;
  1527. rdev->config.evergreen.max_tile_pipes = 4;
  1528. rdev->config.evergreen.max_simds = 5;
  1529. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1530. rdev->config.evergreen.max_gprs = 256;
  1531. rdev->config.evergreen.max_threads = 248;
  1532. rdev->config.evergreen.max_gs_threads = 32;
  1533. rdev->config.evergreen.max_stack_entries = 256;
  1534. rdev->config.evergreen.sx_num_of_sets = 4;
  1535. rdev->config.evergreen.sx_max_export_size = 256;
  1536. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1537. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1538. rdev->config.evergreen.max_hw_contexts = 8;
  1539. rdev->config.evergreen.sq_num_cf_insts = 2;
  1540. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1541. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1542. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1543. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1544. break;
  1545. case CHIP_CEDAR:
  1546. default:
  1547. rdev->config.evergreen.num_ses = 1;
  1548. rdev->config.evergreen.max_pipes = 2;
  1549. rdev->config.evergreen.max_tile_pipes = 2;
  1550. rdev->config.evergreen.max_simds = 2;
  1551. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1552. rdev->config.evergreen.max_gprs = 256;
  1553. rdev->config.evergreen.max_threads = 192;
  1554. rdev->config.evergreen.max_gs_threads = 16;
  1555. rdev->config.evergreen.max_stack_entries = 256;
  1556. rdev->config.evergreen.sx_num_of_sets = 4;
  1557. rdev->config.evergreen.sx_max_export_size = 128;
  1558. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1559. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1560. rdev->config.evergreen.max_hw_contexts = 4;
  1561. rdev->config.evergreen.sq_num_cf_insts = 1;
  1562. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1563. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1564. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1565. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1566. break;
  1567. case CHIP_PALM:
  1568. rdev->config.evergreen.num_ses = 1;
  1569. rdev->config.evergreen.max_pipes = 2;
  1570. rdev->config.evergreen.max_tile_pipes = 2;
  1571. rdev->config.evergreen.max_simds = 2;
  1572. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1573. rdev->config.evergreen.max_gprs = 256;
  1574. rdev->config.evergreen.max_threads = 192;
  1575. rdev->config.evergreen.max_gs_threads = 16;
  1576. rdev->config.evergreen.max_stack_entries = 256;
  1577. rdev->config.evergreen.sx_num_of_sets = 4;
  1578. rdev->config.evergreen.sx_max_export_size = 128;
  1579. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1580. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1581. rdev->config.evergreen.max_hw_contexts = 4;
  1582. rdev->config.evergreen.sq_num_cf_insts = 1;
  1583. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1584. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1585. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_SUMO:
  1589. rdev->config.evergreen.num_ses = 1;
  1590. rdev->config.evergreen.max_pipes = 4;
  1591. rdev->config.evergreen.max_tile_pipes = 2;
  1592. if (rdev->pdev->device == 0x9648)
  1593. rdev->config.evergreen.max_simds = 3;
  1594. else if ((rdev->pdev->device == 0x9647) ||
  1595. (rdev->pdev->device == 0x964a))
  1596. rdev->config.evergreen.max_simds = 4;
  1597. else
  1598. rdev->config.evergreen.max_simds = 5;
  1599. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1600. rdev->config.evergreen.max_gprs = 256;
  1601. rdev->config.evergreen.max_threads = 248;
  1602. rdev->config.evergreen.max_gs_threads = 32;
  1603. rdev->config.evergreen.max_stack_entries = 256;
  1604. rdev->config.evergreen.sx_num_of_sets = 4;
  1605. rdev->config.evergreen.sx_max_export_size = 256;
  1606. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1607. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1608. rdev->config.evergreen.max_hw_contexts = 8;
  1609. rdev->config.evergreen.sq_num_cf_insts = 2;
  1610. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1611. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1612. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1613. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1614. break;
  1615. case CHIP_SUMO2:
  1616. rdev->config.evergreen.num_ses = 1;
  1617. rdev->config.evergreen.max_pipes = 4;
  1618. rdev->config.evergreen.max_tile_pipes = 4;
  1619. rdev->config.evergreen.max_simds = 2;
  1620. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1621. rdev->config.evergreen.max_gprs = 256;
  1622. rdev->config.evergreen.max_threads = 248;
  1623. rdev->config.evergreen.max_gs_threads = 32;
  1624. rdev->config.evergreen.max_stack_entries = 512;
  1625. rdev->config.evergreen.sx_num_of_sets = 4;
  1626. rdev->config.evergreen.sx_max_export_size = 256;
  1627. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1628. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1629. rdev->config.evergreen.max_hw_contexts = 8;
  1630. rdev->config.evergreen.sq_num_cf_insts = 2;
  1631. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1632. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1633. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1634. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1635. break;
  1636. case CHIP_BARTS:
  1637. rdev->config.evergreen.num_ses = 2;
  1638. rdev->config.evergreen.max_pipes = 4;
  1639. rdev->config.evergreen.max_tile_pipes = 8;
  1640. rdev->config.evergreen.max_simds = 7;
  1641. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1642. rdev->config.evergreen.max_gprs = 256;
  1643. rdev->config.evergreen.max_threads = 248;
  1644. rdev->config.evergreen.max_gs_threads = 32;
  1645. rdev->config.evergreen.max_stack_entries = 512;
  1646. rdev->config.evergreen.sx_num_of_sets = 4;
  1647. rdev->config.evergreen.sx_max_export_size = 256;
  1648. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1649. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1650. rdev->config.evergreen.max_hw_contexts = 8;
  1651. rdev->config.evergreen.sq_num_cf_insts = 2;
  1652. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1653. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1654. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1655. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1656. break;
  1657. case CHIP_TURKS:
  1658. rdev->config.evergreen.num_ses = 1;
  1659. rdev->config.evergreen.max_pipes = 4;
  1660. rdev->config.evergreen.max_tile_pipes = 4;
  1661. rdev->config.evergreen.max_simds = 6;
  1662. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1663. rdev->config.evergreen.max_gprs = 256;
  1664. rdev->config.evergreen.max_threads = 248;
  1665. rdev->config.evergreen.max_gs_threads = 32;
  1666. rdev->config.evergreen.max_stack_entries = 256;
  1667. rdev->config.evergreen.sx_num_of_sets = 4;
  1668. rdev->config.evergreen.sx_max_export_size = 256;
  1669. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1670. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1671. rdev->config.evergreen.max_hw_contexts = 8;
  1672. rdev->config.evergreen.sq_num_cf_insts = 2;
  1673. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1674. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1675. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1676. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1677. break;
  1678. case CHIP_CAICOS:
  1679. rdev->config.evergreen.num_ses = 1;
  1680. rdev->config.evergreen.max_pipes = 4;
  1681. rdev->config.evergreen.max_tile_pipes = 2;
  1682. rdev->config.evergreen.max_simds = 2;
  1683. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1684. rdev->config.evergreen.max_gprs = 256;
  1685. rdev->config.evergreen.max_threads = 192;
  1686. rdev->config.evergreen.max_gs_threads = 16;
  1687. rdev->config.evergreen.max_stack_entries = 256;
  1688. rdev->config.evergreen.sx_num_of_sets = 4;
  1689. rdev->config.evergreen.sx_max_export_size = 128;
  1690. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1691. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1692. rdev->config.evergreen.max_hw_contexts = 4;
  1693. rdev->config.evergreen.sq_num_cf_insts = 1;
  1694. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1695. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1696. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1697. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1698. break;
  1699. }
  1700. /* Initialize HDP */
  1701. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1702. WREG32((0x2c14 + j), 0x00000000);
  1703. WREG32((0x2c18 + j), 0x00000000);
  1704. WREG32((0x2c1c + j), 0x00000000);
  1705. WREG32((0x2c20 + j), 0x00000000);
  1706. WREG32((0x2c24 + j), 0x00000000);
  1707. }
  1708. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1709. evergreen_fix_pci_max_read_req_size(rdev);
  1710. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1711. if ((rdev->family == CHIP_PALM) ||
  1712. (rdev->family == CHIP_SUMO) ||
  1713. (rdev->family == CHIP_SUMO2))
  1714. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1715. else
  1716. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1717. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1718. * not have bank info, so create a custom tiling dword.
  1719. * bits 3:0 num_pipes
  1720. * bits 7:4 num_banks
  1721. * bits 11:8 group_size
  1722. * bits 15:12 row_size
  1723. */
  1724. rdev->config.evergreen.tile_config = 0;
  1725. switch (rdev->config.evergreen.max_tile_pipes) {
  1726. case 1:
  1727. default:
  1728. rdev->config.evergreen.tile_config |= (0 << 0);
  1729. break;
  1730. case 2:
  1731. rdev->config.evergreen.tile_config |= (1 << 0);
  1732. break;
  1733. case 4:
  1734. rdev->config.evergreen.tile_config |= (2 << 0);
  1735. break;
  1736. case 8:
  1737. rdev->config.evergreen.tile_config |= (3 << 0);
  1738. break;
  1739. }
  1740. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1741. if (rdev->flags & RADEON_IS_IGP)
  1742. rdev->config.evergreen.tile_config |= 1 << 4;
  1743. else {
  1744. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1745. case 0: /* four banks */
  1746. rdev->config.evergreen.tile_config |= 0 << 4;
  1747. break;
  1748. case 1: /* eight banks */
  1749. rdev->config.evergreen.tile_config |= 1 << 4;
  1750. break;
  1751. case 2: /* sixteen banks */
  1752. default:
  1753. rdev->config.evergreen.tile_config |= 2 << 4;
  1754. break;
  1755. }
  1756. }
  1757. rdev->config.evergreen.tile_config |= 0 << 8;
  1758. rdev->config.evergreen.tile_config |=
  1759. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1760. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1761. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1762. u32 efuse_straps_4;
  1763. u32 efuse_straps_3;
  1764. WREG32(RCU_IND_INDEX, 0x204);
  1765. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1766. WREG32(RCU_IND_INDEX, 0x203);
  1767. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1768. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1769. ((efuse_straps_3 & 0xf0000000) >> 28));
  1770. } else {
  1771. tmp = 0;
  1772. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1773. u32 rb_disable_bitmap;
  1774. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1775. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1776. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1777. tmp <<= 4;
  1778. tmp |= rb_disable_bitmap;
  1779. }
  1780. }
  1781. /* enabled rb are just the one not disabled :) */
  1782. disabled_rb_mask = tmp;
  1783. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1784. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1785. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1786. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1787. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1788. tmp = gb_addr_config & NUM_PIPES_MASK;
  1789. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1790. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1791. WREG32(GB_BACKEND_MAP, tmp);
  1792. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1793. WREG32(CGTS_TCC_DISABLE, 0);
  1794. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1795. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1796. /* set HW defaults for 3D engine */
  1797. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1798. ROQ_IB2_START(0x2b)));
  1799. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1800. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1801. SYNC_GRADIENT |
  1802. SYNC_WALKER |
  1803. SYNC_ALIGNER));
  1804. sx_debug_1 = RREG32(SX_DEBUG_1);
  1805. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1806. WREG32(SX_DEBUG_1, sx_debug_1);
  1807. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1808. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1809. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1810. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1811. if (rdev->family <= CHIP_SUMO2)
  1812. WREG32(SMX_SAR_CTL0, 0x00010000);
  1813. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1814. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1815. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1816. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1817. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1818. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1819. WREG32(VGT_NUM_INSTANCES, 1);
  1820. WREG32(SPI_CONFIG_CNTL, 0);
  1821. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1822. WREG32(CP_PERFMON_CNTL, 0);
  1823. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1824. FETCH_FIFO_HIWATER(0x4) |
  1825. DONE_FIFO_HIWATER(0xe0) |
  1826. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1827. sq_config = RREG32(SQ_CONFIG);
  1828. sq_config &= ~(PS_PRIO(3) |
  1829. VS_PRIO(3) |
  1830. GS_PRIO(3) |
  1831. ES_PRIO(3));
  1832. sq_config |= (VC_ENABLE |
  1833. EXPORT_SRC_C |
  1834. PS_PRIO(0) |
  1835. VS_PRIO(1) |
  1836. GS_PRIO(2) |
  1837. ES_PRIO(3));
  1838. switch (rdev->family) {
  1839. case CHIP_CEDAR:
  1840. case CHIP_PALM:
  1841. case CHIP_SUMO:
  1842. case CHIP_SUMO2:
  1843. case CHIP_CAICOS:
  1844. /* no vertex cache */
  1845. sq_config &= ~VC_ENABLE;
  1846. break;
  1847. default:
  1848. break;
  1849. }
  1850. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1851. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1852. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1853. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1854. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1855. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1856. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1857. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1858. switch (rdev->family) {
  1859. case CHIP_CEDAR:
  1860. case CHIP_PALM:
  1861. case CHIP_SUMO:
  1862. case CHIP_SUMO2:
  1863. ps_thread_count = 96;
  1864. break;
  1865. default:
  1866. ps_thread_count = 128;
  1867. break;
  1868. }
  1869. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1870. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1871. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1872. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1873. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1874. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1875. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1876. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1877. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1878. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1879. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1880. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1881. WREG32(SQ_CONFIG, sq_config);
  1882. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1883. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1884. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1885. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1886. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1887. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1888. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1889. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1890. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1891. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1892. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1893. FORCE_EOV_MAX_REZ_CNT(255)));
  1894. switch (rdev->family) {
  1895. case CHIP_CEDAR:
  1896. case CHIP_PALM:
  1897. case CHIP_SUMO:
  1898. case CHIP_SUMO2:
  1899. case CHIP_CAICOS:
  1900. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1901. break;
  1902. default:
  1903. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1904. break;
  1905. }
  1906. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1907. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1908. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1909. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1910. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1911. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1912. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1913. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1914. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1915. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1916. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1917. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1918. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1919. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1920. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1921. /* clear render buffer base addresses */
  1922. WREG32(CB_COLOR0_BASE, 0);
  1923. WREG32(CB_COLOR1_BASE, 0);
  1924. WREG32(CB_COLOR2_BASE, 0);
  1925. WREG32(CB_COLOR3_BASE, 0);
  1926. WREG32(CB_COLOR4_BASE, 0);
  1927. WREG32(CB_COLOR5_BASE, 0);
  1928. WREG32(CB_COLOR6_BASE, 0);
  1929. WREG32(CB_COLOR7_BASE, 0);
  1930. WREG32(CB_COLOR8_BASE, 0);
  1931. WREG32(CB_COLOR9_BASE, 0);
  1932. WREG32(CB_COLOR10_BASE, 0);
  1933. WREG32(CB_COLOR11_BASE, 0);
  1934. /* set the shader const cache sizes to 0 */
  1935. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1936. WREG32(i, 0);
  1937. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1938. WREG32(i, 0);
  1939. tmp = RREG32(HDP_MISC_CNTL);
  1940. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1941. WREG32(HDP_MISC_CNTL, tmp);
  1942. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1943. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1944. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1945. udelay(50);
  1946. }
  1947. int evergreen_mc_init(struct radeon_device *rdev)
  1948. {
  1949. u32 tmp;
  1950. int chansize, numchan;
  1951. /* Get VRAM informations */
  1952. rdev->mc.vram_is_ddr = true;
  1953. if ((rdev->family == CHIP_PALM) ||
  1954. (rdev->family == CHIP_SUMO) ||
  1955. (rdev->family == CHIP_SUMO2))
  1956. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  1957. else
  1958. tmp = RREG32(MC_ARB_RAMCFG);
  1959. if (tmp & CHANSIZE_OVERRIDE) {
  1960. chansize = 16;
  1961. } else if (tmp & CHANSIZE_MASK) {
  1962. chansize = 64;
  1963. } else {
  1964. chansize = 32;
  1965. }
  1966. tmp = RREG32(MC_SHARED_CHMAP);
  1967. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1968. case 0:
  1969. default:
  1970. numchan = 1;
  1971. break;
  1972. case 1:
  1973. numchan = 2;
  1974. break;
  1975. case 2:
  1976. numchan = 4;
  1977. break;
  1978. case 3:
  1979. numchan = 8;
  1980. break;
  1981. }
  1982. rdev->mc.vram_width = numchan * chansize;
  1983. /* Could aper size report 0 ? */
  1984. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1985. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1986. /* Setup GPU memory space */
  1987. if ((rdev->family == CHIP_PALM) ||
  1988. (rdev->family == CHIP_SUMO) ||
  1989. (rdev->family == CHIP_SUMO2)) {
  1990. /* size in bytes on fusion */
  1991. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1992. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1993. } else {
  1994. /* size in MB on evergreen/cayman/tn */
  1995. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1996. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1997. }
  1998. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1999. r700_vram_gtt_location(rdev, &rdev->mc);
  2000. radeon_update_bandwidth_info(rdev);
  2001. return 0;
  2002. }
  2003. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2004. {
  2005. u32 srbm_status;
  2006. u32 grbm_status;
  2007. u32 grbm_status_se0, grbm_status_se1;
  2008. srbm_status = RREG32(SRBM_STATUS);
  2009. grbm_status = RREG32(GRBM_STATUS);
  2010. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2011. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2012. if (!(grbm_status & GUI_ACTIVE)) {
  2013. radeon_ring_lockup_update(ring);
  2014. return false;
  2015. }
  2016. /* force CP activities */
  2017. radeon_ring_force_activity(rdev, ring);
  2018. return radeon_ring_test_lockup(rdev, ring);
  2019. }
  2020. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2021. {
  2022. struct evergreen_mc_save save;
  2023. u32 grbm_reset = 0;
  2024. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2025. return 0;
  2026. dev_info(rdev->dev, "GPU softreset \n");
  2027. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2028. RREG32(GRBM_STATUS));
  2029. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2030. RREG32(GRBM_STATUS_SE0));
  2031. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2032. RREG32(GRBM_STATUS_SE1));
  2033. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2034. RREG32(SRBM_STATUS));
  2035. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2036. RREG32(CP_STALLED_STAT1));
  2037. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2038. RREG32(CP_STALLED_STAT2));
  2039. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2040. RREG32(CP_BUSY_STAT));
  2041. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2042. RREG32(CP_STAT));
  2043. evergreen_mc_stop(rdev, &save);
  2044. if (evergreen_mc_wait_for_idle(rdev)) {
  2045. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2046. }
  2047. /* Disable CP parsing/prefetching */
  2048. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2049. /* reset all the gfx blocks */
  2050. grbm_reset = (SOFT_RESET_CP |
  2051. SOFT_RESET_CB |
  2052. SOFT_RESET_DB |
  2053. SOFT_RESET_PA |
  2054. SOFT_RESET_SC |
  2055. SOFT_RESET_SPI |
  2056. SOFT_RESET_SH |
  2057. SOFT_RESET_SX |
  2058. SOFT_RESET_TC |
  2059. SOFT_RESET_TA |
  2060. SOFT_RESET_VC |
  2061. SOFT_RESET_VGT);
  2062. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2063. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2064. (void)RREG32(GRBM_SOFT_RESET);
  2065. udelay(50);
  2066. WREG32(GRBM_SOFT_RESET, 0);
  2067. (void)RREG32(GRBM_SOFT_RESET);
  2068. /* Wait a little for things to settle down */
  2069. udelay(50);
  2070. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2071. RREG32(GRBM_STATUS));
  2072. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2073. RREG32(GRBM_STATUS_SE0));
  2074. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2075. RREG32(GRBM_STATUS_SE1));
  2076. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2077. RREG32(SRBM_STATUS));
  2078. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2079. RREG32(CP_STALLED_STAT1));
  2080. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2081. RREG32(CP_STALLED_STAT2));
  2082. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2083. RREG32(CP_BUSY_STAT));
  2084. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2085. RREG32(CP_STAT));
  2086. evergreen_mc_resume(rdev, &save);
  2087. return 0;
  2088. }
  2089. int evergreen_asic_reset(struct radeon_device *rdev)
  2090. {
  2091. return evergreen_gpu_soft_reset(rdev);
  2092. }
  2093. /* Interrupts */
  2094. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2095. {
  2096. switch (crtc) {
  2097. case 0:
  2098. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2099. case 1:
  2100. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2101. case 2:
  2102. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2103. case 3:
  2104. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2105. case 4:
  2106. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2107. case 5:
  2108. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2109. default:
  2110. return 0;
  2111. }
  2112. }
  2113. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2114. {
  2115. u32 tmp;
  2116. if (rdev->family >= CHIP_CAYMAN) {
  2117. cayman_cp_int_cntl_setup(rdev, 0,
  2118. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2119. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2120. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2121. } else
  2122. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2123. WREG32(GRBM_INT_CNTL, 0);
  2124. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2125. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2126. if (rdev->num_crtc >= 4) {
  2127. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2128. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2129. }
  2130. if (rdev->num_crtc >= 6) {
  2131. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2132. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2133. }
  2134. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2135. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2136. if (rdev->num_crtc >= 4) {
  2137. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2138. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2139. }
  2140. if (rdev->num_crtc >= 6) {
  2141. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2142. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2143. }
  2144. /* only one DAC on DCE6 */
  2145. if (!ASIC_IS_DCE6(rdev))
  2146. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2147. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2148. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2149. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2150. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2151. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2152. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2153. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2154. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2155. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2156. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2157. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2158. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2159. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2160. }
  2161. int evergreen_irq_set(struct radeon_device *rdev)
  2162. {
  2163. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2164. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2165. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2166. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2167. u32 grbm_int_cntl = 0;
  2168. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2169. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2170. if (!rdev->irq.installed) {
  2171. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2172. return -EINVAL;
  2173. }
  2174. /* don't enable anything if the ih is disabled */
  2175. if (!rdev->ih.enabled) {
  2176. r600_disable_interrupts(rdev);
  2177. /* force the active interrupt state to all disabled */
  2178. evergreen_disable_interrupt_state(rdev);
  2179. return 0;
  2180. }
  2181. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2182. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2183. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2184. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2185. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2186. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2187. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2188. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2189. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2190. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2191. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2192. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2193. if (rdev->family >= CHIP_CAYMAN) {
  2194. /* enable CP interrupts on all rings */
  2195. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2196. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2197. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2198. }
  2199. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2200. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2201. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2202. }
  2203. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2204. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2205. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2206. }
  2207. } else {
  2208. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2209. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2210. cp_int_cntl |= RB_INT_ENABLE;
  2211. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2212. }
  2213. }
  2214. if (rdev->irq.crtc_vblank_int[0] ||
  2215. atomic_read(&rdev->irq.pflip[0])) {
  2216. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2217. crtc1 |= VBLANK_INT_MASK;
  2218. }
  2219. if (rdev->irq.crtc_vblank_int[1] ||
  2220. atomic_read(&rdev->irq.pflip[1])) {
  2221. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2222. crtc2 |= VBLANK_INT_MASK;
  2223. }
  2224. if (rdev->irq.crtc_vblank_int[2] ||
  2225. atomic_read(&rdev->irq.pflip[2])) {
  2226. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2227. crtc3 |= VBLANK_INT_MASK;
  2228. }
  2229. if (rdev->irq.crtc_vblank_int[3] ||
  2230. atomic_read(&rdev->irq.pflip[3])) {
  2231. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2232. crtc4 |= VBLANK_INT_MASK;
  2233. }
  2234. if (rdev->irq.crtc_vblank_int[4] ||
  2235. atomic_read(&rdev->irq.pflip[4])) {
  2236. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2237. crtc5 |= VBLANK_INT_MASK;
  2238. }
  2239. if (rdev->irq.crtc_vblank_int[5] ||
  2240. atomic_read(&rdev->irq.pflip[5])) {
  2241. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2242. crtc6 |= VBLANK_INT_MASK;
  2243. }
  2244. if (rdev->irq.hpd[0]) {
  2245. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2246. hpd1 |= DC_HPDx_INT_EN;
  2247. }
  2248. if (rdev->irq.hpd[1]) {
  2249. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2250. hpd2 |= DC_HPDx_INT_EN;
  2251. }
  2252. if (rdev->irq.hpd[2]) {
  2253. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2254. hpd3 |= DC_HPDx_INT_EN;
  2255. }
  2256. if (rdev->irq.hpd[3]) {
  2257. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2258. hpd4 |= DC_HPDx_INT_EN;
  2259. }
  2260. if (rdev->irq.hpd[4]) {
  2261. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2262. hpd5 |= DC_HPDx_INT_EN;
  2263. }
  2264. if (rdev->irq.hpd[5]) {
  2265. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2266. hpd6 |= DC_HPDx_INT_EN;
  2267. }
  2268. if (rdev->irq.afmt[0]) {
  2269. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2270. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2271. }
  2272. if (rdev->irq.afmt[1]) {
  2273. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2274. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2275. }
  2276. if (rdev->irq.afmt[2]) {
  2277. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2278. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2279. }
  2280. if (rdev->irq.afmt[3]) {
  2281. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2282. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2283. }
  2284. if (rdev->irq.afmt[4]) {
  2285. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2286. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2287. }
  2288. if (rdev->irq.afmt[5]) {
  2289. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2290. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2291. }
  2292. if (rdev->irq.gui_idle) {
  2293. DRM_DEBUG("gui idle\n");
  2294. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2295. }
  2296. if (rdev->family >= CHIP_CAYMAN) {
  2297. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2298. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2299. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2300. } else
  2301. WREG32(CP_INT_CNTL, cp_int_cntl);
  2302. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2303. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2304. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2305. if (rdev->num_crtc >= 4) {
  2306. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2307. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2308. }
  2309. if (rdev->num_crtc >= 6) {
  2310. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2311. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2312. }
  2313. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2314. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2315. if (rdev->num_crtc >= 4) {
  2316. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2317. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2318. }
  2319. if (rdev->num_crtc >= 6) {
  2320. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2321. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2322. }
  2323. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2324. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2325. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2326. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2327. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2328. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2329. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2330. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2331. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2332. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2333. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2334. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2335. return 0;
  2336. }
  2337. static void evergreen_irq_ack(struct radeon_device *rdev)
  2338. {
  2339. u32 tmp;
  2340. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2341. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2342. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2343. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2344. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2345. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2346. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2347. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2348. if (rdev->num_crtc >= 4) {
  2349. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2350. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2351. }
  2352. if (rdev->num_crtc >= 6) {
  2353. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2354. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2355. }
  2356. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2357. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2358. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2359. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2360. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2361. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2362. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2363. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2364. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2365. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2366. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2367. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2368. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2369. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2370. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2371. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2372. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2373. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2374. if (rdev->num_crtc >= 4) {
  2375. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2376. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2377. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2378. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2379. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2380. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2381. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2382. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2383. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2384. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2385. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2386. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2387. }
  2388. if (rdev->num_crtc >= 6) {
  2389. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2390. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2391. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2392. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2393. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2394. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2395. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2396. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2397. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2398. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2399. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2400. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2401. }
  2402. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2403. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2404. tmp |= DC_HPDx_INT_ACK;
  2405. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2406. }
  2407. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2408. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2409. tmp |= DC_HPDx_INT_ACK;
  2410. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2411. }
  2412. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2413. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2414. tmp |= DC_HPDx_INT_ACK;
  2415. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2416. }
  2417. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2418. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2419. tmp |= DC_HPDx_INT_ACK;
  2420. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2421. }
  2422. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2423. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2424. tmp |= DC_HPDx_INT_ACK;
  2425. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2426. }
  2427. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2428. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2429. tmp |= DC_HPDx_INT_ACK;
  2430. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2431. }
  2432. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2433. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2434. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2435. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2436. }
  2437. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2438. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2439. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2440. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2441. }
  2442. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2443. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2444. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2445. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2446. }
  2447. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2448. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2449. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2450. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2451. }
  2452. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2453. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2454. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2455. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2456. }
  2457. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2458. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2459. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2460. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2461. }
  2462. }
  2463. void evergreen_irq_disable(struct radeon_device *rdev)
  2464. {
  2465. r600_disable_interrupts(rdev);
  2466. /* Wait and acknowledge irq */
  2467. mdelay(1);
  2468. evergreen_irq_ack(rdev);
  2469. evergreen_disable_interrupt_state(rdev);
  2470. }
  2471. void evergreen_irq_suspend(struct radeon_device *rdev)
  2472. {
  2473. evergreen_irq_disable(rdev);
  2474. r600_rlc_stop(rdev);
  2475. }
  2476. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2477. {
  2478. u32 wptr, tmp;
  2479. if (rdev->wb.enabled)
  2480. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2481. else
  2482. wptr = RREG32(IH_RB_WPTR);
  2483. if (wptr & RB_OVERFLOW) {
  2484. /* When a ring buffer overflow happen start parsing interrupt
  2485. * from the last not overwritten vector (wptr + 16). Hopefully
  2486. * this should allow us to catchup.
  2487. */
  2488. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2489. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2490. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2491. tmp = RREG32(IH_RB_CNTL);
  2492. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2493. WREG32(IH_RB_CNTL, tmp);
  2494. }
  2495. return (wptr & rdev->ih.ptr_mask);
  2496. }
  2497. int evergreen_irq_process(struct radeon_device *rdev)
  2498. {
  2499. u32 wptr;
  2500. u32 rptr;
  2501. u32 src_id, src_data;
  2502. u32 ring_index;
  2503. bool queue_hotplug = false;
  2504. bool queue_hdmi = false;
  2505. if (!rdev->ih.enabled || rdev->shutdown)
  2506. return IRQ_NONE;
  2507. wptr = evergreen_get_ih_wptr(rdev);
  2508. restart_ih:
  2509. /* is somebody else already processing irqs? */
  2510. if (atomic_xchg(&rdev->ih.lock, 1))
  2511. return IRQ_NONE;
  2512. rptr = rdev->ih.rptr;
  2513. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2514. /* Order reading of wptr vs. reading of IH ring data */
  2515. rmb();
  2516. /* display interrupts */
  2517. evergreen_irq_ack(rdev);
  2518. while (rptr != wptr) {
  2519. /* wptr/rptr are in bytes! */
  2520. ring_index = rptr / 4;
  2521. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2522. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2523. switch (src_id) {
  2524. case 1: /* D1 vblank/vline */
  2525. switch (src_data) {
  2526. case 0: /* D1 vblank */
  2527. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2528. if (rdev->irq.crtc_vblank_int[0]) {
  2529. drm_handle_vblank(rdev->ddev, 0);
  2530. rdev->pm.vblank_sync = true;
  2531. wake_up(&rdev->irq.vblank_queue);
  2532. }
  2533. if (atomic_read(&rdev->irq.pflip[0]))
  2534. radeon_crtc_handle_flip(rdev, 0);
  2535. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2536. DRM_DEBUG("IH: D1 vblank\n");
  2537. }
  2538. break;
  2539. case 1: /* D1 vline */
  2540. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2541. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2542. DRM_DEBUG("IH: D1 vline\n");
  2543. }
  2544. break;
  2545. default:
  2546. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2547. break;
  2548. }
  2549. break;
  2550. case 2: /* D2 vblank/vline */
  2551. switch (src_data) {
  2552. case 0: /* D2 vblank */
  2553. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2554. if (rdev->irq.crtc_vblank_int[1]) {
  2555. drm_handle_vblank(rdev->ddev, 1);
  2556. rdev->pm.vblank_sync = true;
  2557. wake_up(&rdev->irq.vblank_queue);
  2558. }
  2559. if (atomic_read(&rdev->irq.pflip[1]))
  2560. radeon_crtc_handle_flip(rdev, 1);
  2561. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2562. DRM_DEBUG("IH: D2 vblank\n");
  2563. }
  2564. break;
  2565. case 1: /* D2 vline */
  2566. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2567. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2568. DRM_DEBUG("IH: D2 vline\n");
  2569. }
  2570. break;
  2571. default:
  2572. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2573. break;
  2574. }
  2575. break;
  2576. case 3: /* D3 vblank/vline */
  2577. switch (src_data) {
  2578. case 0: /* D3 vblank */
  2579. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2580. if (rdev->irq.crtc_vblank_int[2]) {
  2581. drm_handle_vblank(rdev->ddev, 2);
  2582. rdev->pm.vblank_sync = true;
  2583. wake_up(&rdev->irq.vblank_queue);
  2584. }
  2585. if (atomic_read(&rdev->irq.pflip[2]))
  2586. radeon_crtc_handle_flip(rdev, 2);
  2587. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2588. DRM_DEBUG("IH: D3 vblank\n");
  2589. }
  2590. break;
  2591. case 1: /* D3 vline */
  2592. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2593. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2594. DRM_DEBUG("IH: D3 vline\n");
  2595. }
  2596. break;
  2597. default:
  2598. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2599. break;
  2600. }
  2601. break;
  2602. case 4: /* D4 vblank/vline */
  2603. switch (src_data) {
  2604. case 0: /* D4 vblank */
  2605. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2606. if (rdev->irq.crtc_vblank_int[3]) {
  2607. drm_handle_vblank(rdev->ddev, 3);
  2608. rdev->pm.vblank_sync = true;
  2609. wake_up(&rdev->irq.vblank_queue);
  2610. }
  2611. if (atomic_read(&rdev->irq.pflip[3]))
  2612. radeon_crtc_handle_flip(rdev, 3);
  2613. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2614. DRM_DEBUG("IH: D4 vblank\n");
  2615. }
  2616. break;
  2617. case 1: /* D4 vline */
  2618. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2619. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2620. DRM_DEBUG("IH: D4 vline\n");
  2621. }
  2622. break;
  2623. default:
  2624. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2625. break;
  2626. }
  2627. break;
  2628. case 5: /* D5 vblank/vline */
  2629. switch (src_data) {
  2630. case 0: /* D5 vblank */
  2631. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2632. if (rdev->irq.crtc_vblank_int[4]) {
  2633. drm_handle_vblank(rdev->ddev, 4);
  2634. rdev->pm.vblank_sync = true;
  2635. wake_up(&rdev->irq.vblank_queue);
  2636. }
  2637. if (atomic_read(&rdev->irq.pflip[4]))
  2638. radeon_crtc_handle_flip(rdev, 4);
  2639. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2640. DRM_DEBUG("IH: D5 vblank\n");
  2641. }
  2642. break;
  2643. case 1: /* D5 vline */
  2644. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2645. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2646. DRM_DEBUG("IH: D5 vline\n");
  2647. }
  2648. break;
  2649. default:
  2650. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2651. break;
  2652. }
  2653. break;
  2654. case 6: /* D6 vblank/vline */
  2655. switch (src_data) {
  2656. case 0: /* D6 vblank */
  2657. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2658. if (rdev->irq.crtc_vblank_int[5]) {
  2659. drm_handle_vblank(rdev->ddev, 5);
  2660. rdev->pm.vblank_sync = true;
  2661. wake_up(&rdev->irq.vblank_queue);
  2662. }
  2663. if (atomic_read(&rdev->irq.pflip[5]))
  2664. radeon_crtc_handle_flip(rdev, 5);
  2665. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2666. DRM_DEBUG("IH: D6 vblank\n");
  2667. }
  2668. break;
  2669. case 1: /* D6 vline */
  2670. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2671. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2672. DRM_DEBUG("IH: D6 vline\n");
  2673. }
  2674. break;
  2675. default:
  2676. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2677. break;
  2678. }
  2679. break;
  2680. case 42: /* HPD hotplug */
  2681. switch (src_data) {
  2682. case 0:
  2683. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2684. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2685. queue_hotplug = true;
  2686. DRM_DEBUG("IH: HPD1\n");
  2687. }
  2688. break;
  2689. case 1:
  2690. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2691. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2692. queue_hotplug = true;
  2693. DRM_DEBUG("IH: HPD2\n");
  2694. }
  2695. break;
  2696. case 2:
  2697. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2698. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2699. queue_hotplug = true;
  2700. DRM_DEBUG("IH: HPD3\n");
  2701. }
  2702. break;
  2703. case 3:
  2704. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2705. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2706. queue_hotplug = true;
  2707. DRM_DEBUG("IH: HPD4\n");
  2708. }
  2709. break;
  2710. case 4:
  2711. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2712. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2713. queue_hotplug = true;
  2714. DRM_DEBUG("IH: HPD5\n");
  2715. }
  2716. break;
  2717. case 5:
  2718. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2719. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2720. queue_hotplug = true;
  2721. DRM_DEBUG("IH: HPD6\n");
  2722. }
  2723. break;
  2724. default:
  2725. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2726. break;
  2727. }
  2728. break;
  2729. case 44: /* hdmi */
  2730. switch (src_data) {
  2731. case 0:
  2732. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2733. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2734. queue_hdmi = true;
  2735. DRM_DEBUG("IH: HDMI0\n");
  2736. }
  2737. break;
  2738. case 1:
  2739. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2740. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2741. queue_hdmi = true;
  2742. DRM_DEBUG("IH: HDMI1\n");
  2743. }
  2744. break;
  2745. case 2:
  2746. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2747. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2748. queue_hdmi = true;
  2749. DRM_DEBUG("IH: HDMI2\n");
  2750. }
  2751. break;
  2752. case 3:
  2753. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2754. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  2755. queue_hdmi = true;
  2756. DRM_DEBUG("IH: HDMI3\n");
  2757. }
  2758. break;
  2759. case 4:
  2760. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2761. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  2762. queue_hdmi = true;
  2763. DRM_DEBUG("IH: HDMI4\n");
  2764. }
  2765. break;
  2766. case 5:
  2767. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2768. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  2769. queue_hdmi = true;
  2770. DRM_DEBUG("IH: HDMI5\n");
  2771. }
  2772. break;
  2773. default:
  2774. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2775. break;
  2776. }
  2777. break;
  2778. case 176: /* CP_INT in ring buffer */
  2779. case 177: /* CP_INT in IB1 */
  2780. case 178: /* CP_INT in IB2 */
  2781. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2782. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2783. break;
  2784. case 181: /* CP EOP event */
  2785. DRM_DEBUG("IH: CP EOP\n");
  2786. if (rdev->family >= CHIP_CAYMAN) {
  2787. switch (src_data) {
  2788. case 0:
  2789. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2790. break;
  2791. case 1:
  2792. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2793. break;
  2794. case 2:
  2795. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2796. break;
  2797. }
  2798. } else
  2799. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2800. break;
  2801. case 233: /* GUI IDLE */
  2802. DRM_DEBUG("IH: GUI idle\n");
  2803. wake_up(&rdev->irq.idle_queue);
  2804. break;
  2805. default:
  2806. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2807. break;
  2808. }
  2809. /* wptr/rptr are in bytes! */
  2810. rptr += 16;
  2811. rptr &= rdev->ih.ptr_mask;
  2812. }
  2813. if (queue_hotplug)
  2814. schedule_work(&rdev->hotplug_work);
  2815. if (queue_hdmi)
  2816. schedule_work(&rdev->audio_work);
  2817. rdev->ih.rptr = rptr;
  2818. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2819. atomic_set(&rdev->ih.lock, 0);
  2820. /* make sure wptr hasn't changed while processing */
  2821. wptr = evergreen_get_ih_wptr(rdev);
  2822. if (wptr != rptr)
  2823. goto restart_ih;
  2824. return IRQ_HANDLED;
  2825. }
  2826. static int evergreen_startup(struct radeon_device *rdev)
  2827. {
  2828. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2829. int r;
  2830. /* enable pcie gen2 link */
  2831. evergreen_pcie_gen2_enable(rdev);
  2832. if (ASIC_IS_DCE5(rdev)) {
  2833. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2834. r = ni_init_microcode(rdev);
  2835. if (r) {
  2836. DRM_ERROR("Failed to load firmware!\n");
  2837. return r;
  2838. }
  2839. }
  2840. r = ni_mc_load_microcode(rdev);
  2841. if (r) {
  2842. DRM_ERROR("Failed to load MC firmware!\n");
  2843. return r;
  2844. }
  2845. } else {
  2846. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2847. r = r600_init_microcode(rdev);
  2848. if (r) {
  2849. DRM_ERROR("Failed to load firmware!\n");
  2850. return r;
  2851. }
  2852. }
  2853. }
  2854. r = r600_vram_scratch_init(rdev);
  2855. if (r)
  2856. return r;
  2857. evergreen_mc_program(rdev);
  2858. if (rdev->flags & RADEON_IS_AGP) {
  2859. evergreen_agp_enable(rdev);
  2860. } else {
  2861. r = evergreen_pcie_gart_enable(rdev);
  2862. if (r)
  2863. return r;
  2864. }
  2865. evergreen_gpu_init(rdev);
  2866. r = evergreen_blit_init(rdev);
  2867. if (r) {
  2868. r600_blit_fini(rdev);
  2869. rdev->asic->copy.copy = NULL;
  2870. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2871. }
  2872. /* allocate wb buffer */
  2873. r = radeon_wb_init(rdev);
  2874. if (r)
  2875. return r;
  2876. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2877. if (r) {
  2878. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2879. return r;
  2880. }
  2881. /* Enable IRQ */
  2882. r = r600_irq_init(rdev);
  2883. if (r) {
  2884. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2885. radeon_irq_kms_fini(rdev);
  2886. return r;
  2887. }
  2888. evergreen_irq_set(rdev);
  2889. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2890. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2891. 0, 0xfffff, RADEON_CP_PACKET2);
  2892. if (r)
  2893. return r;
  2894. r = evergreen_cp_load_microcode(rdev);
  2895. if (r)
  2896. return r;
  2897. r = evergreen_cp_resume(rdev);
  2898. if (r)
  2899. return r;
  2900. r = radeon_ib_pool_init(rdev);
  2901. if (r) {
  2902. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2903. return r;
  2904. }
  2905. r = r600_audio_init(rdev);
  2906. if (r) {
  2907. DRM_ERROR("radeon: audio init failed\n");
  2908. return r;
  2909. }
  2910. return 0;
  2911. }
  2912. int evergreen_resume(struct radeon_device *rdev)
  2913. {
  2914. int r;
  2915. /* reset the asic, the gfx blocks are often in a bad state
  2916. * after the driver is unloaded or after a resume
  2917. */
  2918. if (radeon_asic_reset(rdev))
  2919. dev_warn(rdev->dev, "GPU reset failed !\n");
  2920. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2921. * posting will perform necessary task to bring back GPU into good
  2922. * shape.
  2923. */
  2924. /* post card */
  2925. atom_asic_init(rdev->mode_info.atom_context);
  2926. rdev->accel_working = true;
  2927. r = evergreen_startup(rdev);
  2928. if (r) {
  2929. DRM_ERROR("evergreen startup failed on resume\n");
  2930. rdev->accel_working = false;
  2931. return r;
  2932. }
  2933. return r;
  2934. }
  2935. int evergreen_suspend(struct radeon_device *rdev)
  2936. {
  2937. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2938. r600_audio_fini(rdev);
  2939. r700_cp_stop(rdev);
  2940. ring->ready = false;
  2941. evergreen_irq_suspend(rdev);
  2942. radeon_wb_disable(rdev);
  2943. evergreen_pcie_gart_disable(rdev);
  2944. return 0;
  2945. }
  2946. /* Plan is to move initialization in that function and use
  2947. * helper function so that radeon_device_init pretty much
  2948. * do nothing more than calling asic specific function. This
  2949. * should also allow to remove a bunch of callback function
  2950. * like vram_info.
  2951. */
  2952. int evergreen_init(struct radeon_device *rdev)
  2953. {
  2954. int r;
  2955. /* Read BIOS */
  2956. if (!radeon_get_bios(rdev)) {
  2957. if (ASIC_IS_AVIVO(rdev))
  2958. return -EINVAL;
  2959. }
  2960. /* Must be an ATOMBIOS */
  2961. if (!rdev->is_atom_bios) {
  2962. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2963. return -EINVAL;
  2964. }
  2965. r = radeon_atombios_init(rdev);
  2966. if (r)
  2967. return r;
  2968. /* reset the asic, the gfx blocks are often in a bad state
  2969. * after the driver is unloaded or after a resume
  2970. */
  2971. if (radeon_asic_reset(rdev))
  2972. dev_warn(rdev->dev, "GPU reset failed !\n");
  2973. /* Post card if necessary */
  2974. if (!radeon_card_posted(rdev)) {
  2975. if (!rdev->bios) {
  2976. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2977. return -EINVAL;
  2978. }
  2979. DRM_INFO("GPU not posted. posting now...\n");
  2980. atom_asic_init(rdev->mode_info.atom_context);
  2981. }
  2982. /* Initialize scratch registers */
  2983. r600_scratch_init(rdev);
  2984. /* Initialize surface registers */
  2985. radeon_surface_init(rdev);
  2986. /* Initialize clocks */
  2987. radeon_get_clock_info(rdev->ddev);
  2988. /* Fence driver */
  2989. r = radeon_fence_driver_init(rdev);
  2990. if (r)
  2991. return r;
  2992. /* initialize AGP */
  2993. if (rdev->flags & RADEON_IS_AGP) {
  2994. r = radeon_agp_init(rdev);
  2995. if (r)
  2996. radeon_agp_disable(rdev);
  2997. }
  2998. /* initialize memory controller */
  2999. r = evergreen_mc_init(rdev);
  3000. if (r)
  3001. return r;
  3002. /* Memory manager */
  3003. r = radeon_bo_init(rdev);
  3004. if (r)
  3005. return r;
  3006. r = radeon_irq_kms_init(rdev);
  3007. if (r)
  3008. return r;
  3009. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3010. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3011. rdev->ih.ring_obj = NULL;
  3012. r600_ih_ring_init(rdev, 64 * 1024);
  3013. r = r600_pcie_gart_init(rdev);
  3014. if (r)
  3015. return r;
  3016. rdev->accel_working = true;
  3017. r = evergreen_startup(rdev);
  3018. if (r) {
  3019. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3020. r700_cp_fini(rdev);
  3021. r600_irq_fini(rdev);
  3022. radeon_wb_fini(rdev);
  3023. radeon_ib_pool_fini(rdev);
  3024. radeon_irq_kms_fini(rdev);
  3025. evergreen_pcie_gart_fini(rdev);
  3026. rdev->accel_working = false;
  3027. }
  3028. /* Don't start up if the MC ucode is missing on BTC parts.
  3029. * The default clocks and voltages before the MC ucode
  3030. * is loaded are not suffient for advanced operations.
  3031. */
  3032. if (ASIC_IS_DCE5(rdev)) {
  3033. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3034. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3035. return -EINVAL;
  3036. }
  3037. }
  3038. return 0;
  3039. }
  3040. void evergreen_fini(struct radeon_device *rdev)
  3041. {
  3042. r600_audio_fini(rdev);
  3043. r600_blit_fini(rdev);
  3044. r700_cp_fini(rdev);
  3045. r600_irq_fini(rdev);
  3046. radeon_wb_fini(rdev);
  3047. radeon_ib_pool_fini(rdev);
  3048. radeon_irq_kms_fini(rdev);
  3049. evergreen_pcie_gart_fini(rdev);
  3050. r600_vram_scratch_fini(rdev);
  3051. radeon_gem_fini(rdev);
  3052. radeon_fence_driver_fini(rdev);
  3053. radeon_agp_fini(rdev);
  3054. radeon_bo_fini(rdev);
  3055. radeon_atombios_fini(rdev);
  3056. kfree(rdev->bios);
  3057. rdev->bios = NULL;
  3058. }
  3059. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3060. {
  3061. u32 link_width_cntl, speed_cntl, mask;
  3062. int ret;
  3063. if (radeon_pcie_gen2 == 0)
  3064. return;
  3065. if (rdev->flags & RADEON_IS_IGP)
  3066. return;
  3067. if (!(rdev->flags & RADEON_IS_PCIE))
  3068. return;
  3069. /* x2 cards have a special sequence */
  3070. if (ASIC_IS_X2(rdev))
  3071. return;
  3072. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3073. if (ret != 0)
  3074. return;
  3075. if (!(mask & DRM_PCIE_SPEED_50))
  3076. return;
  3077. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3078. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3079. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3080. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3081. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3082. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3083. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3084. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3085. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3086. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3087. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3088. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3089. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3090. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3091. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3092. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3093. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3094. speed_cntl |= LC_GEN2_EN_STRAP;
  3095. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3096. } else {
  3097. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3098. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3099. if (1)
  3100. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3101. else
  3102. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3103. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3104. }
  3105. }