i915_drv.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #include <linux/console.h>
  37. #include <linux/module.h>
  38. #include "drm_crtc_helper.h"
  39. static int i915_modeset __read_mostly = -1;
  40. module_param_named(modeset, i915_modeset, int, 0400);
  41. MODULE_PARM_DESC(modeset,
  42. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  43. "1=on, -1=force vga console preference [default])");
  44. unsigned int i915_fbpercrtc __always_unused = 0;
  45. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  46. int i915_panel_ignore_lid __read_mostly = 0;
  47. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  48. MODULE_PARM_DESC(panel_ignore_lid,
  49. "Override lid status (0=autodetect [default], 1=lid open, "
  50. "-1=lid closed)");
  51. unsigned int i915_powersave __read_mostly = 1;
  52. module_param_named(powersave, i915_powersave, int, 0600);
  53. MODULE_PARM_DESC(powersave,
  54. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  55. int i915_semaphores __read_mostly = -1;
  56. module_param_named(semaphores, i915_semaphores, int, 0600);
  57. MODULE_PARM_DESC(semaphores,
  58. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  59. int i915_enable_rc6 __read_mostly = -1;
  60. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  61. MODULE_PARM_DESC(i915_enable_rc6,
  62. "Enable power-saving render C-state 6. "
  63. "Different stages can be selected via bitmask values "
  64. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  65. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  66. "default: -1 (use per-chip default)");
  67. int i915_enable_fbc __read_mostly = -1;
  68. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  69. MODULE_PARM_DESC(i915_enable_fbc,
  70. "Enable frame buffer compression for power savings "
  71. "(default: -1 (use per-chip default))");
  72. unsigned int i915_lvds_downclock __read_mostly = 0;
  73. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  74. MODULE_PARM_DESC(lvds_downclock,
  75. "Use panel (LVDS/eDP) downclocking for power savings "
  76. "(default: false)");
  77. int i915_lvds_channel_mode __read_mostly;
  78. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  79. MODULE_PARM_DESC(lvds_channel_mode,
  80. "Specify LVDS channel mode "
  81. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  82. int i915_panel_use_ssc __read_mostly = -1;
  83. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  84. MODULE_PARM_DESC(lvds_use_ssc,
  85. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  86. "(default: auto from VBT)");
  87. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  88. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  89. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  90. "Override/Ignore selection of SDVO panel mode in the VBT "
  91. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  92. static bool i915_try_reset __read_mostly = true;
  93. module_param_named(reset, i915_try_reset, bool, 0600);
  94. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  95. bool i915_enable_hangcheck __read_mostly = true;
  96. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  97. MODULE_PARM_DESC(enable_hangcheck,
  98. "Periodically check GPU activity for detecting hangs. "
  99. "WARNING: Disabling this can cause system wide hangs. "
  100. "(default: true)");
  101. int i915_enable_ppgtt __read_mostly = -1;
  102. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  103. MODULE_PARM_DESC(i915_enable_ppgtt,
  104. "Enable PPGTT (default: true)");
  105. static struct drm_driver driver;
  106. extern int intel_agp_enabled;
  107. #define INTEL_VGA_DEVICE(id, info) { \
  108. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  109. .class_mask = 0xff0000, \
  110. .vendor = 0x8086, \
  111. .device = id, \
  112. .subvendor = PCI_ANY_ID, \
  113. .subdevice = PCI_ANY_ID, \
  114. .driver_data = (unsigned long) info }
  115. static const struct intel_device_info intel_i830_info = {
  116. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  117. .has_overlay = 1, .overlay_needs_physical = 1,
  118. };
  119. static const struct intel_device_info intel_845g_info = {
  120. .gen = 2,
  121. .has_overlay = 1, .overlay_needs_physical = 1,
  122. };
  123. static const struct intel_device_info intel_i85x_info = {
  124. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  125. .cursor_needs_physical = 1,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i865g_info = {
  129. .gen = 2,
  130. .has_overlay = 1, .overlay_needs_physical = 1,
  131. };
  132. static const struct intel_device_info intel_i915g_info = {
  133. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. };
  136. static const struct intel_device_info intel_i915gm_info = {
  137. .gen = 3, .is_mobile = 1,
  138. .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. .supports_tv = 1,
  141. };
  142. static const struct intel_device_info intel_i945g_info = {
  143. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. };
  146. static const struct intel_device_info intel_i945gm_info = {
  147. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  148. .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. .supports_tv = 1,
  151. };
  152. static const struct intel_device_info intel_i965g_info = {
  153. .gen = 4, .is_broadwater = 1,
  154. .has_hotplug = 1,
  155. .has_overlay = 1,
  156. };
  157. static const struct intel_device_info intel_i965gm_info = {
  158. .gen = 4, .is_crestline = 1,
  159. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  160. .has_overlay = 1,
  161. .supports_tv = 1,
  162. };
  163. static const struct intel_device_info intel_g33_info = {
  164. .gen = 3, .is_g33 = 1,
  165. .need_gfx_hws = 1, .has_hotplug = 1,
  166. .has_overlay = 1,
  167. };
  168. static const struct intel_device_info intel_g45_info = {
  169. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  170. .has_pipe_cxsr = 1, .has_hotplug = 1,
  171. .has_bsd_ring = 1,
  172. };
  173. static const struct intel_device_info intel_gm45_info = {
  174. .gen = 4, .is_g4x = 1,
  175. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  176. .has_pipe_cxsr = 1, .has_hotplug = 1,
  177. .supports_tv = 1,
  178. .has_bsd_ring = 1,
  179. };
  180. static const struct intel_device_info intel_pineview_info = {
  181. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_overlay = 1,
  184. };
  185. static const struct intel_device_info intel_ironlake_d_info = {
  186. .gen = 5,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_bsd_ring = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. };
  196. static const struct intel_device_info intel_sandybridge_d_info = {
  197. .gen = 6,
  198. .need_gfx_hws = 1, .has_hotplug = 1,
  199. .has_bsd_ring = 1,
  200. .has_blt_ring = 1,
  201. .has_llc = 1,
  202. .has_force_wake = 1,
  203. };
  204. static const struct intel_device_info intel_sandybridge_m_info = {
  205. .gen = 6, .is_mobile = 1,
  206. .need_gfx_hws = 1, .has_hotplug = 1,
  207. .has_fbc = 1,
  208. .has_bsd_ring = 1,
  209. .has_blt_ring = 1,
  210. .has_llc = 1,
  211. .has_force_wake = 1,
  212. };
  213. static const struct intel_device_info intel_ivybridge_d_info = {
  214. .is_ivybridge = 1, .gen = 7,
  215. .need_gfx_hws = 1, .has_hotplug = 1,
  216. .has_bsd_ring = 1,
  217. .has_blt_ring = 1,
  218. .has_llc = 1,
  219. .has_force_wake = 1,
  220. };
  221. static const struct intel_device_info intel_ivybridge_m_info = {
  222. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  223. .need_gfx_hws = 1, .has_hotplug = 1,
  224. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  225. .has_bsd_ring = 1,
  226. .has_blt_ring = 1,
  227. .has_llc = 1,
  228. .has_force_wake = 1,
  229. };
  230. static const struct intel_device_info intel_valleyview_m_info = {
  231. .gen = 7, .is_mobile = 1,
  232. .need_gfx_hws = 1, .has_hotplug = 1,
  233. .has_fbc = 0,
  234. .has_bsd_ring = 1,
  235. .has_blt_ring = 1,
  236. .is_valleyview = 1,
  237. };
  238. static const struct intel_device_info intel_valleyview_d_info = {
  239. .gen = 7,
  240. .need_gfx_hws = 1, .has_hotplug = 1,
  241. .has_fbc = 0,
  242. .has_bsd_ring = 1,
  243. .has_blt_ring = 1,
  244. .is_valleyview = 1,
  245. };
  246. static const struct intel_device_info intel_haswell_d_info = {
  247. .is_haswell = 1, .gen = 7,
  248. .need_gfx_hws = 1, .has_hotplug = 1,
  249. .has_bsd_ring = 1,
  250. .has_blt_ring = 1,
  251. .has_llc = 1,
  252. .has_force_wake = 1,
  253. };
  254. static const struct intel_device_info intel_haswell_m_info = {
  255. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  256. .need_gfx_hws = 1, .has_hotplug = 1,
  257. .has_bsd_ring = 1,
  258. .has_blt_ring = 1,
  259. .has_llc = 1,
  260. .has_force_wake = 1,
  261. };
  262. static const struct pci_device_id pciidlist[] = { /* aka */
  263. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  264. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  265. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  266. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  267. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  268. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  269. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  270. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  271. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  272. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  273. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  274. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  275. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  276. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  277. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  278. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  279. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  280. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  281. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  282. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  283. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  284. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  285. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  286. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  287. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  288. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  289. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  290. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  291. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  293. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  294. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  295. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  298. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  302. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  303. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  304. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  305. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  306. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  307. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  308. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  309. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  313. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  314. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  315. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  316. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  317. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  318. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  319. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  320. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  321. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  322. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  323. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  324. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  325. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  326. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  327. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  328. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  329. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  330. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  331. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  332. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  333. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  334. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  335. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  336. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  337. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  338. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  339. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  340. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  341. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  342. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  343. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  344. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  345. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  346. {0, 0, 0}
  347. };
  348. #if defined(CONFIG_DRM_I915_KMS)
  349. MODULE_DEVICE_TABLE(pci, pciidlist);
  350. #endif
  351. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  352. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  353. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  354. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  355. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  356. void intel_detect_pch(struct drm_device *dev)
  357. {
  358. struct drm_i915_private *dev_priv = dev->dev_private;
  359. struct pci_dev *pch;
  360. /*
  361. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  362. * make graphics device passthrough work easy for VMM, that only
  363. * need to expose ISA bridge to let driver know the real hardware
  364. * underneath. This is a requirement from virtualization team.
  365. */
  366. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  367. if (pch) {
  368. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  369. int id;
  370. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  371. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  372. dev_priv->pch_type = PCH_IBX;
  373. dev_priv->num_pch_pll = 2;
  374. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  375. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  376. dev_priv->pch_type = PCH_CPT;
  377. dev_priv->num_pch_pll = 2;
  378. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  379. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  380. /* PantherPoint is CPT compatible */
  381. dev_priv->pch_type = PCH_CPT;
  382. dev_priv->num_pch_pll = 2;
  383. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  384. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  385. dev_priv->pch_type = PCH_LPT;
  386. dev_priv->num_pch_pll = 0;
  387. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  388. }
  389. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  390. }
  391. pci_dev_put(pch);
  392. }
  393. }
  394. bool i915_semaphore_is_enabled(struct drm_device *dev)
  395. {
  396. if (INTEL_INFO(dev)->gen < 6)
  397. return 0;
  398. if (i915_semaphores >= 0)
  399. return i915_semaphores;
  400. #ifdef CONFIG_INTEL_IOMMU
  401. /* Enable semaphores on SNB when IO remapping is off */
  402. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  403. return false;
  404. #endif
  405. return 1;
  406. }
  407. static int i915_drm_freeze(struct drm_device *dev)
  408. {
  409. struct drm_i915_private *dev_priv = dev->dev_private;
  410. drm_kms_helper_poll_disable(dev);
  411. pci_save_state(dev->pdev);
  412. /* If KMS is active, we do the leavevt stuff here */
  413. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  414. int error = i915_gem_idle(dev);
  415. if (error) {
  416. dev_err(&dev->pdev->dev,
  417. "GEM idle failed, resume might fail\n");
  418. return error;
  419. }
  420. intel_modeset_disable(dev);
  421. drm_irq_uninstall(dev);
  422. }
  423. i915_save_state(dev);
  424. intel_opregion_fini(dev);
  425. /* Modeset on resume, not lid events */
  426. dev_priv->modeset_on_lid = 0;
  427. console_lock();
  428. intel_fbdev_set_suspend(dev, 1);
  429. console_unlock();
  430. return 0;
  431. }
  432. int i915_suspend(struct drm_device *dev, pm_message_t state)
  433. {
  434. int error;
  435. if (!dev || !dev->dev_private) {
  436. DRM_ERROR("dev: %p\n", dev);
  437. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  438. return -ENODEV;
  439. }
  440. if (state.event == PM_EVENT_PRETHAW)
  441. return 0;
  442. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  443. return 0;
  444. error = i915_drm_freeze(dev);
  445. if (error)
  446. return error;
  447. if (state.event == PM_EVENT_SUSPEND) {
  448. /* Shut down the device */
  449. pci_disable_device(dev->pdev);
  450. pci_set_power_state(dev->pdev, PCI_D3hot);
  451. }
  452. return 0;
  453. }
  454. static int i915_drm_thaw(struct drm_device *dev)
  455. {
  456. struct drm_i915_private *dev_priv = dev->dev_private;
  457. int error = 0;
  458. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  459. mutex_lock(&dev->struct_mutex);
  460. i915_gem_restore_gtt_mappings(dev);
  461. mutex_unlock(&dev->struct_mutex);
  462. }
  463. i915_restore_state(dev);
  464. intel_opregion_setup(dev);
  465. /* KMS EnterVT equivalent */
  466. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  467. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  468. ironlake_init_pch_refclk(dev);
  469. mutex_lock(&dev->struct_mutex);
  470. dev_priv->mm.suspended = 0;
  471. error = i915_gem_init_hw(dev);
  472. mutex_unlock(&dev->struct_mutex);
  473. intel_modeset_init_hw(dev);
  474. intel_modeset_setup_hw_state(dev);
  475. drm_mode_config_reset(dev);
  476. drm_irq_install(dev);
  477. }
  478. intel_opregion_init(dev);
  479. dev_priv->modeset_on_lid = 0;
  480. console_lock();
  481. intel_fbdev_set_suspend(dev, 0);
  482. console_unlock();
  483. return error;
  484. }
  485. int i915_resume(struct drm_device *dev)
  486. {
  487. int ret;
  488. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  489. return 0;
  490. if (pci_enable_device(dev->pdev))
  491. return -EIO;
  492. pci_set_master(dev->pdev);
  493. ret = i915_drm_thaw(dev);
  494. if (ret)
  495. return ret;
  496. drm_kms_helper_poll_enable(dev);
  497. return 0;
  498. }
  499. static int i8xx_do_reset(struct drm_device *dev)
  500. {
  501. struct drm_i915_private *dev_priv = dev->dev_private;
  502. if (IS_I85X(dev))
  503. return -ENODEV;
  504. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  505. POSTING_READ(D_STATE);
  506. if (IS_I830(dev) || IS_845G(dev)) {
  507. I915_WRITE(DEBUG_RESET_I830,
  508. DEBUG_RESET_DISPLAY |
  509. DEBUG_RESET_RENDER |
  510. DEBUG_RESET_FULL);
  511. POSTING_READ(DEBUG_RESET_I830);
  512. msleep(1);
  513. I915_WRITE(DEBUG_RESET_I830, 0);
  514. POSTING_READ(DEBUG_RESET_I830);
  515. }
  516. msleep(1);
  517. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  518. POSTING_READ(D_STATE);
  519. return 0;
  520. }
  521. static int i965_reset_complete(struct drm_device *dev)
  522. {
  523. u8 gdrst;
  524. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  525. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  526. }
  527. static int i965_do_reset(struct drm_device *dev)
  528. {
  529. int ret;
  530. u8 gdrst;
  531. /*
  532. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  533. * well as the reset bit (GR/bit 0). Setting the GR bit
  534. * triggers the reset; when done, the hardware will clear it.
  535. */
  536. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  537. pci_write_config_byte(dev->pdev, I965_GDRST,
  538. gdrst | GRDOM_RENDER |
  539. GRDOM_RESET_ENABLE);
  540. ret = wait_for(i965_reset_complete(dev), 500);
  541. if (ret)
  542. return ret;
  543. /* We can't reset render&media without also resetting display ... */
  544. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  545. pci_write_config_byte(dev->pdev, I965_GDRST,
  546. gdrst | GRDOM_MEDIA |
  547. GRDOM_RESET_ENABLE);
  548. return wait_for(i965_reset_complete(dev), 500);
  549. }
  550. static int ironlake_do_reset(struct drm_device *dev)
  551. {
  552. struct drm_i915_private *dev_priv = dev->dev_private;
  553. u32 gdrst;
  554. int ret;
  555. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  556. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  557. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  558. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  559. if (ret)
  560. return ret;
  561. /* We can't reset render&media without also resetting display ... */
  562. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  563. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  564. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  565. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  566. }
  567. static int gen6_do_reset(struct drm_device *dev)
  568. {
  569. struct drm_i915_private *dev_priv = dev->dev_private;
  570. int ret;
  571. unsigned long irqflags;
  572. /* Hold gt_lock across reset to prevent any register access
  573. * with forcewake not set correctly
  574. */
  575. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  576. /* Reset the chip */
  577. /* GEN6_GDRST is not in the gt power well, no need to check
  578. * for fifo space for the write or forcewake the chip for
  579. * the read
  580. */
  581. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  582. /* Spin waiting for the device to ack the reset request */
  583. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  584. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  585. if (dev_priv->forcewake_count)
  586. dev_priv->gt.force_wake_get(dev_priv);
  587. else
  588. dev_priv->gt.force_wake_put(dev_priv);
  589. /* Restore fifo count */
  590. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  591. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  592. return ret;
  593. }
  594. int intel_gpu_reset(struct drm_device *dev)
  595. {
  596. struct drm_i915_private *dev_priv = dev->dev_private;
  597. int ret = -ENODEV;
  598. switch (INTEL_INFO(dev)->gen) {
  599. case 7:
  600. case 6:
  601. ret = gen6_do_reset(dev);
  602. break;
  603. case 5:
  604. ret = ironlake_do_reset(dev);
  605. break;
  606. case 4:
  607. ret = i965_do_reset(dev);
  608. break;
  609. case 2:
  610. ret = i8xx_do_reset(dev);
  611. break;
  612. }
  613. /* Also reset the gpu hangman. */
  614. if (dev_priv->stop_rings) {
  615. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  616. dev_priv->stop_rings = 0;
  617. if (ret == -ENODEV) {
  618. DRM_ERROR("Reset not implemented, but ignoring "
  619. "error for simulated gpu hangs\n");
  620. ret = 0;
  621. }
  622. }
  623. return ret;
  624. }
  625. /**
  626. * i915_reset - reset chip after a hang
  627. * @dev: drm device to reset
  628. *
  629. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  630. * reset or otherwise an error code.
  631. *
  632. * Procedure is fairly simple:
  633. * - reset the chip using the reset reg
  634. * - re-init context state
  635. * - re-init hardware status page
  636. * - re-init ring buffer
  637. * - re-init interrupt state
  638. * - re-init display
  639. */
  640. int i915_reset(struct drm_device *dev)
  641. {
  642. drm_i915_private_t *dev_priv = dev->dev_private;
  643. int ret;
  644. if (!i915_try_reset)
  645. return 0;
  646. mutex_lock(&dev->struct_mutex);
  647. i915_gem_reset(dev);
  648. ret = -ENODEV;
  649. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  650. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  651. else
  652. ret = intel_gpu_reset(dev);
  653. dev_priv->last_gpu_reset = get_seconds();
  654. if (ret) {
  655. DRM_ERROR("Failed to reset chip.\n");
  656. mutex_unlock(&dev->struct_mutex);
  657. return ret;
  658. }
  659. /* Ok, now get things going again... */
  660. /*
  661. * Everything depends on having the GTT running, so we need to start
  662. * there. Fortunately we don't need to do this unless we reset the
  663. * chip at a PCI level.
  664. *
  665. * Next we need to restore the context, but we don't use those
  666. * yet either...
  667. *
  668. * Ring buffer needs to be re-initialized in the KMS case, or if X
  669. * was running at the time of the reset (i.e. we weren't VT
  670. * switched away).
  671. */
  672. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  673. !dev_priv->mm.suspended) {
  674. struct intel_ring_buffer *ring;
  675. int i;
  676. dev_priv->mm.suspended = 0;
  677. i915_gem_init_swizzling(dev);
  678. for_each_ring(ring, dev_priv, i)
  679. ring->init(ring);
  680. i915_gem_context_init(dev);
  681. i915_gem_init_ppgtt(dev);
  682. /*
  683. * It would make sense to re-init all the other hw state, at
  684. * least the rps/rc6/emon init done within modeset_init_hw. For
  685. * some unknown reason, this blows up my ilk, so don't.
  686. */
  687. mutex_unlock(&dev->struct_mutex);
  688. drm_irq_uninstall(dev);
  689. drm_irq_install(dev);
  690. } else {
  691. mutex_unlock(&dev->struct_mutex);
  692. }
  693. return 0;
  694. }
  695. static int __devinit
  696. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  697. {
  698. struct intel_device_info *intel_info =
  699. (struct intel_device_info *) ent->driver_data;
  700. /* Only bind to function 0 of the device. Early generations
  701. * used function 1 as a placeholder for multi-head. This causes
  702. * us confusion instead, especially on the systems where both
  703. * functions have the same PCI-ID!
  704. */
  705. if (PCI_FUNC(pdev->devfn))
  706. return -ENODEV;
  707. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  708. * implementation for gen3 (and only gen3) that used legacy drm maps
  709. * (gasp!) to share buffers between X and the client. Hence we need to
  710. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  711. if (intel_info->gen != 3) {
  712. driver.driver_features &=
  713. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  714. } else if (!intel_agp_enabled) {
  715. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  716. return -ENODEV;
  717. }
  718. return drm_get_pci_dev(pdev, ent, &driver);
  719. }
  720. static void
  721. i915_pci_remove(struct pci_dev *pdev)
  722. {
  723. struct drm_device *dev = pci_get_drvdata(pdev);
  724. drm_put_dev(dev);
  725. }
  726. static int i915_pm_suspend(struct device *dev)
  727. {
  728. struct pci_dev *pdev = to_pci_dev(dev);
  729. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  730. int error;
  731. if (!drm_dev || !drm_dev->dev_private) {
  732. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  733. return -ENODEV;
  734. }
  735. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  736. return 0;
  737. error = i915_drm_freeze(drm_dev);
  738. if (error)
  739. return error;
  740. pci_disable_device(pdev);
  741. pci_set_power_state(pdev, PCI_D3hot);
  742. return 0;
  743. }
  744. static int i915_pm_resume(struct device *dev)
  745. {
  746. struct pci_dev *pdev = to_pci_dev(dev);
  747. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  748. return i915_resume(drm_dev);
  749. }
  750. static int i915_pm_freeze(struct device *dev)
  751. {
  752. struct pci_dev *pdev = to_pci_dev(dev);
  753. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  754. if (!drm_dev || !drm_dev->dev_private) {
  755. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  756. return -ENODEV;
  757. }
  758. return i915_drm_freeze(drm_dev);
  759. }
  760. static int i915_pm_thaw(struct device *dev)
  761. {
  762. struct pci_dev *pdev = to_pci_dev(dev);
  763. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  764. return i915_drm_thaw(drm_dev);
  765. }
  766. static int i915_pm_poweroff(struct device *dev)
  767. {
  768. struct pci_dev *pdev = to_pci_dev(dev);
  769. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  770. return i915_drm_freeze(drm_dev);
  771. }
  772. static const struct dev_pm_ops i915_pm_ops = {
  773. .suspend = i915_pm_suspend,
  774. .resume = i915_pm_resume,
  775. .freeze = i915_pm_freeze,
  776. .thaw = i915_pm_thaw,
  777. .poweroff = i915_pm_poweroff,
  778. .restore = i915_pm_resume,
  779. };
  780. static const struct vm_operations_struct i915_gem_vm_ops = {
  781. .fault = i915_gem_fault,
  782. .open = drm_gem_vm_open,
  783. .close = drm_gem_vm_close,
  784. };
  785. static const struct file_operations i915_driver_fops = {
  786. .owner = THIS_MODULE,
  787. .open = drm_open,
  788. .release = drm_release,
  789. .unlocked_ioctl = drm_ioctl,
  790. .mmap = drm_gem_mmap,
  791. .poll = drm_poll,
  792. .fasync = drm_fasync,
  793. .read = drm_read,
  794. #ifdef CONFIG_COMPAT
  795. .compat_ioctl = i915_compat_ioctl,
  796. #endif
  797. .llseek = noop_llseek,
  798. };
  799. static struct drm_driver driver = {
  800. /* Don't use MTRRs here; the Xserver or userspace app should
  801. * deal with them for Intel hardware.
  802. */
  803. .driver_features =
  804. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  805. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  806. .load = i915_driver_load,
  807. .unload = i915_driver_unload,
  808. .open = i915_driver_open,
  809. .lastclose = i915_driver_lastclose,
  810. .preclose = i915_driver_preclose,
  811. .postclose = i915_driver_postclose,
  812. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  813. .suspend = i915_suspend,
  814. .resume = i915_resume,
  815. .device_is_agp = i915_driver_device_is_agp,
  816. .master_create = i915_master_create,
  817. .master_destroy = i915_master_destroy,
  818. #if defined(CONFIG_DEBUG_FS)
  819. .debugfs_init = i915_debugfs_init,
  820. .debugfs_cleanup = i915_debugfs_cleanup,
  821. #endif
  822. .gem_init_object = i915_gem_init_object,
  823. .gem_free_object = i915_gem_free_object,
  824. .gem_vm_ops = &i915_gem_vm_ops,
  825. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  826. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  827. .gem_prime_export = i915_gem_prime_export,
  828. .gem_prime_import = i915_gem_prime_import,
  829. .dumb_create = i915_gem_dumb_create,
  830. .dumb_map_offset = i915_gem_mmap_gtt,
  831. .dumb_destroy = i915_gem_dumb_destroy,
  832. .ioctls = i915_ioctls,
  833. .fops = &i915_driver_fops,
  834. .name = DRIVER_NAME,
  835. .desc = DRIVER_DESC,
  836. .date = DRIVER_DATE,
  837. .major = DRIVER_MAJOR,
  838. .minor = DRIVER_MINOR,
  839. .patchlevel = DRIVER_PATCHLEVEL,
  840. };
  841. static struct pci_driver i915_pci_driver = {
  842. .name = DRIVER_NAME,
  843. .id_table = pciidlist,
  844. .probe = i915_pci_probe,
  845. .remove = i915_pci_remove,
  846. .driver.pm = &i915_pm_ops,
  847. };
  848. static int __init i915_init(void)
  849. {
  850. driver.num_ioctls = i915_max_ioctl;
  851. /*
  852. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  853. * explicitly disabled with the module pararmeter.
  854. *
  855. * Otherwise, just follow the parameter (defaulting to off).
  856. *
  857. * Allow optional vga_text_mode_force boot option to override
  858. * the default behavior.
  859. */
  860. #if defined(CONFIG_DRM_I915_KMS)
  861. if (i915_modeset != 0)
  862. driver.driver_features |= DRIVER_MODESET;
  863. #endif
  864. if (i915_modeset == 1)
  865. driver.driver_features |= DRIVER_MODESET;
  866. #ifdef CONFIG_VGA_CONSOLE
  867. if (vgacon_text_force() && i915_modeset == -1)
  868. driver.driver_features &= ~DRIVER_MODESET;
  869. #endif
  870. if (!(driver.driver_features & DRIVER_MODESET))
  871. driver.get_vblank_timestamp = NULL;
  872. return drm_pci_init(&driver, &i915_pci_driver);
  873. }
  874. static void __exit i915_exit(void)
  875. {
  876. drm_pci_exit(&driver, &i915_pci_driver);
  877. }
  878. module_init(i915_init);
  879. module_exit(i915_exit);
  880. MODULE_AUTHOR(DRIVER_AUTHOR);
  881. MODULE_DESCRIPTION(DRIVER_DESC);
  882. MODULE_LICENSE("GPL and additional rights");
  883. /* We give fast paths for the really cool registers */
  884. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  885. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  886. ((reg) < 0x40000) && \
  887. ((reg) != FORCEWAKE))
  888. static bool IS_DISPLAYREG(u32 reg)
  889. {
  890. /*
  891. * This should make it easier to transition modules over to the
  892. * new register block scheme, since we can do it incrementally.
  893. */
  894. if (reg >= VLV_DISPLAY_BASE)
  895. return false;
  896. if (reg >= RENDER_RING_BASE &&
  897. reg < RENDER_RING_BASE + 0xff)
  898. return false;
  899. if (reg >= GEN6_BSD_RING_BASE &&
  900. reg < GEN6_BSD_RING_BASE + 0xff)
  901. return false;
  902. if (reg >= BLT_RING_BASE &&
  903. reg < BLT_RING_BASE + 0xff)
  904. return false;
  905. if (reg == PGTBL_ER)
  906. return false;
  907. if (reg >= IPEIR_I965 &&
  908. reg < HWSTAM)
  909. return false;
  910. if (reg == MI_MODE)
  911. return false;
  912. if (reg == GFX_MODE_GEN7)
  913. return false;
  914. if (reg == RENDER_HWS_PGA_GEN7 ||
  915. reg == BSD_HWS_PGA_GEN7 ||
  916. reg == BLT_HWS_PGA_GEN7)
  917. return false;
  918. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  919. reg == GEN6_BSD_RNCID)
  920. return false;
  921. if (reg == GEN6_BLITTER_ECOSKPD)
  922. return false;
  923. if (reg >= 0x4000c &&
  924. reg <= 0x4002c)
  925. return false;
  926. if (reg >= 0x4f000 &&
  927. reg <= 0x4f08f)
  928. return false;
  929. if (reg >= 0x4f100 &&
  930. reg <= 0x4f11f)
  931. return false;
  932. if (reg >= VLV_MASTER_IER &&
  933. reg <= GEN6_PMIER)
  934. return false;
  935. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  936. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  937. return false;
  938. if (reg >= VLV_IIR_RW &&
  939. reg <= VLV_ISR)
  940. return false;
  941. if (reg == FORCEWAKE_VLV ||
  942. reg == FORCEWAKE_ACK_VLV)
  943. return false;
  944. if (reg == GEN6_GDRST)
  945. return false;
  946. return true;
  947. }
  948. #define __i915_read(x, y) \
  949. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  950. u##x val = 0; \
  951. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  952. unsigned long irqflags; \
  953. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  954. if (dev_priv->forcewake_count == 0) \
  955. dev_priv->gt.force_wake_get(dev_priv); \
  956. val = read##y(dev_priv->regs + reg); \
  957. if (dev_priv->forcewake_count == 0) \
  958. dev_priv->gt.force_wake_put(dev_priv); \
  959. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  960. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  961. val = read##y(dev_priv->regs + reg + 0x180000); \
  962. } else { \
  963. val = read##y(dev_priv->regs + reg); \
  964. } \
  965. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  966. return val; \
  967. }
  968. __i915_read(8, b)
  969. __i915_read(16, w)
  970. __i915_read(32, l)
  971. __i915_read(64, q)
  972. #undef __i915_read
  973. #define __i915_write(x, y) \
  974. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  975. u32 __fifo_ret = 0; \
  976. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  977. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  978. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  979. } \
  980. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  981. write##y(val, dev_priv->regs + reg + 0x180000); \
  982. } else { \
  983. write##y(val, dev_priv->regs + reg); \
  984. } \
  985. if (unlikely(__fifo_ret)) { \
  986. gen6_gt_check_fifodbg(dev_priv); \
  987. } \
  988. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  989. DRM_ERROR("Unclaimed write to %x\n", reg); \
  990. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  991. } \
  992. }
  993. __i915_write(8, b)
  994. __i915_write(16, w)
  995. __i915_write(32, l)
  996. __i915_write(64, q)
  997. #undef __i915_write
  998. static const struct register_whitelist {
  999. uint64_t offset;
  1000. uint32_t size;
  1001. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1002. } whitelist[] = {
  1003. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1004. };
  1005. int i915_reg_read_ioctl(struct drm_device *dev,
  1006. void *data, struct drm_file *file)
  1007. {
  1008. struct drm_i915_private *dev_priv = dev->dev_private;
  1009. struct drm_i915_reg_read *reg = data;
  1010. struct register_whitelist const *entry = whitelist;
  1011. int i;
  1012. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1013. if (entry->offset == reg->offset &&
  1014. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1015. break;
  1016. }
  1017. if (i == ARRAY_SIZE(whitelist))
  1018. return -EINVAL;
  1019. switch (entry->size) {
  1020. case 8:
  1021. reg->val = I915_READ64(reg->offset);
  1022. break;
  1023. case 4:
  1024. reg->val = I915_READ(reg->offset);
  1025. break;
  1026. case 2:
  1027. reg->val = I915_READ16(reg->offset);
  1028. break;
  1029. case 1:
  1030. reg->val = I915_READ8(reg->offset);
  1031. break;
  1032. default:
  1033. WARN_ON(1);
  1034. return -EINVAL;
  1035. }
  1036. return 0;
  1037. }