omap_hwmod_33xx_data.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618
  1. /*
  2. * omap_hwmod_33xx_data.c: Hardware modules present on the AM33XX chips
  3. *
  4. * Copyright (C) {2012} Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This file is automatically generated from the AM33XX hardware databases.
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/i2c-omap.h>
  17. #include "omap_hwmod.h"
  18. #include <linux/platform_data/gpio-omap.h>
  19. #include <linux/platform_data/spi-omap2-mcspi.h>
  20. #include "omap_hwmod_common_data.h"
  21. #include "control.h"
  22. #include "cm33xx.h"
  23. #include "prm33xx.h"
  24. #include "prm-regbits-33xx.h"
  25. #include "i2c.h"
  26. #include "mmc.h"
  27. #include "wd_timer.h"
  28. /*
  29. * IP blocks
  30. */
  31. /*
  32. * 'emif' class
  33. * instance(s): emif
  34. */
  35. static struct omap_hwmod_class_sysconfig am33xx_emif_sysc = {
  36. .rev_offs = 0x0000,
  37. };
  38. static struct omap_hwmod_class am33xx_emif_hwmod_class = {
  39. .name = "emif",
  40. .sysc = &am33xx_emif_sysc,
  41. };
  42. /* emif */
  43. static struct omap_hwmod am33xx_emif_hwmod = {
  44. .name = "emif",
  45. .class = &am33xx_emif_hwmod_class,
  46. .clkdm_name = "l3_clkdm",
  47. .flags = HWMOD_INIT_NO_IDLE,
  48. .main_clk = "dpll_ddr_m2_div2_ck",
  49. .prcm = {
  50. .omap4 = {
  51. .clkctrl_offs = AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET,
  52. .modulemode = MODULEMODE_SWCTRL,
  53. },
  54. },
  55. };
  56. /*
  57. * 'l3' class
  58. * instance(s): l3_main, l3_s, l3_instr
  59. */
  60. static struct omap_hwmod_class am33xx_l3_hwmod_class = {
  61. .name = "l3",
  62. };
  63. static struct omap_hwmod am33xx_l3_main_hwmod = {
  64. .name = "l3_main",
  65. .class = &am33xx_l3_hwmod_class,
  66. .clkdm_name = "l3_clkdm",
  67. .flags = HWMOD_INIT_NO_IDLE,
  68. .main_clk = "l3_gclk",
  69. .prcm = {
  70. .omap4 = {
  71. .clkctrl_offs = AM33XX_CM_PER_L3_CLKCTRL_OFFSET,
  72. .modulemode = MODULEMODE_SWCTRL,
  73. },
  74. },
  75. };
  76. /* l3_s */
  77. static struct omap_hwmod am33xx_l3_s_hwmod = {
  78. .name = "l3_s",
  79. .class = &am33xx_l3_hwmod_class,
  80. .clkdm_name = "l3s_clkdm",
  81. };
  82. /* l3_instr */
  83. static struct omap_hwmod am33xx_l3_instr_hwmod = {
  84. .name = "l3_instr",
  85. .class = &am33xx_l3_hwmod_class,
  86. .clkdm_name = "l3_clkdm",
  87. .flags = HWMOD_INIT_NO_IDLE,
  88. .main_clk = "l3_gclk",
  89. .prcm = {
  90. .omap4 = {
  91. .clkctrl_offs = AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET,
  92. .modulemode = MODULEMODE_SWCTRL,
  93. },
  94. },
  95. };
  96. /*
  97. * 'l4' class
  98. * instance(s): l4_ls, l4_hs, l4_wkup, l4_fw
  99. */
  100. static struct omap_hwmod_class am33xx_l4_hwmod_class = {
  101. .name = "l4",
  102. };
  103. /* l4_ls */
  104. static struct omap_hwmod am33xx_l4_ls_hwmod = {
  105. .name = "l4_ls",
  106. .class = &am33xx_l4_hwmod_class,
  107. .clkdm_name = "l4ls_clkdm",
  108. .flags = HWMOD_INIT_NO_IDLE,
  109. .main_clk = "l4ls_gclk",
  110. .prcm = {
  111. .omap4 = {
  112. .clkctrl_offs = AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET,
  113. .modulemode = MODULEMODE_SWCTRL,
  114. },
  115. },
  116. };
  117. /* l4_hs */
  118. static struct omap_hwmod am33xx_l4_hs_hwmod = {
  119. .name = "l4_hs",
  120. .class = &am33xx_l4_hwmod_class,
  121. .clkdm_name = "l4hs_clkdm",
  122. .flags = HWMOD_INIT_NO_IDLE,
  123. .main_clk = "l4hs_gclk",
  124. .prcm = {
  125. .omap4 = {
  126. .clkctrl_offs = AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET,
  127. .modulemode = MODULEMODE_SWCTRL,
  128. },
  129. },
  130. };
  131. /* l4_wkup */
  132. static struct omap_hwmod am33xx_l4_wkup_hwmod = {
  133. .name = "l4_wkup",
  134. .class = &am33xx_l4_hwmod_class,
  135. .clkdm_name = "l4_wkup_clkdm",
  136. .flags = HWMOD_INIT_NO_IDLE,
  137. .prcm = {
  138. .omap4 = {
  139. .clkctrl_offs = AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  140. .modulemode = MODULEMODE_SWCTRL,
  141. },
  142. },
  143. };
  144. /*
  145. * 'mpu' class
  146. */
  147. static struct omap_hwmod_class am33xx_mpu_hwmod_class = {
  148. .name = "mpu",
  149. };
  150. static struct omap_hwmod am33xx_mpu_hwmod = {
  151. .name = "mpu",
  152. .class = &am33xx_mpu_hwmod_class,
  153. .clkdm_name = "mpu_clkdm",
  154. .flags = HWMOD_INIT_NO_IDLE,
  155. .main_clk = "dpll_mpu_m2_ck",
  156. .prcm = {
  157. .omap4 = {
  158. .clkctrl_offs = AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET,
  159. .modulemode = MODULEMODE_SWCTRL,
  160. },
  161. },
  162. };
  163. /*
  164. * 'wakeup m3' class
  165. * Wakeup controller sub-system under wakeup domain
  166. */
  167. static struct omap_hwmod_class am33xx_wkup_m3_hwmod_class = {
  168. .name = "wkup_m3",
  169. };
  170. static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
  171. { .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
  172. };
  173. /* wkup_m3 */
  174. static struct omap_hwmod am33xx_wkup_m3_hwmod = {
  175. .name = "wkup_m3",
  176. .class = &am33xx_wkup_m3_hwmod_class,
  177. .clkdm_name = "l4_wkup_aon_clkdm",
  178. /* Keep hardreset asserted */
  179. .flags = HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
  180. .main_clk = "dpll_core_m4_div2_ck",
  181. .prcm = {
  182. .omap4 = {
  183. .clkctrl_offs = AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
  184. .rstctrl_offs = AM33XX_RM_WKUP_RSTCTRL_OFFSET,
  185. .rstst_offs = AM33XX_RM_WKUP_RSTST_OFFSET,
  186. .modulemode = MODULEMODE_SWCTRL,
  187. },
  188. },
  189. .rst_lines = am33xx_wkup_m3_resets,
  190. .rst_lines_cnt = ARRAY_SIZE(am33xx_wkup_m3_resets),
  191. };
  192. /*
  193. * 'pru-icss' class
  194. * Programmable Real-Time Unit and Industrial Communication Subsystem
  195. */
  196. static struct omap_hwmod_class am33xx_pruss_hwmod_class = {
  197. .name = "pruss",
  198. };
  199. static struct omap_hwmod_rst_info am33xx_pruss_resets[] = {
  200. { .name = "pruss", .rst_shift = 1 },
  201. };
  202. /* pru-icss */
  203. /* Pseudo hwmod for reset control purpose only */
  204. static struct omap_hwmod am33xx_pruss_hwmod = {
  205. .name = "pruss",
  206. .class = &am33xx_pruss_hwmod_class,
  207. .clkdm_name = "pruss_ocp_clkdm",
  208. .main_clk = "pruss_ocp_gclk",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET,
  212. .rstctrl_offs = AM33XX_RM_PER_RSTCTRL_OFFSET,
  213. .modulemode = MODULEMODE_SWCTRL,
  214. },
  215. },
  216. .rst_lines = am33xx_pruss_resets,
  217. .rst_lines_cnt = ARRAY_SIZE(am33xx_pruss_resets),
  218. };
  219. /* gfx */
  220. /* Pseudo hwmod for reset control purpose only */
  221. static struct omap_hwmod_class am33xx_gfx_hwmod_class = {
  222. .name = "gfx",
  223. };
  224. static struct omap_hwmod_rst_info am33xx_gfx_resets[] = {
  225. { .name = "gfx", .rst_shift = 0, .st_shift = 0},
  226. };
  227. static struct omap_hwmod am33xx_gfx_hwmod = {
  228. .name = "gfx",
  229. .class = &am33xx_gfx_hwmod_class,
  230. .clkdm_name = "gfx_l3_clkdm",
  231. .main_clk = "gfx_fck_div_ck",
  232. .prcm = {
  233. .omap4 = {
  234. .clkctrl_offs = AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET,
  235. .rstctrl_offs = AM33XX_RM_GFX_RSTCTRL_OFFSET,
  236. .rstst_offs = AM33XX_RM_GFX_RSTST_OFFSET,
  237. .modulemode = MODULEMODE_SWCTRL,
  238. },
  239. },
  240. .rst_lines = am33xx_gfx_resets,
  241. .rst_lines_cnt = ARRAY_SIZE(am33xx_gfx_resets),
  242. };
  243. /*
  244. * 'prcm' class
  245. * power and reset manager (whole prcm infrastructure)
  246. */
  247. static struct omap_hwmod_class am33xx_prcm_hwmod_class = {
  248. .name = "prcm",
  249. };
  250. /* prcm */
  251. static struct omap_hwmod am33xx_prcm_hwmod = {
  252. .name = "prcm",
  253. .class = &am33xx_prcm_hwmod_class,
  254. .clkdm_name = "l4_wkup_clkdm",
  255. };
  256. /*
  257. * 'adc/tsc' class
  258. * TouchScreen Controller (Anolog-To-Digital Converter)
  259. */
  260. static struct omap_hwmod_class_sysconfig am33xx_adc_tsc_sysc = {
  261. .rev_offs = 0x00,
  262. .sysc_offs = 0x10,
  263. .sysc_flags = SYSC_HAS_SIDLEMODE,
  264. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  265. SIDLE_SMART_WKUP),
  266. .sysc_fields = &omap_hwmod_sysc_type2,
  267. };
  268. static struct omap_hwmod_class am33xx_adc_tsc_hwmod_class = {
  269. .name = "adc_tsc",
  270. .sysc = &am33xx_adc_tsc_sysc,
  271. };
  272. static struct omap_hwmod am33xx_adc_tsc_hwmod = {
  273. .name = "adc_tsc",
  274. .class = &am33xx_adc_tsc_hwmod_class,
  275. .clkdm_name = "l4_wkup_clkdm",
  276. .main_clk = "adc_tsc_fck",
  277. .prcm = {
  278. .omap4 = {
  279. .clkctrl_offs = AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET,
  280. .modulemode = MODULEMODE_SWCTRL,
  281. },
  282. },
  283. };
  284. /*
  285. * Modules omap_hwmod structures
  286. *
  287. * The following IPs are excluded for the moment because:
  288. * - They do not need an explicit SW control using omap_hwmod API.
  289. * - They still need to be validated with the driver
  290. * properly adapted to omap_hwmod / omap_device
  291. *
  292. * - cEFUSE (doesn't fall under any ocp_if)
  293. * - clkdiv32k
  294. * - ocp watch point
  295. */
  296. #if 0
  297. /*
  298. * 'cefuse' class
  299. */
  300. static struct omap_hwmod_class am33xx_cefuse_hwmod_class = {
  301. .name = "cefuse",
  302. };
  303. static struct omap_hwmod am33xx_cefuse_hwmod = {
  304. .name = "cefuse",
  305. .class = &am33xx_cefuse_hwmod_class,
  306. .clkdm_name = "l4_cefuse_clkdm",
  307. .main_clk = "cefuse_fck",
  308. .prcm = {
  309. .omap4 = {
  310. .clkctrl_offs = AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET,
  311. .modulemode = MODULEMODE_SWCTRL,
  312. },
  313. },
  314. };
  315. /*
  316. * 'clkdiv32k' class
  317. */
  318. static struct omap_hwmod_class am33xx_clkdiv32k_hwmod_class = {
  319. .name = "clkdiv32k",
  320. };
  321. static struct omap_hwmod am33xx_clkdiv32k_hwmod = {
  322. .name = "clkdiv32k",
  323. .class = &am33xx_clkdiv32k_hwmod_class,
  324. .clkdm_name = "clk_24mhz_clkdm",
  325. .main_clk = "clkdiv32k_ick",
  326. .prcm = {
  327. .omap4 = {
  328. .clkctrl_offs = AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET,
  329. .modulemode = MODULEMODE_SWCTRL,
  330. },
  331. },
  332. };
  333. /* ocpwp */
  334. static struct omap_hwmod_class am33xx_ocpwp_hwmod_class = {
  335. .name = "ocpwp",
  336. };
  337. static struct omap_hwmod am33xx_ocpwp_hwmod = {
  338. .name = "ocpwp",
  339. .class = &am33xx_ocpwp_hwmod_class,
  340. .clkdm_name = "l4ls_clkdm",
  341. .main_clk = "l4ls_gclk",
  342. .prcm = {
  343. .omap4 = {
  344. .clkctrl_offs = AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET,
  345. .modulemode = MODULEMODE_SWCTRL,
  346. },
  347. },
  348. };
  349. #endif
  350. /*
  351. * 'aes0' class
  352. */
  353. static struct omap_hwmod_class_sysconfig am33xx_aes0_sysc = {
  354. .rev_offs = 0x80,
  355. .sysc_offs = 0x84,
  356. .syss_offs = 0x88,
  357. .sysc_flags = SYSS_HAS_RESET_STATUS,
  358. };
  359. static struct omap_hwmod_class am33xx_aes0_hwmod_class = {
  360. .name = "aes0",
  361. .sysc = &am33xx_aes0_sysc,
  362. };
  363. static struct omap_hwmod am33xx_aes0_hwmod = {
  364. .name = "aes",
  365. .class = &am33xx_aes0_hwmod_class,
  366. .clkdm_name = "l3_clkdm",
  367. .main_clk = "aes0_fck",
  368. .prcm = {
  369. .omap4 = {
  370. .clkctrl_offs = AM33XX_CM_PER_AES0_CLKCTRL_OFFSET,
  371. .modulemode = MODULEMODE_SWCTRL,
  372. },
  373. },
  374. };
  375. /* sha0 HIB2 (the 'P' (public) device) */
  376. static struct omap_hwmod_class_sysconfig am33xx_sha0_sysc = {
  377. .rev_offs = 0x100,
  378. .sysc_offs = 0x110,
  379. .syss_offs = 0x114,
  380. .sysc_flags = SYSS_HAS_RESET_STATUS,
  381. };
  382. static struct omap_hwmod_class am33xx_sha0_hwmod_class = {
  383. .name = "sha0",
  384. .sysc = &am33xx_sha0_sysc,
  385. };
  386. static struct omap_hwmod am33xx_sha0_hwmod = {
  387. .name = "sham",
  388. .class = &am33xx_sha0_hwmod_class,
  389. .clkdm_name = "l3_clkdm",
  390. .main_clk = "l3_gclk",
  391. .prcm = {
  392. .omap4 = {
  393. .clkctrl_offs = AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET,
  394. .modulemode = MODULEMODE_SWCTRL,
  395. },
  396. },
  397. };
  398. /* ocmcram */
  399. static struct omap_hwmod_class am33xx_ocmcram_hwmod_class = {
  400. .name = "ocmcram",
  401. };
  402. static struct omap_hwmod am33xx_ocmcram_hwmod = {
  403. .name = "ocmcram",
  404. .class = &am33xx_ocmcram_hwmod_class,
  405. .clkdm_name = "l3_clkdm",
  406. .flags = HWMOD_INIT_NO_IDLE,
  407. .main_clk = "l3_gclk",
  408. .prcm = {
  409. .omap4 = {
  410. .clkctrl_offs = AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET,
  411. .modulemode = MODULEMODE_SWCTRL,
  412. },
  413. },
  414. };
  415. /*
  416. * 'debugss' class
  417. * debug sub system
  418. */
  419. static struct omap_hwmod_opt_clk debugss_opt_clks[] = {
  420. { .role = "dbg_sysclk", .clk = "dbg_sysclk_ck" },
  421. { .role = "dbg_clka", .clk = "dbg_clka_ck" },
  422. };
  423. static struct omap_hwmod_class am33xx_debugss_hwmod_class = {
  424. .name = "debugss",
  425. };
  426. static struct omap_hwmod am33xx_debugss_hwmod = {
  427. .name = "debugss",
  428. .class = &am33xx_debugss_hwmod_class,
  429. .clkdm_name = "l3_aon_clkdm",
  430. .main_clk = "trace_clk_div_ck",
  431. .prcm = {
  432. .omap4 = {
  433. .clkctrl_offs = AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET,
  434. .modulemode = MODULEMODE_SWCTRL,
  435. },
  436. },
  437. .opt_clks = debugss_opt_clks,
  438. .opt_clks_cnt = ARRAY_SIZE(debugss_opt_clks),
  439. };
  440. /* 'smartreflex' class */
  441. static struct omap_hwmod_class am33xx_smartreflex_hwmod_class = {
  442. .name = "smartreflex",
  443. };
  444. /* smartreflex0 */
  445. static struct omap_hwmod am33xx_smartreflex0_hwmod = {
  446. .name = "smartreflex0",
  447. .class = &am33xx_smartreflex_hwmod_class,
  448. .clkdm_name = "l4_wkup_clkdm",
  449. .main_clk = "smartreflex0_fck",
  450. .prcm = {
  451. .omap4 = {
  452. .clkctrl_offs = AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET,
  453. .modulemode = MODULEMODE_SWCTRL,
  454. },
  455. },
  456. };
  457. /* smartreflex1 */
  458. static struct omap_hwmod am33xx_smartreflex1_hwmod = {
  459. .name = "smartreflex1",
  460. .class = &am33xx_smartreflex_hwmod_class,
  461. .clkdm_name = "l4_wkup_clkdm",
  462. .main_clk = "smartreflex1_fck",
  463. .prcm = {
  464. .omap4 = {
  465. .clkctrl_offs = AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET,
  466. .modulemode = MODULEMODE_SWCTRL,
  467. },
  468. },
  469. };
  470. /*
  471. * 'control' module class
  472. */
  473. static struct omap_hwmod_class am33xx_control_hwmod_class = {
  474. .name = "control",
  475. };
  476. static struct omap_hwmod am33xx_control_hwmod = {
  477. .name = "control",
  478. .class = &am33xx_control_hwmod_class,
  479. .clkdm_name = "l4_wkup_clkdm",
  480. .flags = HWMOD_INIT_NO_IDLE,
  481. .main_clk = "dpll_core_m4_div2_ck",
  482. .prcm = {
  483. .omap4 = {
  484. .clkctrl_offs = AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
  485. .modulemode = MODULEMODE_SWCTRL,
  486. },
  487. },
  488. };
  489. /*
  490. * 'cpgmac' class
  491. * cpsw/cpgmac sub system
  492. */
  493. static struct omap_hwmod_class_sysconfig am33xx_cpgmac_sysc = {
  494. .rev_offs = 0x0,
  495. .sysc_offs = 0x8,
  496. .syss_offs = 0x4,
  497. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  498. SYSS_HAS_RESET_STATUS),
  499. .idlemodes = (SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
  500. MSTANDBY_NO),
  501. .sysc_fields = &omap_hwmod_sysc_type3,
  502. };
  503. static struct omap_hwmod_class am33xx_cpgmac0_hwmod_class = {
  504. .name = "cpgmac0",
  505. .sysc = &am33xx_cpgmac_sysc,
  506. };
  507. static struct omap_hwmod am33xx_cpgmac0_hwmod = {
  508. .name = "cpgmac0",
  509. .class = &am33xx_cpgmac0_hwmod_class,
  510. .clkdm_name = "cpsw_125mhz_clkdm",
  511. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  512. .main_clk = "cpsw_125mhz_gclk",
  513. .mpu_rt_idx = 1,
  514. .prcm = {
  515. .omap4 = {
  516. .clkctrl_offs = AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET,
  517. .modulemode = MODULEMODE_SWCTRL,
  518. },
  519. },
  520. };
  521. /*
  522. * mdio class
  523. */
  524. static struct omap_hwmod_class am33xx_mdio_hwmod_class = {
  525. .name = "davinci_mdio",
  526. };
  527. static struct omap_hwmod am33xx_mdio_hwmod = {
  528. .name = "davinci_mdio",
  529. .class = &am33xx_mdio_hwmod_class,
  530. .clkdm_name = "cpsw_125mhz_clkdm",
  531. .main_clk = "cpsw_125mhz_gclk",
  532. };
  533. /*
  534. * dcan class
  535. */
  536. static struct omap_hwmod_class am33xx_dcan_hwmod_class = {
  537. .name = "d_can",
  538. };
  539. /* dcan0 */
  540. static struct omap_hwmod am33xx_dcan0_hwmod = {
  541. .name = "d_can0",
  542. .class = &am33xx_dcan_hwmod_class,
  543. .clkdm_name = "l4ls_clkdm",
  544. .main_clk = "dcan0_fck",
  545. .prcm = {
  546. .omap4 = {
  547. .clkctrl_offs = AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET,
  548. .modulemode = MODULEMODE_SWCTRL,
  549. },
  550. },
  551. };
  552. /* dcan1 */
  553. static struct omap_hwmod am33xx_dcan1_hwmod = {
  554. .name = "d_can1",
  555. .class = &am33xx_dcan_hwmod_class,
  556. .clkdm_name = "l4ls_clkdm",
  557. .main_clk = "dcan1_fck",
  558. .prcm = {
  559. .omap4 = {
  560. .clkctrl_offs = AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET,
  561. .modulemode = MODULEMODE_SWCTRL,
  562. },
  563. },
  564. };
  565. /* elm */
  566. static struct omap_hwmod_class_sysconfig am33xx_elm_sysc = {
  567. .rev_offs = 0x0000,
  568. .sysc_offs = 0x0010,
  569. .syss_offs = 0x0014,
  570. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  571. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  572. SYSS_HAS_RESET_STATUS),
  573. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  574. .sysc_fields = &omap_hwmod_sysc_type1,
  575. };
  576. static struct omap_hwmod_class am33xx_elm_hwmod_class = {
  577. .name = "elm",
  578. .sysc = &am33xx_elm_sysc,
  579. };
  580. static struct omap_hwmod am33xx_elm_hwmod = {
  581. .name = "elm",
  582. .class = &am33xx_elm_hwmod_class,
  583. .clkdm_name = "l4ls_clkdm",
  584. .main_clk = "l4ls_gclk",
  585. .prcm = {
  586. .omap4 = {
  587. .clkctrl_offs = AM33XX_CM_PER_ELM_CLKCTRL_OFFSET,
  588. .modulemode = MODULEMODE_SWCTRL,
  589. },
  590. },
  591. };
  592. /* pwmss */
  593. static struct omap_hwmod_class_sysconfig am33xx_epwmss_sysc = {
  594. .rev_offs = 0x0,
  595. .sysc_offs = 0x4,
  596. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  597. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  598. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  599. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  600. .sysc_fields = &omap_hwmod_sysc_type2,
  601. };
  602. static struct omap_hwmod_class am33xx_epwmss_hwmod_class = {
  603. .name = "epwmss",
  604. .sysc = &am33xx_epwmss_sysc,
  605. };
  606. static struct omap_hwmod_class am33xx_ecap_hwmod_class = {
  607. .name = "ecap",
  608. };
  609. static struct omap_hwmod_class am33xx_eqep_hwmod_class = {
  610. .name = "eqep",
  611. };
  612. static struct omap_hwmod_class am33xx_ehrpwm_hwmod_class = {
  613. .name = "ehrpwm",
  614. };
  615. /* epwmss0 */
  616. static struct omap_hwmod am33xx_epwmss0_hwmod = {
  617. .name = "epwmss0",
  618. .class = &am33xx_epwmss_hwmod_class,
  619. .clkdm_name = "l4ls_clkdm",
  620. .main_clk = "l4ls_gclk",
  621. .prcm = {
  622. .omap4 = {
  623. .clkctrl_offs = AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET,
  624. .modulemode = MODULEMODE_SWCTRL,
  625. },
  626. },
  627. };
  628. /* ecap0 */
  629. static struct omap_hwmod am33xx_ecap0_hwmod = {
  630. .name = "ecap0",
  631. .class = &am33xx_ecap_hwmod_class,
  632. .clkdm_name = "l4ls_clkdm",
  633. .main_clk = "l4ls_gclk",
  634. };
  635. /* eqep0 */
  636. static struct omap_hwmod am33xx_eqep0_hwmod = {
  637. .name = "eqep0",
  638. .class = &am33xx_eqep_hwmod_class,
  639. .clkdm_name = "l4ls_clkdm",
  640. .main_clk = "l4ls_gclk",
  641. };
  642. /* ehrpwm0 */
  643. static struct omap_hwmod am33xx_ehrpwm0_hwmod = {
  644. .name = "ehrpwm0",
  645. .class = &am33xx_ehrpwm_hwmod_class,
  646. .clkdm_name = "l4ls_clkdm",
  647. .main_clk = "l4ls_gclk",
  648. };
  649. /* epwmss1 */
  650. static struct omap_hwmod am33xx_epwmss1_hwmod = {
  651. .name = "epwmss1",
  652. .class = &am33xx_epwmss_hwmod_class,
  653. .clkdm_name = "l4ls_clkdm",
  654. .main_clk = "l4ls_gclk",
  655. .prcm = {
  656. .omap4 = {
  657. .clkctrl_offs = AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET,
  658. .modulemode = MODULEMODE_SWCTRL,
  659. },
  660. },
  661. };
  662. /* ecap1 */
  663. static struct omap_hwmod am33xx_ecap1_hwmod = {
  664. .name = "ecap1",
  665. .class = &am33xx_ecap_hwmod_class,
  666. .clkdm_name = "l4ls_clkdm",
  667. .main_clk = "l4ls_gclk",
  668. };
  669. /* eqep1 */
  670. static struct omap_hwmod am33xx_eqep1_hwmod = {
  671. .name = "eqep1",
  672. .class = &am33xx_eqep_hwmod_class,
  673. .clkdm_name = "l4ls_clkdm",
  674. .main_clk = "l4ls_gclk",
  675. };
  676. /* ehrpwm1 */
  677. static struct omap_hwmod am33xx_ehrpwm1_hwmod = {
  678. .name = "ehrpwm1",
  679. .class = &am33xx_ehrpwm_hwmod_class,
  680. .clkdm_name = "l4ls_clkdm",
  681. .main_clk = "l4ls_gclk",
  682. };
  683. /* epwmss2 */
  684. static struct omap_hwmod am33xx_epwmss2_hwmod = {
  685. .name = "epwmss2",
  686. .class = &am33xx_epwmss_hwmod_class,
  687. .clkdm_name = "l4ls_clkdm",
  688. .main_clk = "l4ls_gclk",
  689. .prcm = {
  690. .omap4 = {
  691. .clkctrl_offs = AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET,
  692. .modulemode = MODULEMODE_SWCTRL,
  693. },
  694. },
  695. };
  696. /* ecap2 */
  697. static struct omap_hwmod am33xx_ecap2_hwmod = {
  698. .name = "ecap2",
  699. .class = &am33xx_ecap_hwmod_class,
  700. .clkdm_name = "l4ls_clkdm",
  701. .main_clk = "l4ls_gclk",
  702. };
  703. /* eqep2 */
  704. static struct omap_hwmod am33xx_eqep2_hwmod = {
  705. .name = "eqep2",
  706. .class = &am33xx_eqep_hwmod_class,
  707. .clkdm_name = "l4ls_clkdm",
  708. .main_clk = "l4ls_gclk",
  709. };
  710. /* ehrpwm2 */
  711. static struct omap_hwmod am33xx_ehrpwm2_hwmod = {
  712. .name = "ehrpwm2",
  713. .class = &am33xx_ehrpwm_hwmod_class,
  714. .clkdm_name = "l4ls_clkdm",
  715. .main_clk = "l4ls_gclk",
  716. };
  717. /*
  718. * 'gpio' class: for gpio 0,1,2,3
  719. */
  720. static struct omap_hwmod_class_sysconfig am33xx_gpio_sysc = {
  721. .rev_offs = 0x0000,
  722. .sysc_offs = 0x0010,
  723. .syss_offs = 0x0114,
  724. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  725. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  726. SYSS_HAS_RESET_STATUS),
  727. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  728. SIDLE_SMART_WKUP),
  729. .sysc_fields = &omap_hwmod_sysc_type1,
  730. };
  731. static struct omap_hwmod_class am33xx_gpio_hwmod_class = {
  732. .name = "gpio",
  733. .sysc = &am33xx_gpio_sysc,
  734. .rev = 2,
  735. };
  736. static struct omap_gpio_dev_attr gpio_dev_attr = {
  737. .bank_width = 32,
  738. .dbck_flag = true,
  739. };
  740. /* gpio0 */
  741. static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
  742. { .role = "dbclk", .clk = "gpio0_dbclk" },
  743. };
  744. static struct omap_hwmod am33xx_gpio0_hwmod = {
  745. .name = "gpio1",
  746. .class = &am33xx_gpio_hwmod_class,
  747. .clkdm_name = "l4_wkup_clkdm",
  748. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  749. .main_clk = "dpll_core_m4_div2_ck",
  750. .prcm = {
  751. .omap4 = {
  752. .clkctrl_offs = AM33XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
  753. .modulemode = MODULEMODE_SWCTRL,
  754. },
  755. },
  756. .opt_clks = gpio0_opt_clks,
  757. .opt_clks_cnt = ARRAY_SIZE(gpio0_opt_clks),
  758. .dev_attr = &gpio_dev_attr,
  759. };
  760. /* gpio1 */
  761. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  762. { .role = "dbclk", .clk = "gpio1_dbclk" },
  763. };
  764. static struct omap_hwmod am33xx_gpio1_hwmod = {
  765. .name = "gpio2",
  766. .class = &am33xx_gpio_hwmod_class,
  767. .clkdm_name = "l4ls_clkdm",
  768. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  769. .main_clk = "l4ls_gclk",
  770. .prcm = {
  771. .omap4 = {
  772. .clkctrl_offs = AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET,
  773. .modulemode = MODULEMODE_SWCTRL,
  774. },
  775. },
  776. .opt_clks = gpio1_opt_clks,
  777. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  778. .dev_attr = &gpio_dev_attr,
  779. };
  780. /* gpio2 */
  781. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  782. { .role = "dbclk", .clk = "gpio2_dbclk" },
  783. };
  784. static struct omap_hwmod am33xx_gpio2_hwmod = {
  785. .name = "gpio3",
  786. .class = &am33xx_gpio_hwmod_class,
  787. .clkdm_name = "l4ls_clkdm",
  788. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  789. .main_clk = "l4ls_gclk",
  790. .prcm = {
  791. .omap4 = {
  792. .clkctrl_offs = AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET,
  793. .modulemode = MODULEMODE_SWCTRL,
  794. },
  795. },
  796. .opt_clks = gpio2_opt_clks,
  797. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  798. .dev_attr = &gpio_dev_attr,
  799. };
  800. /* gpio3 */
  801. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  802. { .role = "dbclk", .clk = "gpio3_dbclk" },
  803. };
  804. static struct omap_hwmod am33xx_gpio3_hwmod = {
  805. .name = "gpio4",
  806. .class = &am33xx_gpio_hwmod_class,
  807. .clkdm_name = "l4ls_clkdm",
  808. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  809. .main_clk = "l4ls_gclk",
  810. .prcm = {
  811. .omap4 = {
  812. .clkctrl_offs = AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET,
  813. .modulemode = MODULEMODE_SWCTRL,
  814. },
  815. },
  816. .opt_clks = gpio3_opt_clks,
  817. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  818. .dev_attr = &gpio_dev_attr,
  819. };
  820. /* gpmc */
  821. static struct omap_hwmod_class_sysconfig gpmc_sysc = {
  822. .rev_offs = 0x0,
  823. .sysc_offs = 0x10,
  824. .syss_offs = 0x14,
  825. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  826. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  828. .sysc_fields = &omap_hwmod_sysc_type1,
  829. };
  830. static struct omap_hwmod_class am33xx_gpmc_hwmod_class = {
  831. .name = "gpmc",
  832. .sysc = &gpmc_sysc,
  833. };
  834. static struct omap_hwmod am33xx_gpmc_hwmod = {
  835. .name = "gpmc",
  836. .class = &am33xx_gpmc_hwmod_class,
  837. .clkdm_name = "l3s_clkdm",
  838. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  839. .main_clk = "l3s_gclk",
  840. .prcm = {
  841. .omap4 = {
  842. .clkctrl_offs = AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET,
  843. .modulemode = MODULEMODE_SWCTRL,
  844. },
  845. },
  846. };
  847. /* 'i2c' class */
  848. static struct omap_hwmod_class_sysconfig am33xx_i2c_sysc = {
  849. .sysc_offs = 0x0010,
  850. .syss_offs = 0x0090,
  851. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  852. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  853. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  854. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  855. SIDLE_SMART_WKUP),
  856. .sysc_fields = &omap_hwmod_sysc_type1,
  857. };
  858. static struct omap_hwmod_class i2c_class = {
  859. .name = "i2c",
  860. .sysc = &am33xx_i2c_sysc,
  861. .rev = OMAP_I2C_IP_VERSION_2,
  862. .reset = &omap_i2c_reset,
  863. };
  864. static struct omap_i2c_dev_attr i2c_dev_attr = {
  865. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  866. };
  867. /* i2c1 */
  868. static struct omap_hwmod am33xx_i2c1_hwmod = {
  869. .name = "i2c1",
  870. .class = &i2c_class,
  871. .clkdm_name = "l4_wkup_clkdm",
  872. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  873. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  874. .prcm = {
  875. .omap4 = {
  876. .clkctrl_offs = AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET,
  877. .modulemode = MODULEMODE_SWCTRL,
  878. },
  879. },
  880. .dev_attr = &i2c_dev_attr,
  881. };
  882. /* i2c1 */
  883. static struct omap_hwmod am33xx_i2c2_hwmod = {
  884. .name = "i2c2",
  885. .class = &i2c_class,
  886. .clkdm_name = "l4ls_clkdm",
  887. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  888. .main_clk = "dpll_per_m2_div4_ck",
  889. .prcm = {
  890. .omap4 = {
  891. .clkctrl_offs = AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET,
  892. .modulemode = MODULEMODE_SWCTRL,
  893. },
  894. },
  895. .dev_attr = &i2c_dev_attr,
  896. };
  897. /* i2c3 */
  898. static struct omap_hwmod am33xx_i2c3_hwmod = {
  899. .name = "i2c3",
  900. .class = &i2c_class,
  901. .clkdm_name = "l4ls_clkdm",
  902. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  903. .main_clk = "dpll_per_m2_div4_ck",
  904. .prcm = {
  905. .omap4 = {
  906. .clkctrl_offs = AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET,
  907. .modulemode = MODULEMODE_SWCTRL,
  908. },
  909. },
  910. .dev_attr = &i2c_dev_attr,
  911. };
  912. /* lcdc */
  913. static struct omap_hwmod_class_sysconfig lcdc_sysc = {
  914. .rev_offs = 0x0,
  915. .sysc_offs = 0x54,
  916. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  917. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  918. .sysc_fields = &omap_hwmod_sysc_type2,
  919. };
  920. static struct omap_hwmod_class am33xx_lcdc_hwmod_class = {
  921. .name = "lcdc",
  922. .sysc = &lcdc_sysc,
  923. };
  924. static struct omap_hwmod am33xx_lcdc_hwmod = {
  925. .name = "lcdc",
  926. .class = &am33xx_lcdc_hwmod_class,
  927. .clkdm_name = "lcdc_clkdm",
  928. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  929. .main_clk = "lcd_gclk",
  930. .prcm = {
  931. .omap4 = {
  932. .clkctrl_offs = AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET,
  933. .modulemode = MODULEMODE_SWCTRL,
  934. },
  935. },
  936. };
  937. /*
  938. * 'mailbox' class
  939. * mailbox module allowing communication between the on-chip processors using a
  940. * queued mailbox-interrupt mechanism.
  941. */
  942. static struct omap_hwmod_class_sysconfig am33xx_mailbox_sysc = {
  943. .rev_offs = 0x0000,
  944. .sysc_offs = 0x0010,
  945. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  946. SYSC_HAS_SOFTRESET),
  947. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  948. .sysc_fields = &omap_hwmod_sysc_type2,
  949. };
  950. static struct omap_hwmod_class am33xx_mailbox_hwmod_class = {
  951. .name = "mailbox",
  952. .sysc = &am33xx_mailbox_sysc,
  953. };
  954. static struct omap_hwmod am33xx_mailbox_hwmod = {
  955. .name = "mailbox",
  956. .class = &am33xx_mailbox_hwmod_class,
  957. .clkdm_name = "l4ls_clkdm",
  958. .main_clk = "l4ls_gclk",
  959. .prcm = {
  960. .omap4 = {
  961. .clkctrl_offs = AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET,
  962. .modulemode = MODULEMODE_SWCTRL,
  963. },
  964. },
  965. };
  966. /*
  967. * 'mcasp' class
  968. */
  969. static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {
  970. .rev_offs = 0x0,
  971. .sysc_offs = 0x4,
  972. .sysc_flags = SYSC_HAS_SIDLEMODE,
  973. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  974. .sysc_fields = &omap_hwmod_sysc_type3,
  975. };
  976. static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
  977. .name = "mcasp",
  978. .sysc = &am33xx_mcasp_sysc,
  979. };
  980. /* mcasp0 */
  981. static struct omap_hwmod am33xx_mcasp0_hwmod = {
  982. .name = "mcasp0",
  983. .class = &am33xx_mcasp_hwmod_class,
  984. .clkdm_name = "l3s_clkdm",
  985. .main_clk = "mcasp0_fck",
  986. .prcm = {
  987. .omap4 = {
  988. .clkctrl_offs = AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET,
  989. .modulemode = MODULEMODE_SWCTRL,
  990. },
  991. },
  992. };
  993. /* mcasp1 */
  994. static struct omap_hwmod am33xx_mcasp1_hwmod = {
  995. .name = "mcasp1",
  996. .class = &am33xx_mcasp_hwmod_class,
  997. .clkdm_name = "l3s_clkdm",
  998. .main_clk = "mcasp1_fck",
  999. .prcm = {
  1000. .omap4 = {
  1001. .clkctrl_offs = AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET,
  1002. .modulemode = MODULEMODE_SWCTRL,
  1003. },
  1004. },
  1005. };
  1006. /* 'mmc' class */
  1007. static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {
  1008. .rev_offs = 0x1fc,
  1009. .sysc_offs = 0x10,
  1010. .syss_offs = 0x14,
  1011. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1012. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1013. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1014. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1015. .sysc_fields = &omap_hwmod_sysc_type1,
  1016. };
  1017. static struct omap_hwmod_class am33xx_mmc_hwmod_class = {
  1018. .name = "mmc",
  1019. .sysc = &am33xx_mmc_sysc,
  1020. };
  1021. /* mmc0 */
  1022. static struct omap_mmc_dev_attr am33xx_mmc0_dev_attr = {
  1023. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1024. };
  1025. static struct omap_hwmod am33xx_mmc0_hwmod = {
  1026. .name = "mmc1",
  1027. .class = &am33xx_mmc_hwmod_class,
  1028. .clkdm_name = "l4ls_clkdm",
  1029. .main_clk = "mmc_clk",
  1030. .prcm = {
  1031. .omap4 = {
  1032. .clkctrl_offs = AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET,
  1033. .modulemode = MODULEMODE_SWCTRL,
  1034. },
  1035. },
  1036. .dev_attr = &am33xx_mmc0_dev_attr,
  1037. };
  1038. /* mmc1 */
  1039. static struct omap_mmc_dev_attr am33xx_mmc1_dev_attr = {
  1040. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1041. };
  1042. static struct omap_hwmod am33xx_mmc1_hwmod = {
  1043. .name = "mmc2",
  1044. .class = &am33xx_mmc_hwmod_class,
  1045. .clkdm_name = "l4ls_clkdm",
  1046. .main_clk = "mmc_clk",
  1047. .prcm = {
  1048. .omap4 = {
  1049. .clkctrl_offs = AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET,
  1050. .modulemode = MODULEMODE_SWCTRL,
  1051. },
  1052. },
  1053. .dev_attr = &am33xx_mmc1_dev_attr,
  1054. };
  1055. /* mmc2 */
  1056. static struct omap_mmc_dev_attr am33xx_mmc2_dev_attr = {
  1057. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1058. };
  1059. static struct omap_hwmod am33xx_mmc2_hwmod = {
  1060. .name = "mmc3",
  1061. .class = &am33xx_mmc_hwmod_class,
  1062. .clkdm_name = "l3s_clkdm",
  1063. .main_clk = "mmc_clk",
  1064. .prcm = {
  1065. .omap4 = {
  1066. .clkctrl_offs = AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET,
  1067. .modulemode = MODULEMODE_SWCTRL,
  1068. },
  1069. },
  1070. .dev_attr = &am33xx_mmc2_dev_attr,
  1071. };
  1072. /*
  1073. * 'rtc' class
  1074. * rtc subsystem
  1075. */
  1076. static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
  1077. .rev_offs = 0x0074,
  1078. .sysc_offs = 0x0078,
  1079. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1080. .idlemodes = (SIDLE_FORCE | SIDLE_NO |
  1081. SIDLE_SMART | SIDLE_SMART_WKUP),
  1082. .sysc_fields = &omap_hwmod_sysc_type3,
  1083. };
  1084. static struct omap_hwmod_class am33xx_rtc_hwmod_class = {
  1085. .name = "rtc",
  1086. .sysc = &am33xx_rtc_sysc,
  1087. };
  1088. static struct omap_hwmod am33xx_rtc_hwmod = {
  1089. .name = "rtc",
  1090. .class = &am33xx_rtc_hwmod_class,
  1091. .clkdm_name = "l4_rtc_clkdm",
  1092. .main_clk = "clk_32768_ck",
  1093. .prcm = {
  1094. .omap4 = {
  1095. .clkctrl_offs = AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET,
  1096. .modulemode = MODULEMODE_SWCTRL,
  1097. },
  1098. },
  1099. };
  1100. /* 'spi' class */
  1101. static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {
  1102. .rev_offs = 0x0000,
  1103. .sysc_offs = 0x0110,
  1104. .syss_offs = 0x0114,
  1105. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1106. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1107. SYSS_HAS_RESET_STATUS),
  1108. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1109. .sysc_fields = &omap_hwmod_sysc_type1,
  1110. };
  1111. static struct omap_hwmod_class am33xx_spi_hwmod_class = {
  1112. .name = "mcspi",
  1113. .sysc = &am33xx_mcspi_sysc,
  1114. .rev = OMAP4_MCSPI_REV,
  1115. };
  1116. /* spi0 */
  1117. static struct omap2_mcspi_dev_attr mcspi_attrib = {
  1118. .num_chipselect = 2,
  1119. };
  1120. static struct omap_hwmod am33xx_spi0_hwmod = {
  1121. .name = "spi0",
  1122. .class = &am33xx_spi_hwmod_class,
  1123. .clkdm_name = "l4ls_clkdm",
  1124. .main_clk = "dpll_per_m2_div4_ck",
  1125. .prcm = {
  1126. .omap4 = {
  1127. .clkctrl_offs = AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET,
  1128. .modulemode = MODULEMODE_SWCTRL,
  1129. },
  1130. },
  1131. .dev_attr = &mcspi_attrib,
  1132. };
  1133. /* spi1 */
  1134. static struct omap_hwmod am33xx_spi1_hwmod = {
  1135. .name = "spi1",
  1136. .class = &am33xx_spi_hwmod_class,
  1137. .clkdm_name = "l4ls_clkdm",
  1138. .main_clk = "dpll_per_m2_div4_ck",
  1139. .prcm = {
  1140. .omap4 = {
  1141. .clkctrl_offs = AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET,
  1142. .modulemode = MODULEMODE_SWCTRL,
  1143. },
  1144. },
  1145. .dev_attr = &mcspi_attrib,
  1146. };
  1147. /*
  1148. * 'spinlock' class
  1149. * spinlock provides hardware assistance for synchronizing the
  1150. * processes running on multiple processors
  1151. */
  1152. static struct omap_hwmod_class_sysconfig am33xx_spinlock_sysc = {
  1153. .rev_offs = 0x0000,
  1154. .sysc_offs = 0x0010,
  1155. .syss_offs = 0x0014,
  1156. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1157. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1158. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1159. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1160. .sysc_fields = &omap_hwmod_sysc_type1,
  1161. };
  1162. static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {
  1163. .name = "spinlock",
  1164. .sysc = &am33xx_spinlock_sysc,
  1165. };
  1166. static struct omap_hwmod am33xx_spinlock_hwmod = {
  1167. .name = "spinlock",
  1168. .class = &am33xx_spinlock_hwmod_class,
  1169. .clkdm_name = "l4ls_clkdm",
  1170. .main_clk = "l4ls_gclk",
  1171. .prcm = {
  1172. .omap4 = {
  1173. .clkctrl_offs = AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET,
  1174. .modulemode = MODULEMODE_SWCTRL,
  1175. },
  1176. },
  1177. };
  1178. /* 'timer 2-7' class */
  1179. static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {
  1180. .rev_offs = 0x0000,
  1181. .sysc_offs = 0x0010,
  1182. .syss_offs = 0x0014,
  1183. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1184. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1185. SIDLE_SMART_WKUP),
  1186. .sysc_fields = &omap_hwmod_sysc_type2,
  1187. };
  1188. static struct omap_hwmod_class am33xx_timer_hwmod_class = {
  1189. .name = "timer",
  1190. .sysc = &am33xx_timer_sysc,
  1191. };
  1192. /* timer1 1ms */
  1193. static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {
  1194. .rev_offs = 0x0000,
  1195. .sysc_offs = 0x0010,
  1196. .syss_offs = 0x0014,
  1197. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1198. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1199. SYSS_HAS_RESET_STATUS),
  1200. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1201. .sysc_fields = &omap_hwmod_sysc_type1,
  1202. };
  1203. static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {
  1204. .name = "timer",
  1205. .sysc = &am33xx_timer1ms_sysc,
  1206. };
  1207. static struct omap_hwmod am33xx_timer1_hwmod = {
  1208. .name = "timer1",
  1209. .class = &am33xx_timer1ms_hwmod_class,
  1210. .clkdm_name = "l4_wkup_clkdm",
  1211. .main_clk = "timer1_fck",
  1212. .prcm = {
  1213. .omap4 = {
  1214. .clkctrl_offs = AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  1215. .modulemode = MODULEMODE_SWCTRL,
  1216. },
  1217. },
  1218. };
  1219. static struct omap_hwmod am33xx_timer2_hwmod = {
  1220. .name = "timer2",
  1221. .class = &am33xx_timer_hwmod_class,
  1222. .clkdm_name = "l4ls_clkdm",
  1223. .main_clk = "timer2_fck",
  1224. .prcm = {
  1225. .omap4 = {
  1226. .clkctrl_offs = AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET,
  1227. .modulemode = MODULEMODE_SWCTRL,
  1228. },
  1229. },
  1230. };
  1231. static struct omap_hwmod am33xx_timer3_hwmod = {
  1232. .name = "timer3",
  1233. .class = &am33xx_timer_hwmod_class,
  1234. .clkdm_name = "l4ls_clkdm",
  1235. .main_clk = "timer3_fck",
  1236. .prcm = {
  1237. .omap4 = {
  1238. .clkctrl_offs = AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET,
  1239. .modulemode = MODULEMODE_SWCTRL,
  1240. },
  1241. },
  1242. };
  1243. static struct omap_hwmod am33xx_timer4_hwmod = {
  1244. .name = "timer4",
  1245. .class = &am33xx_timer_hwmod_class,
  1246. .clkdm_name = "l4ls_clkdm",
  1247. .main_clk = "timer4_fck",
  1248. .prcm = {
  1249. .omap4 = {
  1250. .clkctrl_offs = AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. static struct omap_hwmod am33xx_timer5_hwmod = {
  1256. .name = "timer5",
  1257. .class = &am33xx_timer_hwmod_class,
  1258. .clkdm_name = "l4ls_clkdm",
  1259. .main_clk = "timer5_fck",
  1260. .prcm = {
  1261. .omap4 = {
  1262. .clkctrl_offs = AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET,
  1263. .modulemode = MODULEMODE_SWCTRL,
  1264. },
  1265. },
  1266. };
  1267. static struct omap_hwmod am33xx_timer6_hwmod = {
  1268. .name = "timer6",
  1269. .class = &am33xx_timer_hwmod_class,
  1270. .clkdm_name = "l4ls_clkdm",
  1271. .main_clk = "timer6_fck",
  1272. .prcm = {
  1273. .omap4 = {
  1274. .clkctrl_offs = AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET,
  1275. .modulemode = MODULEMODE_SWCTRL,
  1276. },
  1277. },
  1278. };
  1279. static struct omap_hwmod am33xx_timer7_hwmod = {
  1280. .name = "timer7",
  1281. .class = &am33xx_timer_hwmod_class,
  1282. .clkdm_name = "l4ls_clkdm",
  1283. .main_clk = "timer7_fck",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. /* tpcc */
  1292. static struct omap_hwmod_class am33xx_tpcc_hwmod_class = {
  1293. .name = "tpcc",
  1294. };
  1295. static struct omap_hwmod am33xx_tpcc_hwmod = {
  1296. .name = "tpcc",
  1297. .class = &am33xx_tpcc_hwmod_class,
  1298. .clkdm_name = "l3_clkdm",
  1299. .main_clk = "l3_gclk",
  1300. .prcm = {
  1301. .omap4 = {
  1302. .clkctrl_offs = AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET,
  1303. .modulemode = MODULEMODE_SWCTRL,
  1304. },
  1305. },
  1306. };
  1307. static struct omap_hwmod_class_sysconfig am33xx_tptc_sysc = {
  1308. .rev_offs = 0x0,
  1309. .sysc_offs = 0x10,
  1310. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1311. SYSC_HAS_MIDLEMODE),
  1312. .idlemodes = (SIDLE_FORCE | SIDLE_SMART | MSTANDBY_FORCE),
  1313. .sysc_fields = &omap_hwmod_sysc_type2,
  1314. };
  1315. /* 'tptc' class */
  1316. static struct omap_hwmod_class am33xx_tptc_hwmod_class = {
  1317. .name = "tptc",
  1318. .sysc = &am33xx_tptc_sysc,
  1319. };
  1320. /* tptc0 */
  1321. static struct omap_hwmod am33xx_tptc0_hwmod = {
  1322. .name = "tptc0",
  1323. .class = &am33xx_tptc_hwmod_class,
  1324. .clkdm_name = "l3_clkdm",
  1325. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1326. .main_clk = "l3_gclk",
  1327. .prcm = {
  1328. .omap4 = {
  1329. .clkctrl_offs = AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET,
  1330. .modulemode = MODULEMODE_SWCTRL,
  1331. },
  1332. },
  1333. };
  1334. /* tptc1 */
  1335. static struct omap_hwmod am33xx_tptc1_hwmod = {
  1336. .name = "tptc1",
  1337. .class = &am33xx_tptc_hwmod_class,
  1338. .clkdm_name = "l3_clkdm",
  1339. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1340. .main_clk = "l3_gclk",
  1341. .prcm = {
  1342. .omap4 = {
  1343. .clkctrl_offs = AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET,
  1344. .modulemode = MODULEMODE_SWCTRL,
  1345. },
  1346. },
  1347. };
  1348. /* tptc2 */
  1349. static struct omap_hwmod am33xx_tptc2_hwmod = {
  1350. .name = "tptc2",
  1351. .class = &am33xx_tptc_hwmod_class,
  1352. .clkdm_name = "l3_clkdm",
  1353. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1354. .main_clk = "l3_gclk",
  1355. .prcm = {
  1356. .omap4 = {
  1357. .clkctrl_offs = AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET,
  1358. .modulemode = MODULEMODE_SWCTRL,
  1359. },
  1360. },
  1361. };
  1362. /* 'uart' class */
  1363. static struct omap_hwmod_class_sysconfig uart_sysc = {
  1364. .rev_offs = 0x50,
  1365. .sysc_offs = 0x54,
  1366. .syss_offs = 0x58,
  1367. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1368. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1369. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1370. SIDLE_SMART_WKUP),
  1371. .sysc_fields = &omap_hwmod_sysc_type1,
  1372. };
  1373. static struct omap_hwmod_class uart_class = {
  1374. .name = "uart",
  1375. .sysc = &uart_sysc,
  1376. };
  1377. /* uart1 */
  1378. static struct omap_hwmod am33xx_uart1_hwmod = {
  1379. .name = "uart1",
  1380. .class = &uart_class,
  1381. .clkdm_name = "l4_wkup_clkdm",
  1382. .flags = DEBUG_AM33XXUART1_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
  1383. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  1384. .prcm = {
  1385. .omap4 = {
  1386. .clkctrl_offs = AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET,
  1387. .modulemode = MODULEMODE_SWCTRL,
  1388. },
  1389. },
  1390. };
  1391. static struct omap_hwmod am33xx_uart2_hwmod = {
  1392. .name = "uart2",
  1393. .class = &uart_class,
  1394. .clkdm_name = "l4ls_clkdm",
  1395. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1396. .main_clk = "dpll_per_m2_div4_ck",
  1397. .prcm = {
  1398. .omap4 = {
  1399. .clkctrl_offs = AM33XX_CM_PER_UART1_CLKCTRL_OFFSET,
  1400. .modulemode = MODULEMODE_SWCTRL,
  1401. },
  1402. },
  1403. };
  1404. /* uart3 */
  1405. static struct omap_hwmod am33xx_uart3_hwmod = {
  1406. .name = "uart3",
  1407. .class = &uart_class,
  1408. .clkdm_name = "l4ls_clkdm",
  1409. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1410. .main_clk = "dpll_per_m2_div4_ck",
  1411. .prcm = {
  1412. .omap4 = {
  1413. .clkctrl_offs = AM33XX_CM_PER_UART2_CLKCTRL_OFFSET,
  1414. .modulemode = MODULEMODE_SWCTRL,
  1415. },
  1416. },
  1417. };
  1418. static struct omap_hwmod am33xx_uart4_hwmod = {
  1419. .name = "uart4",
  1420. .class = &uart_class,
  1421. .clkdm_name = "l4ls_clkdm",
  1422. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1423. .main_clk = "dpll_per_m2_div4_ck",
  1424. .prcm = {
  1425. .omap4 = {
  1426. .clkctrl_offs = AM33XX_CM_PER_UART3_CLKCTRL_OFFSET,
  1427. .modulemode = MODULEMODE_SWCTRL,
  1428. },
  1429. },
  1430. };
  1431. static struct omap_hwmod am33xx_uart5_hwmod = {
  1432. .name = "uart5",
  1433. .class = &uart_class,
  1434. .clkdm_name = "l4ls_clkdm",
  1435. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1436. .main_clk = "dpll_per_m2_div4_ck",
  1437. .prcm = {
  1438. .omap4 = {
  1439. .clkctrl_offs = AM33XX_CM_PER_UART4_CLKCTRL_OFFSET,
  1440. .modulemode = MODULEMODE_SWCTRL,
  1441. },
  1442. },
  1443. };
  1444. static struct omap_hwmod am33xx_uart6_hwmod = {
  1445. .name = "uart6",
  1446. .class = &uart_class,
  1447. .clkdm_name = "l4ls_clkdm",
  1448. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1449. .main_clk = "dpll_per_m2_div4_ck",
  1450. .prcm = {
  1451. .omap4 = {
  1452. .clkctrl_offs = AM33XX_CM_PER_UART5_CLKCTRL_OFFSET,
  1453. .modulemode = MODULEMODE_SWCTRL,
  1454. },
  1455. },
  1456. };
  1457. /* 'wd_timer' class */
  1458. static struct omap_hwmod_class_sysconfig wdt_sysc = {
  1459. .rev_offs = 0x0,
  1460. .sysc_offs = 0x10,
  1461. .syss_offs = 0x14,
  1462. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1463. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1464. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1465. SIDLE_SMART_WKUP),
  1466. .sysc_fields = &omap_hwmod_sysc_type1,
  1467. };
  1468. static struct omap_hwmod_class am33xx_wd_timer_hwmod_class = {
  1469. .name = "wd_timer",
  1470. .sysc = &wdt_sysc,
  1471. .pre_shutdown = &omap2_wd_timer_disable,
  1472. };
  1473. /*
  1474. * XXX: device.c file uses hardcoded name for watchdog timer
  1475. * driver "wd_timer2, so we are also using same name as of now...
  1476. */
  1477. static struct omap_hwmod am33xx_wd_timer1_hwmod = {
  1478. .name = "wd_timer2",
  1479. .class = &am33xx_wd_timer_hwmod_class,
  1480. .clkdm_name = "l4_wkup_clkdm",
  1481. .flags = HWMOD_SWSUP_SIDLE,
  1482. .main_clk = "wdt1_fck",
  1483. .prcm = {
  1484. .omap4 = {
  1485. .clkctrl_offs = AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET,
  1486. .modulemode = MODULEMODE_SWCTRL,
  1487. },
  1488. },
  1489. };
  1490. /*
  1491. * 'usb_otg' class
  1492. * high-speed on-the-go universal serial bus (usb_otg) controller
  1493. */
  1494. static struct omap_hwmod_class_sysconfig am33xx_usbhsotg_sysc = {
  1495. .rev_offs = 0x0,
  1496. .sysc_offs = 0x10,
  1497. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  1498. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1499. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1500. .sysc_fields = &omap_hwmod_sysc_type2,
  1501. };
  1502. static struct omap_hwmod_class am33xx_usbotg_class = {
  1503. .name = "usbotg",
  1504. .sysc = &am33xx_usbhsotg_sysc,
  1505. };
  1506. static struct omap_hwmod am33xx_usbss_hwmod = {
  1507. .name = "usb_otg_hs",
  1508. .class = &am33xx_usbotg_class,
  1509. .clkdm_name = "l3s_clkdm",
  1510. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1511. .main_clk = "usbotg_fck",
  1512. .prcm = {
  1513. .omap4 = {
  1514. .clkctrl_offs = AM33XX_CM_PER_USB0_CLKCTRL_OFFSET,
  1515. .modulemode = MODULEMODE_SWCTRL,
  1516. },
  1517. },
  1518. };
  1519. /*
  1520. * Interfaces
  1521. */
  1522. static struct omap_hwmod_addr_space am33xx_emif_addrs[] = {
  1523. {
  1524. .pa_start = 0x4c000000,
  1525. .pa_end = 0x4c000fff,
  1526. .flags = ADDR_TYPE_RT
  1527. },
  1528. { }
  1529. };
  1530. /* l3 main -> emif */
  1531. static struct omap_hwmod_ocp_if am33xx_l3_main__emif = {
  1532. .master = &am33xx_l3_main_hwmod,
  1533. .slave = &am33xx_emif_hwmod,
  1534. .clk = "dpll_core_m4_ck",
  1535. .addr = am33xx_emif_addrs,
  1536. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1537. };
  1538. /* mpu -> l3 main */
  1539. static struct omap_hwmod_ocp_if am33xx_mpu__l3_main = {
  1540. .master = &am33xx_mpu_hwmod,
  1541. .slave = &am33xx_l3_main_hwmod,
  1542. .clk = "dpll_mpu_m2_ck",
  1543. .user = OCP_USER_MPU,
  1544. };
  1545. /* l3 main -> l4 hs */
  1546. static struct omap_hwmod_ocp_if am33xx_l3_main__l4_hs = {
  1547. .master = &am33xx_l3_main_hwmod,
  1548. .slave = &am33xx_l4_hs_hwmod,
  1549. .clk = "l3s_gclk",
  1550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1551. };
  1552. /* l3 main -> l3 s */
  1553. static struct omap_hwmod_ocp_if am33xx_l3_main__l3_s = {
  1554. .master = &am33xx_l3_main_hwmod,
  1555. .slave = &am33xx_l3_s_hwmod,
  1556. .clk = "l3s_gclk",
  1557. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1558. };
  1559. /* l3 s -> l4 per/ls */
  1560. static struct omap_hwmod_ocp_if am33xx_l3_s__l4_ls = {
  1561. .master = &am33xx_l3_s_hwmod,
  1562. .slave = &am33xx_l4_ls_hwmod,
  1563. .clk = "l3s_gclk",
  1564. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1565. };
  1566. /* l3 s -> l4 wkup */
  1567. static struct omap_hwmod_ocp_if am33xx_l3_s__l4_wkup = {
  1568. .master = &am33xx_l3_s_hwmod,
  1569. .slave = &am33xx_l4_wkup_hwmod,
  1570. .clk = "l3s_gclk",
  1571. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1572. };
  1573. /* l3 main -> l3 instr */
  1574. static struct omap_hwmod_ocp_if am33xx_l3_main__l3_instr = {
  1575. .master = &am33xx_l3_main_hwmod,
  1576. .slave = &am33xx_l3_instr_hwmod,
  1577. .clk = "l3s_gclk",
  1578. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1579. };
  1580. /* mpu -> prcm */
  1581. static struct omap_hwmod_ocp_if am33xx_mpu__prcm = {
  1582. .master = &am33xx_mpu_hwmod,
  1583. .slave = &am33xx_prcm_hwmod,
  1584. .clk = "dpll_mpu_m2_ck",
  1585. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1586. };
  1587. /* l3 s -> l3 main*/
  1588. static struct omap_hwmod_ocp_if am33xx_l3_s__l3_main = {
  1589. .master = &am33xx_l3_s_hwmod,
  1590. .slave = &am33xx_l3_main_hwmod,
  1591. .clk = "l3s_gclk",
  1592. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1593. };
  1594. /* pru-icss -> l3 main */
  1595. static struct omap_hwmod_ocp_if am33xx_pruss__l3_main = {
  1596. .master = &am33xx_pruss_hwmod,
  1597. .slave = &am33xx_l3_main_hwmod,
  1598. .clk = "l3_gclk",
  1599. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1600. };
  1601. /* wkup m3 -> l4 wkup */
  1602. static struct omap_hwmod_ocp_if am33xx_wkup_m3__l4_wkup = {
  1603. .master = &am33xx_wkup_m3_hwmod,
  1604. .slave = &am33xx_l4_wkup_hwmod,
  1605. .clk = "dpll_core_m4_div2_ck",
  1606. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1607. };
  1608. /* gfx -> l3 main */
  1609. static struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {
  1610. .master = &am33xx_gfx_hwmod,
  1611. .slave = &am33xx_l3_main_hwmod,
  1612. .clk = "dpll_core_m4_ck",
  1613. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1614. };
  1615. /* l4 wkup -> wkup m3 */
  1616. static struct omap_hwmod_ocp_if am33xx_l4_wkup__wkup_m3 = {
  1617. .master = &am33xx_l4_wkup_hwmod,
  1618. .slave = &am33xx_wkup_m3_hwmod,
  1619. .clk = "dpll_core_m4_div2_ck",
  1620. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1621. };
  1622. /* l4 hs -> pru-icss */
  1623. static struct omap_hwmod_ocp_if am33xx_l4_hs__pruss = {
  1624. .master = &am33xx_l4_hs_hwmod,
  1625. .slave = &am33xx_pruss_hwmod,
  1626. .clk = "dpll_core_m4_ck",
  1627. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1628. };
  1629. /* l3 main -> gfx */
  1630. static struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {
  1631. .master = &am33xx_l3_main_hwmod,
  1632. .slave = &am33xx_gfx_hwmod,
  1633. .clk = "dpll_core_m4_ck",
  1634. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1635. };
  1636. /* l3_main -> debugss */
  1637. static struct omap_hwmod_addr_space am33xx_debugss_addrs[] = {
  1638. {
  1639. .pa_start = 0x4b000000,
  1640. .pa_end = 0x4b000000 + SZ_16M - 1,
  1641. .flags = ADDR_TYPE_RT
  1642. },
  1643. { }
  1644. };
  1645. static struct omap_hwmod_ocp_if am33xx_l3_main__debugss = {
  1646. .master = &am33xx_l3_main_hwmod,
  1647. .slave = &am33xx_debugss_hwmod,
  1648. .clk = "dpll_core_m4_ck",
  1649. .addr = am33xx_debugss_addrs,
  1650. .user = OCP_USER_MPU,
  1651. };
  1652. /* l4 wkup -> smartreflex0 */
  1653. static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex0 = {
  1654. .master = &am33xx_l4_wkup_hwmod,
  1655. .slave = &am33xx_smartreflex0_hwmod,
  1656. .clk = "dpll_core_m4_div2_ck",
  1657. .user = OCP_USER_MPU,
  1658. };
  1659. /* l4 wkup -> smartreflex1 */
  1660. static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex1 = {
  1661. .master = &am33xx_l4_wkup_hwmod,
  1662. .slave = &am33xx_smartreflex1_hwmod,
  1663. .clk = "dpll_core_m4_div2_ck",
  1664. .user = OCP_USER_MPU,
  1665. };
  1666. /* l4 wkup -> control */
  1667. static struct omap_hwmod_ocp_if am33xx_l4_wkup__control = {
  1668. .master = &am33xx_l4_wkup_hwmod,
  1669. .slave = &am33xx_control_hwmod,
  1670. .clk = "dpll_core_m4_div2_ck",
  1671. .user = OCP_USER_MPU,
  1672. };
  1673. /* l4 wkup -> rtc */
  1674. static struct omap_hwmod_ocp_if am33xx_l4_wkup__rtc = {
  1675. .master = &am33xx_l4_wkup_hwmod,
  1676. .slave = &am33xx_rtc_hwmod,
  1677. .clk = "clkdiv32k_ick",
  1678. .user = OCP_USER_MPU,
  1679. };
  1680. /* l4 per/ls -> DCAN0 */
  1681. static struct omap_hwmod_ocp_if am33xx_l4_per__dcan0 = {
  1682. .master = &am33xx_l4_ls_hwmod,
  1683. .slave = &am33xx_dcan0_hwmod,
  1684. .clk = "l4ls_gclk",
  1685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1686. };
  1687. /* l4 per/ls -> DCAN1 */
  1688. static struct omap_hwmod_ocp_if am33xx_l4_per__dcan1 = {
  1689. .master = &am33xx_l4_ls_hwmod,
  1690. .slave = &am33xx_dcan1_hwmod,
  1691. .clk = "l4ls_gclk",
  1692. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1693. };
  1694. /* l4 per/ls -> GPIO2 */
  1695. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio1 = {
  1696. .master = &am33xx_l4_ls_hwmod,
  1697. .slave = &am33xx_gpio1_hwmod,
  1698. .clk = "l4ls_gclk",
  1699. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1700. };
  1701. /* l4 per/ls -> gpio3 */
  1702. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio2 = {
  1703. .master = &am33xx_l4_ls_hwmod,
  1704. .slave = &am33xx_gpio2_hwmod,
  1705. .clk = "l4ls_gclk",
  1706. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1707. };
  1708. /* l4 per/ls -> gpio4 */
  1709. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio3 = {
  1710. .master = &am33xx_l4_ls_hwmod,
  1711. .slave = &am33xx_gpio3_hwmod,
  1712. .clk = "l4ls_gclk",
  1713. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1714. };
  1715. /* L4 WKUP -> I2C1 */
  1716. static struct omap_hwmod_ocp_if am33xx_l4_wkup__i2c1 = {
  1717. .master = &am33xx_l4_wkup_hwmod,
  1718. .slave = &am33xx_i2c1_hwmod,
  1719. .clk = "dpll_core_m4_div2_ck",
  1720. .user = OCP_USER_MPU,
  1721. };
  1722. /* L4 WKUP -> GPIO1 */
  1723. static struct omap_hwmod_ocp_if am33xx_l4_wkup__gpio0 = {
  1724. .master = &am33xx_l4_wkup_hwmod,
  1725. .slave = &am33xx_gpio0_hwmod,
  1726. .clk = "dpll_core_m4_div2_ck",
  1727. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1728. };
  1729. /* L4 WKUP -> ADC_TSC */
  1730. static struct omap_hwmod_addr_space am33xx_adc_tsc_addrs[] = {
  1731. {
  1732. .pa_start = 0x44E0D000,
  1733. .pa_end = 0x44E0D000 + SZ_8K - 1,
  1734. .flags = ADDR_TYPE_RT
  1735. },
  1736. { }
  1737. };
  1738. static struct omap_hwmod_ocp_if am33xx_l4_wkup__adc_tsc = {
  1739. .master = &am33xx_l4_wkup_hwmod,
  1740. .slave = &am33xx_adc_tsc_hwmod,
  1741. .clk = "dpll_core_m4_div2_ck",
  1742. .addr = am33xx_adc_tsc_addrs,
  1743. .user = OCP_USER_MPU,
  1744. };
  1745. static struct omap_hwmod_ocp_if am33xx_l4_hs__cpgmac0 = {
  1746. .master = &am33xx_l4_hs_hwmod,
  1747. .slave = &am33xx_cpgmac0_hwmod,
  1748. .clk = "cpsw_125mhz_gclk",
  1749. .user = OCP_USER_MPU,
  1750. };
  1751. static struct omap_hwmod_ocp_if am33xx_cpgmac0__mdio = {
  1752. .master = &am33xx_cpgmac0_hwmod,
  1753. .slave = &am33xx_mdio_hwmod,
  1754. .user = OCP_USER_MPU,
  1755. };
  1756. static struct omap_hwmod_addr_space am33xx_elm_addr_space[] = {
  1757. {
  1758. .pa_start = 0x48080000,
  1759. .pa_end = 0x48080000 + SZ_8K - 1,
  1760. .flags = ADDR_TYPE_RT
  1761. },
  1762. { }
  1763. };
  1764. static struct omap_hwmod_ocp_if am33xx_l4_ls__elm = {
  1765. .master = &am33xx_l4_ls_hwmod,
  1766. .slave = &am33xx_elm_hwmod,
  1767. .clk = "l4ls_gclk",
  1768. .addr = am33xx_elm_addr_space,
  1769. .user = OCP_USER_MPU,
  1770. };
  1771. static struct omap_hwmod_addr_space am33xx_epwmss0_addr_space[] = {
  1772. {
  1773. .pa_start = 0x48300000,
  1774. .pa_end = 0x48300000 + SZ_16 - 1,
  1775. .flags = ADDR_TYPE_RT
  1776. },
  1777. { }
  1778. };
  1779. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss0 = {
  1780. .master = &am33xx_l4_ls_hwmod,
  1781. .slave = &am33xx_epwmss0_hwmod,
  1782. .clk = "l4ls_gclk",
  1783. .addr = am33xx_epwmss0_addr_space,
  1784. .user = OCP_USER_MPU,
  1785. };
  1786. static struct omap_hwmod_ocp_if am33xx_epwmss0__ecap0 = {
  1787. .master = &am33xx_epwmss0_hwmod,
  1788. .slave = &am33xx_ecap0_hwmod,
  1789. .clk = "l4ls_gclk",
  1790. .user = OCP_USER_MPU,
  1791. };
  1792. static struct omap_hwmod_ocp_if am33xx_epwmss0__eqep0 = {
  1793. .master = &am33xx_epwmss0_hwmod,
  1794. .slave = &am33xx_eqep0_hwmod,
  1795. .clk = "l4ls_gclk",
  1796. .user = OCP_USER_MPU,
  1797. };
  1798. static struct omap_hwmod_ocp_if am33xx_epwmss0__ehrpwm0 = {
  1799. .master = &am33xx_epwmss0_hwmod,
  1800. .slave = &am33xx_ehrpwm0_hwmod,
  1801. .clk = "l4ls_gclk",
  1802. .user = OCP_USER_MPU,
  1803. };
  1804. static struct omap_hwmod_addr_space am33xx_epwmss1_addr_space[] = {
  1805. {
  1806. .pa_start = 0x48302000,
  1807. .pa_end = 0x48302000 + SZ_16 - 1,
  1808. .flags = ADDR_TYPE_RT
  1809. },
  1810. { }
  1811. };
  1812. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss1 = {
  1813. .master = &am33xx_l4_ls_hwmod,
  1814. .slave = &am33xx_epwmss1_hwmod,
  1815. .clk = "l4ls_gclk",
  1816. .addr = am33xx_epwmss1_addr_space,
  1817. .user = OCP_USER_MPU,
  1818. };
  1819. static struct omap_hwmod_ocp_if am33xx_epwmss1__ecap1 = {
  1820. .master = &am33xx_epwmss1_hwmod,
  1821. .slave = &am33xx_ecap1_hwmod,
  1822. .clk = "l4ls_gclk",
  1823. .user = OCP_USER_MPU,
  1824. };
  1825. static struct omap_hwmod_ocp_if am33xx_epwmss1__eqep1 = {
  1826. .master = &am33xx_epwmss1_hwmod,
  1827. .slave = &am33xx_eqep1_hwmod,
  1828. .clk = "l4ls_gclk",
  1829. .user = OCP_USER_MPU,
  1830. };
  1831. static struct omap_hwmod_ocp_if am33xx_epwmss1__ehrpwm1 = {
  1832. .master = &am33xx_epwmss1_hwmod,
  1833. .slave = &am33xx_ehrpwm1_hwmod,
  1834. .clk = "l4ls_gclk",
  1835. .user = OCP_USER_MPU,
  1836. };
  1837. static struct omap_hwmod_addr_space am33xx_epwmss2_addr_space[] = {
  1838. {
  1839. .pa_start = 0x48304000,
  1840. .pa_end = 0x48304000 + SZ_16 - 1,
  1841. .flags = ADDR_TYPE_RT
  1842. },
  1843. { }
  1844. };
  1845. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss2 = {
  1846. .master = &am33xx_l4_ls_hwmod,
  1847. .slave = &am33xx_epwmss2_hwmod,
  1848. .clk = "l4ls_gclk",
  1849. .addr = am33xx_epwmss2_addr_space,
  1850. .user = OCP_USER_MPU,
  1851. };
  1852. static struct omap_hwmod_ocp_if am33xx_epwmss2__ecap2 = {
  1853. .master = &am33xx_epwmss2_hwmod,
  1854. .slave = &am33xx_ecap2_hwmod,
  1855. .clk = "l4ls_gclk",
  1856. .user = OCP_USER_MPU,
  1857. };
  1858. static struct omap_hwmod_ocp_if am33xx_epwmss2__eqep2 = {
  1859. .master = &am33xx_epwmss2_hwmod,
  1860. .slave = &am33xx_eqep2_hwmod,
  1861. .clk = "l4ls_gclk",
  1862. .user = OCP_USER_MPU,
  1863. };
  1864. static struct omap_hwmod_ocp_if am33xx_epwmss2__ehrpwm2 = {
  1865. .master = &am33xx_epwmss2_hwmod,
  1866. .slave = &am33xx_ehrpwm2_hwmod,
  1867. .clk = "l4ls_gclk",
  1868. .user = OCP_USER_MPU,
  1869. };
  1870. /* l3s cfg -> gpmc */
  1871. static struct omap_hwmod_addr_space am33xx_gpmc_addr_space[] = {
  1872. {
  1873. .pa_start = 0x50000000,
  1874. .pa_end = 0x50000000 + SZ_8K - 1,
  1875. .flags = ADDR_TYPE_RT,
  1876. },
  1877. { }
  1878. };
  1879. static struct omap_hwmod_ocp_if am33xx_l3_s__gpmc = {
  1880. .master = &am33xx_l3_s_hwmod,
  1881. .slave = &am33xx_gpmc_hwmod,
  1882. .clk = "l3s_gclk",
  1883. .addr = am33xx_gpmc_addr_space,
  1884. .user = OCP_USER_MPU,
  1885. };
  1886. /* i2c2 */
  1887. static struct omap_hwmod_ocp_if am33xx_l4_per__i2c2 = {
  1888. .master = &am33xx_l4_ls_hwmod,
  1889. .slave = &am33xx_i2c2_hwmod,
  1890. .clk = "l4ls_gclk",
  1891. .user = OCP_USER_MPU,
  1892. };
  1893. static struct omap_hwmod_ocp_if am33xx_l4_per__i2c3 = {
  1894. .master = &am33xx_l4_ls_hwmod,
  1895. .slave = &am33xx_i2c3_hwmod,
  1896. .clk = "l4ls_gclk",
  1897. .user = OCP_USER_MPU,
  1898. };
  1899. static struct omap_hwmod_addr_space am33xx_lcdc_addr_space[] = {
  1900. {
  1901. .pa_start = 0x4830E000,
  1902. .pa_end = 0x4830E000 + SZ_8K - 1,
  1903. .flags = ADDR_TYPE_RT,
  1904. },
  1905. { }
  1906. };
  1907. static struct omap_hwmod_ocp_if am33xx_l3_main__lcdc = {
  1908. .master = &am33xx_l3_main_hwmod,
  1909. .slave = &am33xx_lcdc_hwmod,
  1910. .clk = "dpll_core_m4_ck",
  1911. .addr = am33xx_lcdc_addr_space,
  1912. .user = OCP_USER_MPU,
  1913. };
  1914. static struct omap_hwmod_addr_space am33xx_mailbox_addrs[] = {
  1915. {
  1916. .pa_start = 0x480C8000,
  1917. .pa_end = 0x480C8000 + (SZ_4K - 1),
  1918. .flags = ADDR_TYPE_RT
  1919. },
  1920. { }
  1921. };
  1922. /* l4 ls -> mailbox */
  1923. static struct omap_hwmod_ocp_if am33xx_l4_per__mailbox = {
  1924. .master = &am33xx_l4_ls_hwmod,
  1925. .slave = &am33xx_mailbox_hwmod,
  1926. .clk = "l4ls_gclk",
  1927. .addr = am33xx_mailbox_addrs,
  1928. .user = OCP_USER_MPU,
  1929. };
  1930. /* l4 ls -> spinlock */
  1931. static struct omap_hwmod_ocp_if am33xx_l4_ls__spinlock = {
  1932. .master = &am33xx_l4_ls_hwmod,
  1933. .slave = &am33xx_spinlock_hwmod,
  1934. .clk = "l4ls_gclk",
  1935. .user = OCP_USER_MPU,
  1936. };
  1937. /* l4 ls -> mcasp0 */
  1938. static struct omap_hwmod_addr_space am33xx_mcasp0_addr_space[] = {
  1939. {
  1940. .pa_start = 0x48038000,
  1941. .pa_end = 0x48038000 + SZ_8K - 1,
  1942. .flags = ADDR_TYPE_RT
  1943. },
  1944. { }
  1945. };
  1946. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp0 = {
  1947. .master = &am33xx_l4_ls_hwmod,
  1948. .slave = &am33xx_mcasp0_hwmod,
  1949. .clk = "l4ls_gclk",
  1950. .addr = am33xx_mcasp0_addr_space,
  1951. .user = OCP_USER_MPU,
  1952. };
  1953. /* l4 ls -> mcasp1 */
  1954. static struct omap_hwmod_addr_space am33xx_mcasp1_addr_space[] = {
  1955. {
  1956. .pa_start = 0x4803C000,
  1957. .pa_end = 0x4803C000 + SZ_8K - 1,
  1958. .flags = ADDR_TYPE_RT
  1959. },
  1960. { }
  1961. };
  1962. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp1 = {
  1963. .master = &am33xx_l4_ls_hwmod,
  1964. .slave = &am33xx_mcasp1_hwmod,
  1965. .clk = "l4ls_gclk",
  1966. .addr = am33xx_mcasp1_addr_space,
  1967. .user = OCP_USER_MPU,
  1968. };
  1969. /* l4 ls -> mmc0 */
  1970. static struct omap_hwmod_addr_space am33xx_mmc0_addr_space[] = {
  1971. {
  1972. .pa_start = 0x48060100,
  1973. .pa_end = 0x48060100 + SZ_4K - 1,
  1974. .flags = ADDR_TYPE_RT,
  1975. },
  1976. { }
  1977. };
  1978. static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc0 = {
  1979. .master = &am33xx_l4_ls_hwmod,
  1980. .slave = &am33xx_mmc0_hwmod,
  1981. .clk = "l4ls_gclk",
  1982. .addr = am33xx_mmc0_addr_space,
  1983. .user = OCP_USER_MPU,
  1984. };
  1985. /* l4 ls -> mmc1 */
  1986. static struct omap_hwmod_addr_space am33xx_mmc1_addr_space[] = {
  1987. {
  1988. .pa_start = 0x481d8100,
  1989. .pa_end = 0x481d8100 + SZ_4K - 1,
  1990. .flags = ADDR_TYPE_RT,
  1991. },
  1992. { }
  1993. };
  1994. static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc1 = {
  1995. .master = &am33xx_l4_ls_hwmod,
  1996. .slave = &am33xx_mmc1_hwmod,
  1997. .clk = "l4ls_gclk",
  1998. .addr = am33xx_mmc1_addr_space,
  1999. .user = OCP_USER_MPU,
  2000. };
  2001. /* l3 s -> mmc2 */
  2002. static struct omap_hwmod_addr_space am33xx_mmc2_addr_space[] = {
  2003. {
  2004. .pa_start = 0x47810100,
  2005. .pa_end = 0x47810100 + SZ_64K - 1,
  2006. .flags = ADDR_TYPE_RT,
  2007. },
  2008. { }
  2009. };
  2010. static struct omap_hwmod_ocp_if am33xx_l3_s__mmc2 = {
  2011. .master = &am33xx_l3_s_hwmod,
  2012. .slave = &am33xx_mmc2_hwmod,
  2013. .clk = "l3s_gclk",
  2014. .addr = am33xx_mmc2_addr_space,
  2015. .user = OCP_USER_MPU,
  2016. };
  2017. /* l4 ls -> mcspi0 */
  2018. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi0 = {
  2019. .master = &am33xx_l4_ls_hwmod,
  2020. .slave = &am33xx_spi0_hwmod,
  2021. .clk = "l4ls_gclk",
  2022. .user = OCP_USER_MPU,
  2023. };
  2024. /* l4 ls -> mcspi1 */
  2025. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi1 = {
  2026. .master = &am33xx_l4_ls_hwmod,
  2027. .slave = &am33xx_spi1_hwmod,
  2028. .clk = "l4ls_gclk",
  2029. .user = OCP_USER_MPU,
  2030. };
  2031. /* l4 wkup -> timer1 */
  2032. static struct omap_hwmod_ocp_if am33xx_l4_wkup__timer1 = {
  2033. .master = &am33xx_l4_wkup_hwmod,
  2034. .slave = &am33xx_timer1_hwmod,
  2035. .clk = "dpll_core_m4_div2_ck",
  2036. .user = OCP_USER_MPU,
  2037. };
  2038. /* l4 per -> timer2 */
  2039. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer2 = {
  2040. .master = &am33xx_l4_ls_hwmod,
  2041. .slave = &am33xx_timer2_hwmod,
  2042. .clk = "l4ls_gclk",
  2043. .user = OCP_USER_MPU,
  2044. };
  2045. /* l4 per -> timer3 */
  2046. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer3 = {
  2047. .master = &am33xx_l4_ls_hwmod,
  2048. .slave = &am33xx_timer3_hwmod,
  2049. .clk = "l4ls_gclk",
  2050. .user = OCP_USER_MPU,
  2051. };
  2052. /* l4 per -> timer4 */
  2053. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer4 = {
  2054. .master = &am33xx_l4_ls_hwmod,
  2055. .slave = &am33xx_timer4_hwmod,
  2056. .clk = "l4ls_gclk",
  2057. .user = OCP_USER_MPU,
  2058. };
  2059. /* l4 per -> timer5 */
  2060. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer5 = {
  2061. .master = &am33xx_l4_ls_hwmod,
  2062. .slave = &am33xx_timer5_hwmod,
  2063. .clk = "l4ls_gclk",
  2064. .user = OCP_USER_MPU,
  2065. };
  2066. /* l4 per -> timer6 */
  2067. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer6 = {
  2068. .master = &am33xx_l4_ls_hwmod,
  2069. .slave = &am33xx_timer6_hwmod,
  2070. .clk = "l4ls_gclk",
  2071. .user = OCP_USER_MPU,
  2072. };
  2073. /* l4 per -> timer7 */
  2074. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer7 = {
  2075. .master = &am33xx_l4_ls_hwmod,
  2076. .slave = &am33xx_timer7_hwmod,
  2077. .clk = "l4ls_gclk",
  2078. .user = OCP_USER_MPU,
  2079. };
  2080. /* l3 main -> tpcc */
  2081. static struct omap_hwmod_ocp_if am33xx_l3_main__tpcc = {
  2082. .master = &am33xx_l3_main_hwmod,
  2083. .slave = &am33xx_tpcc_hwmod,
  2084. .clk = "l3_gclk",
  2085. .user = OCP_USER_MPU,
  2086. };
  2087. /* l3 main -> tpcc0 */
  2088. static struct omap_hwmod_addr_space am33xx_tptc0_addr_space[] = {
  2089. {
  2090. .pa_start = 0x49800000,
  2091. .pa_end = 0x49800000 + SZ_8K - 1,
  2092. .flags = ADDR_TYPE_RT,
  2093. },
  2094. { }
  2095. };
  2096. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc0 = {
  2097. .master = &am33xx_l3_main_hwmod,
  2098. .slave = &am33xx_tptc0_hwmod,
  2099. .clk = "l3_gclk",
  2100. .addr = am33xx_tptc0_addr_space,
  2101. .user = OCP_USER_MPU,
  2102. };
  2103. /* l3 main -> tpcc1 */
  2104. static struct omap_hwmod_addr_space am33xx_tptc1_addr_space[] = {
  2105. {
  2106. .pa_start = 0x49900000,
  2107. .pa_end = 0x49900000 + SZ_8K - 1,
  2108. .flags = ADDR_TYPE_RT,
  2109. },
  2110. { }
  2111. };
  2112. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc1 = {
  2113. .master = &am33xx_l3_main_hwmod,
  2114. .slave = &am33xx_tptc1_hwmod,
  2115. .clk = "l3_gclk",
  2116. .addr = am33xx_tptc1_addr_space,
  2117. .user = OCP_USER_MPU,
  2118. };
  2119. /* l3 main -> tpcc2 */
  2120. static struct omap_hwmod_addr_space am33xx_tptc2_addr_space[] = {
  2121. {
  2122. .pa_start = 0x49a00000,
  2123. .pa_end = 0x49a00000 + SZ_8K - 1,
  2124. .flags = ADDR_TYPE_RT,
  2125. },
  2126. { }
  2127. };
  2128. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc2 = {
  2129. .master = &am33xx_l3_main_hwmod,
  2130. .slave = &am33xx_tptc2_hwmod,
  2131. .clk = "l3_gclk",
  2132. .addr = am33xx_tptc2_addr_space,
  2133. .user = OCP_USER_MPU,
  2134. };
  2135. /* l4 wkup -> uart1 */
  2136. static struct omap_hwmod_ocp_if am33xx_l4_wkup__uart1 = {
  2137. .master = &am33xx_l4_wkup_hwmod,
  2138. .slave = &am33xx_uart1_hwmod,
  2139. .clk = "dpll_core_m4_div2_ck",
  2140. .user = OCP_USER_MPU,
  2141. };
  2142. /* l4 ls -> uart2 */
  2143. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart2 = {
  2144. .master = &am33xx_l4_ls_hwmod,
  2145. .slave = &am33xx_uart2_hwmod,
  2146. .clk = "l4ls_gclk",
  2147. .user = OCP_USER_MPU,
  2148. };
  2149. /* l4 ls -> uart3 */
  2150. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart3 = {
  2151. .master = &am33xx_l4_ls_hwmod,
  2152. .slave = &am33xx_uart3_hwmod,
  2153. .clk = "l4ls_gclk",
  2154. .user = OCP_USER_MPU,
  2155. };
  2156. /* l4 ls -> uart4 */
  2157. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart4 = {
  2158. .master = &am33xx_l4_ls_hwmod,
  2159. .slave = &am33xx_uart4_hwmod,
  2160. .clk = "l4ls_gclk",
  2161. .user = OCP_USER_MPU,
  2162. };
  2163. /* l4 ls -> uart5 */
  2164. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart5 = {
  2165. .master = &am33xx_l4_ls_hwmod,
  2166. .slave = &am33xx_uart5_hwmod,
  2167. .clk = "l4ls_gclk",
  2168. .user = OCP_USER_MPU,
  2169. };
  2170. /* l4 ls -> uart6 */
  2171. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart6 = {
  2172. .master = &am33xx_l4_ls_hwmod,
  2173. .slave = &am33xx_uart6_hwmod,
  2174. .clk = "l4ls_gclk",
  2175. .user = OCP_USER_MPU,
  2176. };
  2177. /* l4 wkup -> wd_timer1 */
  2178. static struct omap_hwmod_ocp_if am33xx_l4_wkup__wd_timer1 = {
  2179. .master = &am33xx_l4_wkup_hwmod,
  2180. .slave = &am33xx_wd_timer1_hwmod,
  2181. .clk = "dpll_core_m4_div2_ck",
  2182. .user = OCP_USER_MPU,
  2183. };
  2184. /* usbss */
  2185. /* l3 s -> USBSS interface */
  2186. static struct omap_hwmod_ocp_if am33xx_l3_s__usbss = {
  2187. .master = &am33xx_l3_s_hwmod,
  2188. .slave = &am33xx_usbss_hwmod,
  2189. .clk = "l3s_gclk",
  2190. .user = OCP_USER_MPU,
  2191. .flags = OCPIF_SWSUP_IDLE,
  2192. };
  2193. /* l3 main -> ocmc */
  2194. static struct omap_hwmod_ocp_if am33xx_l3_main__ocmc = {
  2195. .master = &am33xx_l3_main_hwmod,
  2196. .slave = &am33xx_ocmcram_hwmod,
  2197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2198. };
  2199. /* l3 main -> sha0 HIB2 */
  2200. static struct omap_hwmod_addr_space am33xx_sha0_addrs[] = {
  2201. {
  2202. .pa_start = 0x53100000,
  2203. .pa_end = 0x53100000 + SZ_512 - 1,
  2204. .flags = ADDR_TYPE_RT
  2205. },
  2206. { }
  2207. };
  2208. static struct omap_hwmod_ocp_if am33xx_l3_main__sha0 = {
  2209. .master = &am33xx_l3_main_hwmod,
  2210. .slave = &am33xx_sha0_hwmod,
  2211. .clk = "sha0_fck",
  2212. .addr = am33xx_sha0_addrs,
  2213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2214. };
  2215. /* l3 main -> AES0 HIB2 */
  2216. static struct omap_hwmod_addr_space am33xx_aes0_addrs[] = {
  2217. {
  2218. .pa_start = 0x53500000,
  2219. .pa_end = 0x53500000 + SZ_1M - 1,
  2220. .flags = ADDR_TYPE_RT
  2221. },
  2222. { }
  2223. };
  2224. static struct omap_hwmod_ocp_if am33xx_l3_main__aes0 = {
  2225. .master = &am33xx_l3_main_hwmod,
  2226. .slave = &am33xx_aes0_hwmod,
  2227. .clk = "aes0_fck",
  2228. .addr = am33xx_aes0_addrs,
  2229. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2230. };
  2231. /* rng */
  2232. static struct omap_hwmod_class_sysconfig am33xx_rng_sysc = {
  2233. .rev_offs = 0x1fe0,
  2234. .sysc_offs = 0x1fe4,
  2235. .sysc_flags = SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE,
  2236. .idlemodes = SIDLE_FORCE | SIDLE_NO,
  2237. .sysc_fields = &omap_hwmod_sysc_type1,
  2238. };
  2239. static struct omap_hwmod_class am33xx_rng_hwmod_class = {
  2240. .name = "rng",
  2241. .sysc = &am33xx_rng_sysc,
  2242. };
  2243. static struct omap_hwmod am33xx_rng_hwmod = {
  2244. .name = "rng",
  2245. .class = &am33xx_rng_hwmod_class,
  2246. .clkdm_name = "l4ls_clkdm",
  2247. .flags = HWMOD_SWSUP_SIDLE,
  2248. .main_clk = "rng_fck",
  2249. .prcm = {
  2250. .omap4 = {
  2251. .clkctrl_offs = AM33XX_CM_PER_RNG_CLKCTRL_OFFSET,
  2252. .modulemode = MODULEMODE_SWCTRL,
  2253. },
  2254. },
  2255. };
  2256. static struct omap_hwmod_ocp_if am33xx_l4_per__rng = {
  2257. .master = &am33xx_l4_ls_hwmod,
  2258. .slave = &am33xx_rng_hwmod,
  2259. .clk = "rng_fck",
  2260. .user = OCP_USER_MPU,
  2261. };
  2262. static struct omap_hwmod_ocp_if *am33xx_hwmod_ocp_ifs[] __initdata = {
  2263. &am33xx_l3_main__emif,
  2264. &am33xx_mpu__l3_main,
  2265. &am33xx_mpu__prcm,
  2266. &am33xx_l3_s__l4_ls,
  2267. &am33xx_l3_s__l4_wkup,
  2268. &am33xx_l3_main__l4_hs,
  2269. &am33xx_l3_main__l3_s,
  2270. &am33xx_l3_main__l3_instr,
  2271. &am33xx_l3_main__gfx,
  2272. &am33xx_l3_s__l3_main,
  2273. &am33xx_pruss__l3_main,
  2274. &am33xx_wkup_m3__l4_wkup,
  2275. &am33xx_gfx__l3_main,
  2276. &am33xx_l3_main__debugss,
  2277. &am33xx_l4_wkup__wkup_m3,
  2278. &am33xx_l4_wkup__control,
  2279. &am33xx_l4_wkup__smartreflex0,
  2280. &am33xx_l4_wkup__smartreflex1,
  2281. &am33xx_l4_wkup__uart1,
  2282. &am33xx_l4_wkup__timer1,
  2283. &am33xx_l4_wkup__rtc,
  2284. &am33xx_l4_wkup__i2c1,
  2285. &am33xx_l4_wkup__gpio0,
  2286. &am33xx_l4_wkup__adc_tsc,
  2287. &am33xx_l4_wkup__wd_timer1,
  2288. &am33xx_l4_hs__pruss,
  2289. &am33xx_l4_per__dcan0,
  2290. &am33xx_l4_per__dcan1,
  2291. &am33xx_l4_per__gpio1,
  2292. &am33xx_l4_per__gpio2,
  2293. &am33xx_l4_per__gpio3,
  2294. &am33xx_l4_per__i2c2,
  2295. &am33xx_l4_per__i2c3,
  2296. &am33xx_l4_per__mailbox,
  2297. &am33xx_l4_ls__mcasp0,
  2298. &am33xx_l4_ls__mcasp1,
  2299. &am33xx_l4_ls__mmc0,
  2300. &am33xx_l4_ls__mmc1,
  2301. &am33xx_l3_s__mmc2,
  2302. &am33xx_l4_ls__timer2,
  2303. &am33xx_l4_ls__timer3,
  2304. &am33xx_l4_ls__timer4,
  2305. &am33xx_l4_ls__timer5,
  2306. &am33xx_l4_ls__timer6,
  2307. &am33xx_l4_ls__timer7,
  2308. &am33xx_l3_main__tpcc,
  2309. &am33xx_l4_ls__uart2,
  2310. &am33xx_l4_ls__uart3,
  2311. &am33xx_l4_ls__uart4,
  2312. &am33xx_l4_ls__uart5,
  2313. &am33xx_l4_ls__uart6,
  2314. &am33xx_l4_ls__spinlock,
  2315. &am33xx_l4_ls__elm,
  2316. &am33xx_l4_ls__epwmss0,
  2317. &am33xx_epwmss0__ecap0,
  2318. &am33xx_epwmss0__eqep0,
  2319. &am33xx_epwmss0__ehrpwm0,
  2320. &am33xx_l4_ls__epwmss1,
  2321. &am33xx_epwmss1__ecap1,
  2322. &am33xx_epwmss1__eqep1,
  2323. &am33xx_epwmss1__ehrpwm1,
  2324. &am33xx_l4_ls__epwmss2,
  2325. &am33xx_epwmss2__ecap2,
  2326. &am33xx_epwmss2__eqep2,
  2327. &am33xx_epwmss2__ehrpwm2,
  2328. &am33xx_l3_s__gpmc,
  2329. &am33xx_l3_main__lcdc,
  2330. &am33xx_l4_ls__mcspi0,
  2331. &am33xx_l4_ls__mcspi1,
  2332. &am33xx_l3_main__tptc0,
  2333. &am33xx_l3_main__tptc1,
  2334. &am33xx_l3_main__tptc2,
  2335. &am33xx_l3_main__ocmc,
  2336. &am33xx_l3_s__usbss,
  2337. &am33xx_l4_hs__cpgmac0,
  2338. &am33xx_cpgmac0__mdio,
  2339. &am33xx_l3_main__sha0,
  2340. &am33xx_l3_main__aes0,
  2341. &am33xx_l4_per__rng,
  2342. NULL,
  2343. };
  2344. int __init am33xx_hwmod_init(void)
  2345. {
  2346. omap_hwmod_init();
  2347. return omap_hwmod_register_links(am33xx_hwmod_ocp_ifs);
  2348. }