r600.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. /* power state array is low to high, default is first */
  96. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  97. int min_power_state_index = 0;
  98. if (rdev->pm.num_power_states > 2)
  99. min_power_state_index = 1;
  100. switch (rdev->pm.dynpm_planned_action) {
  101. case DYNPM_ACTION_MINIMUM:
  102. rdev->pm.requested_power_state_index = min_power_state_index;
  103. rdev->pm.requested_clock_mode_index = 0;
  104. rdev->pm.dynpm_can_downclock = false;
  105. break;
  106. case DYNPM_ACTION_DOWNCLOCK:
  107. if (rdev->pm.current_power_state_index == min_power_state_index) {
  108. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  109. rdev->pm.dynpm_can_downclock = false;
  110. } else {
  111. if (rdev->pm.active_crtc_count > 1) {
  112. for (i = 0; i < rdev->pm.num_power_states; i++) {
  113. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  114. continue;
  115. else if (i >= rdev->pm.current_power_state_index) {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.current_power_state_index;
  118. break;
  119. } else {
  120. rdev->pm.requested_power_state_index = i;
  121. break;
  122. }
  123. }
  124. } else
  125. rdev->pm.requested_power_state_index =
  126. rdev->pm.current_power_state_index - 1;
  127. }
  128. rdev->pm.requested_clock_mode_index = 0;
  129. /* don't use the power state if crtcs are active and no display flag is set */
  130. if ((rdev->pm.active_crtc_count > 0) &&
  131. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  132. clock_info[rdev->pm.requested_clock_mode_index].flags &
  133. RADEON_PM_MODE_NO_DISPLAY)) {
  134. rdev->pm.requested_power_state_index++;
  135. }
  136. break;
  137. case DYNPM_ACTION_UPCLOCK:
  138. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  139. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  140. rdev->pm.dynpm_can_upclock = false;
  141. } else {
  142. if (rdev->pm.active_crtc_count > 1) {
  143. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  144. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  145. continue;
  146. else if (i <= rdev->pm.current_power_state_index) {
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.current_power_state_index;
  149. break;
  150. } else {
  151. rdev->pm.requested_power_state_index = i;
  152. break;
  153. }
  154. }
  155. } else
  156. rdev->pm.requested_power_state_index =
  157. rdev->pm.current_power_state_index + 1;
  158. }
  159. rdev->pm.requested_clock_mode_index = 0;
  160. break;
  161. case DYNPM_ACTION_DEFAULT:
  162. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  163. rdev->pm.requested_clock_mode_index = 0;
  164. rdev->pm.dynpm_can_upclock = false;
  165. break;
  166. case DYNPM_ACTION_NONE:
  167. default:
  168. DRM_ERROR("Requested mode for not defined action\n");
  169. return;
  170. }
  171. } else {
  172. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  173. /* for now just select the first power state and switch between clock modes */
  174. /* power state array is low to high, default is first (0) */
  175. if (rdev->pm.active_crtc_count > 1) {
  176. rdev->pm.requested_power_state_index = -1;
  177. /* start at 1 as we don't want the default mode */
  178. for (i = 1; i < rdev->pm.num_power_states; i++) {
  179. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  180. continue;
  181. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  182. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  183. rdev->pm.requested_power_state_index = i;
  184. break;
  185. }
  186. }
  187. /* if nothing selected, grab the default state. */
  188. if (rdev->pm.requested_power_state_index == -1)
  189. rdev->pm.requested_power_state_index = 0;
  190. } else
  191. rdev->pm.requested_power_state_index = 1;
  192. switch (rdev->pm.dynpm_planned_action) {
  193. case DYNPM_ACTION_MINIMUM:
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.dynpm_can_downclock = false;
  196. break;
  197. case DYNPM_ACTION_DOWNCLOCK:
  198. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  199. if (rdev->pm.current_clock_mode_index == 0) {
  200. rdev->pm.requested_clock_mode_index = 0;
  201. rdev->pm.dynpm_can_downclock = false;
  202. } else
  203. rdev->pm.requested_clock_mode_index =
  204. rdev->pm.current_clock_mode_index - 1;
  205. } else {
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. }
  209. /* don't use the power state if crtcs are active and no display flag is set */
  210. if ((rdev->pm.active_crtc_count > 0) &&
  211. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  212. clock_info[rdev->pm.requested_clock_mode_index].flags &
  213. RADEON_PM_MODE_NO_DISPLAY)) {
  214. rdev->pm.requested_clock_mode_index++;
  215. }
  216. break;
  217. case DYNPM_ACTION_UPCLOCK:
  218. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  219. if (rdev->pm.current_clock_mode_index ==
  220. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  221. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  222. rdev->pm.dynpm_can_upclock = false;
  223. } else
  224. rdev->pm.requested_clock_mode_index =
  225. rdev->pm.current_clock_mode_index + 1;
  226. } else {
  227. rdev->pm.requested_clock_mode_index =
  228. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  229. rdev->pm.dynpm_can_upclock = false;
  230. }
  231. break;
  232. case DYNPM_ACTION_DEFAULT:
  233. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  234. rdev->pm.requested_clock_mode_index = 0;
  235. rdev->pm.dynpm_can_upclock = false;
  236. break;
  237. case DYNPM_ACTION_NONE:
  238. default:
  239. DRM_ERROR("Requested mode for not defined action\n");
  240. return;
  241. }
  242. }
  243. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  244. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  245. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  246. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  247. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  248. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  249. pcie_lanes);
  250. }
  251. static int r600_pm_get_type_index(struct radeon_device *rdev,
  252. enum radeon_pm_state_type ps_type,
  253. int instance)
  254. {
  255. int i;
  256. int found_instance = -1;
  257. for (i = 0; i < rdev->pm.num_power_states; i++) {
  258. if (rdev->pm.power_state[i].type == ps_type) {
  259. found_instance++;
  260. if (found_instance == instance)
  261. return i;
  262. }
  263. }
  264. /* return default if no match */
  265. return rdev->pm.default_power_state_index;
  266. }
  267. void rs780_pm_init_profile(struct radeon_device *rdev)
  268. {
  269. if (rdev->pm.num_power_states == 2) {
  270. /* default */
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  272. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  273. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  275. /* low sh */
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  277. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  278. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  280. /* high sh */
  281. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  285. /* low mh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  290. /* high mh */
  291. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  293. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  295. } else if (rdev->pm.num_power_states == 3) {
  296. /* default */
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  301. /* low sh */
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  306. /* high sh */
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  311. /* low mh */
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  316. /* high mh */
  317. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  321. } else {
  322. /* default */
  323. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  327. /* low sh */
  328. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  332. /* high sh */
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  337. /* low mh */
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  341. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  342. /* high mh */
  343. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  345. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  346. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  347. }
  348. }
  349. void r600_pm_init_profile(struct radeon_device *rdev)
  350. {
  351. if (rdev->family == CHIP_R600) {
  352. /* XXX */
  353. /* default */
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  357. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  358. /* low sh */
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  362. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  363. /* high sh */
  364. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  367. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  368. /* low mh */
  369. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  371. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  372. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  373. /* high mh */
  374. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  378. } else {
  379. if (rdev->pm.num_power_states < 4) {
  380. /* default */
  381. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  382. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  383. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  384. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  385. /* low sh */
  386. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  387. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  388. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  389. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 1;
  390. /* high sh */
  391. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  392. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  393. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  394. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  395. /* low mh */
  396. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  397. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  398. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  399. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 1;
  400. /* high mh */
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  402. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  403. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  405. } else {
  406. /* default */
  407. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  408. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  409. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  411. /* low sh */
  412. if (rdev->flags & RADEON_IS_MOBILITY) {
  413. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  414. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  416. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 1;
  419. } else {
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  421. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  422. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  423. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  424. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  425. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 1;
  426. }
  427. /* high sh */
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  429. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  430. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  431. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  432. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  434. /* low mh */
  435. if (rdev->flags & RADEON_IS_MOBILITY) {
  436. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  437. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  438. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  439. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  440. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 2;
  442. } else {
  443. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  444. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  445. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  446. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  447. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 1;
  449. }
  450. /* high mh */
  451. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  452. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  453. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  454. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  455. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  457. }
  458. }
  459. }
  460. void r600_pm_misc(struct radeon_device *rdev)
  461. {
  462. int requested_index = rdev->pm.requested_power_state_index;
  463. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  464. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  465. if ((voltage->type == VOLTAGE_SW) && voltage->voltage)
  466. radeon_atom_set_voltage(rdev, voltage->voltage);
  467. }
  468. bool r600_gui_idle(struct radeon_device *rdev)
  469. {
  470. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  471. return false;
  472. else
  473. return true;
  474. }
  475. /* hpd for digital panel detect/disconnect */
  476. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  477. {
  478. bool connected = false;
  479. if (ASIC_IS_DCE3(rdev)) {
  480. switch (hpd) {
  481. case RADEON_HPD_1:
  482. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  483. connected = true;
  484. break;
  485. case RADEON_HPD_2:
  486. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  487. connected = true;
  488. break;
  489. case RADEON_HPD_3:
  490. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  491. connected = true;
  492. break;
  493. case RADEON_HPD_4:
  494. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  495. connected = true;
  496. break;
  497. /* DCE 3.2 */
  498. case RADEON_HPD_5:
  499. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  500. connected = true;
  501. break;
  502. case RADEON_HPD_6:
  503. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  504. connected = true;
  505. break;
  506. default:
  507. break;
  508. }
  509. } else {
  510. switch (hpd) {
  511. case RADEON_HPD_1:
  512. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  513. connected = true;
  514. break;
  515. case RADEON_HPD_2:
  516. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  517. connected = true;
  518. break;
  519. case RADEON_HPD_3:
  520. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  521. connected = true;
  522. break;
  523. default:
  524. break;
  525. }
  526. }
  527. return connected;
  528. }
  529. void r600_hpd_set_polarity(struct radeon_device *rdev,
  530. enum radeon_hpd_id hpd)
  531. {
  532. u32 tmp;
  533. bool connected = r600_hpd_sense(rdev, hpd);
  534. if (ASIC_IS_DCE3(rdev)) {
  535. switch (hpd) {
  536. case RADEON_HPD_1:
  537. tmp = RREG32(DC_HPD1_INT_CONTROL);
  538. if (connected)
  539. tmp &= ~DC_HPDx_INT_POLARITY;
  540. else
  541. tmp |= DC_HPDx_INT_POLARITY;
  542. WREG32(DC_HPD1_INT_CONTROL, tmp);
  543. break;
  544. case RADEON_HPD_2:
  545. tmp = RREG32(DC_HPD2_INT_CONTROL);
  546. if (connected)
  547. tmp &= ~DC_HPDx_INT_POLARITY;
  548. else
  549. tmp |= DC_HPDx_INT_POLARITY;
  550. WREG32(DC_HPD2_INT_CONTROL, tmp);
  551. break;
  552. case RADEON_HPD_3:
  553. tmp = RREG32(DC_HPD3_INT_CONTROL);
  554. if (connected)
  555. tmp &= ~DC_HPDx_INT_POLARITY;
  556. else
  557. tmp |= DC_HPDx_INT_POLARITY;
  558. WREG32(DC_HPD3_INT_CONTROL, tmp);
  559. break;
  560. case RADEON_HPD_4:
  561. tmp = RREG32(DC_HPD4_INT_CONTROL);
  562. if (connected)
  563. tmp &= ~DC_HPDx_INT_POLARITY;
  564. else
  565. tmp |= DC_HPDx_INT_POLARITY;
  566. WREG32(DC_HPD4_INT_CONTROL, tmp);
  567. break;
  568. case RADEON_HPD_5:
  569. tmp = RREG32(DC_HPD5_INT_CONTROL);
  570. if (connected)
  571. tmp &= ~DC_HPDx_INT_POLARITY;
  572. else
  573. tmp |= DC_HPDx_INT_POLARITY;
  574. WREG32(DC_HPD5_INT_CONTROL, tmp);
  575. break;
  576. /* DCE 3.2 */
  577. case RADEON_HPD_6:
  578. tmp = RREG32(DC_HPD6_INT_CONTROL);
  579. if (connected)
  580. tmp &= ~DC_HPDx_INT_POLARITY;
  581. else
  582. tmp |= DC_HPDx_INT_POLARITY;
  583. WREG32(DC_HPD6_INT_CONTROL, tmp);
  584. break;
  585. default:
  586. break;
  587. }
  588. } else {
  589. switch (hpd) {
  590. case RADEON_HPD_1:
  591. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  592. if (connected)
  593. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  594. else
  595. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  596. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  597. break;
  598. case RADEON_HPD_2:
  599. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  600. if (connected)
  601. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  602. else
  603. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  604. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  605. break;
  606. case RADEON_HPD_3:
  607. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  608. if (connected)
  609. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  610. else
  611. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  612. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  613. break;
  614. default:
  615. break;
  616. }
  617. }
  618. }
  619. void r600_hpd_init(struct radeon_device *rdev)
  620. {
  621. struct drm_device *dev = rdev->ddev;
  622. struct drm_connector *connector;
  623. if (ASIC_IS_DCE3(rdev)) {
  624. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  625. if (ASIC_IS_DCE32(rdev))
  626. tmp |= DC_HPDx_EN;
  627. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  628. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  629. switch (radeon_connector->hpd.hpd) {
  630. case RADEON_HPD_1:
  631. WREG32(DC_HPD1_CONTROL, tmp);
  632. rdev->irq.hpd[0] = true;
  633. break;
  634. case RADEON_HPD_2:
  635. WREG32(DC_HPD2_CONTROL, tmp);
  636. rdev->irq.hpd[1] = true;
  637. break;
  638. case RADEON_HPD_3:
  639. WREG32(DC_HPD3_CONTROL, tmp);
  640. rdev->irq.hpd[2] = true;
  641. break;
  642. case RADEON_HPD_4:
  643. WREG32(DC_HPD4_CONTROL, tmp);
  644. rdev->irq.hpd[3] = true;
  645. break;
  646. /* DCE 3.2 */
  647. case RADEON_HPD_5:
  648. WREG32(DC_HPD5_CONTROL, tmp);
  649. rdev->irq.hpd[4] = true;
  650. break;
  651. case RADEON_HPD_6:
  652. WREG32(DC_HPD6_CONTROL, tmp);
  653. rdev->irq.hpd[5] = true;
  654. break;
  655. default:
  656. break;
  657. }
  658. }
  659. } else {
  660. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  661. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  662. switch (radeon_connector->hpd.hpd) {
  663. case RADEON_HPD_1:
  664. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  665. rdev->irq.hpd[0] = true;
  666. break;
  667. case RADEON_HPD_2:
  668. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  669. rdev->irq.hpd[1] = true;
  670. break;
  671. case RADEON_HPD_3:
  672. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  673. rdev->irq.hpd[2] = true;
  674. break;
  675. default:
  676. break;
  677. }
  678. }
  679. }
  680. if (rdev->irq.installed)
  681. r600_irq_set(rdev);
  682. }
  683. void r600_hpd_fini(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. if (ASIC_IS_DCE3(rdev)) {
  688. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  689. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  690. switch (radeon_connector->hpd.hpd) {
  691. case RADEON_HPD_1:
  692. WREG32(DC_HPD1_CONTROL, 0);
  693. rdev->irq.hpd[0] = false;
  694. break;
  695. case RADEON_HPD_2:
  696. WREG32(DC_HPD2_CONTROL, 0);
  697. rdev->irq.hpd[1] = false;
  698. break;
  699. case RADEON_HPD_3:
  700. WREG32(DC_HPD3_CONTROL, 0);
  701. rdev->irq.hpd[2] = false;
  702. break;
  703. case RADEON_HPD_4:
  704. WREG32(DC_HPD4_CONTROL, 0);
  705. rdev->irq.hpd[3] = false;
  706. break;
  707. /* DCE 3.2 */
  708. case RADEON_HPD_5:
  709. WREG32(DC_HPD5_CONTROL, 0);
  710. rdev->irq.hpd[4] = false;
  711. break;
  712. case RADEON_HPD_6:
  713. WREG32(DC_HPD6_CONTROL, 0);
  714. rdev->irq.hpd[5] = false;
  715. break;
  716. default:
  717. break;
  718. }
  719. }
  720. } else {
  721. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  722. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  723. switch (radeon_connector->hpd.hpd) {
  724. case RADEON_HPD_1:
  725. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  726. rdev->irq.hpd[0] = false;
  727. break;
  728. case RADEON_HPD_2:
  729. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  730. rdev->irq.hpd[1] = false;
  731. break;
  732. case RADEON_HPD_3:
  733. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  734. rdev->irq.hpd[2] = false;
  735. break;
  736. default:
  737. break;
  738. }
  739. }
  740. }
  741. }
  742. /*
  743. * R600 PCIE GART
  744. */
  745. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  746. {
  747. unsigned i;
  748. u32 tmp;
  749. /* flush hdp cache so updates hit vram */
  750. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  751. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  752. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  753. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  754. for (i = 0; i < rdev->usec_timeout; i++) {
  755. /* read MC_STATUS */
  756. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  757. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  758. if (tmp == 2) {
  759. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  760. return;
  761. }
  762. if (tmp) {
  763. return;
  764. }
  765. udelay(1);
  766. }
  767. }
  768. int r600_pcie_gart_init(struct radeon_device *rdev)
  769. {
  770. int r;
  771. if (rdev->gart.table.vram.robj) {
  772. WARN(1, "R600 PCIE GART already initialized.\n");
  773. return 0;
  774. }
  775. /* Initialize common gart structure */
  776. r = radeon_gart_init(rdev);
  777. if (r)
  778. return r;
  779. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  780. return radeon_gart_table_vram_alloc(rdev);
  781. }
  782. int r600_pcie_gart_enable(struct radeon_device *rdev)
  783. {
  784. u32 tmp;
  785. int r, i;
  786. if (rdev->gart.table.vram.robj == NULL) {
  787. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  788. return -EINVAL;
  789. }
  790. r = radeon_gart_table_vram_pin(rdev);
  791. if (r)
  792. return r;
  793. radeon_gart_restore(rdev);
  794. /* Setup L2 cache */
  795. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  796. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  797. EFFECTIVE_L2_QUEUE_SIZE(7));
  798. WREG32(VM_L2_CNTL2, 0);
  799. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  800. /* Setup TLB control */
  801. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  802. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  803. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  804. ENABLE_WAIT_L2_QUERY;
  805. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  806. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  807. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  808. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  809. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  810. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  811. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  812. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  813. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  814. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  815. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  816. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  817. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  818. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  819. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  820. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  821. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  822. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  823. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  824. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  825. (u32)(rdev->dummy_page.addr >> 12));
  826. for (i = 1; i < 7; i++)
  827. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  828. r600_pcie_gart_tlb_flush(rdev);
  829. rdev->gart.ready = true;
  830. return 0;
  831. }
  832. void r600_pcie_gart_disable(struct radeon_device *rdev)
  833. {
  834. u32 tmp;
  835. int i, r;
  836. /* Disable all tables */
  837. for (i = 0; i < 7; i++)
  838. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  839. /* Disable L2 cache */
  840. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  841. EFFECTIVE_L2_QUEUE_SIZE(7));
  842. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  843. /* Setup L1 TLB control */
  844. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  845. ENABLE_WAIT_L2_QUERY;
  846. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  847. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  848. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  849. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  850. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  851. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  852. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  853. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  854. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  855. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  856. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  857. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  858. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  859. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  860. if (rdev->gart.table.vram.robj) {
  861. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  862. if (likely(r == 0)) {
  863. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  864. radeon_bo_unpin(rdev->gart.table.vram.robj);
  865. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  866. }
  867. }
  868. }
  869. void r600_pcie_gart_fini(struct radeon_device *rdev)
  870. {
  871. radeon_gart_fini(rdev);
  872. r600_pcie_gart_disable(rdev);
  873. radeon_gart_table_vram_free(rdev);
  874. }
  875. void r600_agp_enable(struct radeon_device *rdev)
  876. {
  877. u32 tmp;
  878. int i;
  879. /* Setup L2 cache */
  880. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  881. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  882. EFFECTIVE_L2_QUEUE_SIZE(7));
  883. WREG32(VM_L2_CNTL2, 0);
  884. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  885. /* Setup TLB control */
  886. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  887. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  888. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  889. ENABLE_WAIT_L2_QUERY;
  890. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  893. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  900. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  901. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  902. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  903. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  904. for (i = 0; i < 7; i++)
  905. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  906. }
  907. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  908. {
  909. unsigned i;
  910. u32 tmp;
  911. for (i = 0; i < rdev->usec_timeout; i++) {
  912. /* read MC_STATUS */
  913. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  914. if (!tmp)
  915. return 0;
  916. udelay(1);
  917. }
  918. return -1;
  919. }
  920. static void r600_mc_program(struct radeon_device *rdev)
  921. {
  922. struct rv515_mc_save save;
  923. u32 tmp;
  924. int i, j;
  925. /* Initialize HDP */
  926. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  927. WREG32((0x2c14 + j), 0x00000000);
  928. WREG32((0x2c18 + j), 0x00000000);
  929. WREG32((0x2c1c + j), 0x00000000);
  930. WREG32((0x2c20 + j), 0x00000000);
  931. WREG32((0x2c24 + j), 0x00000000);
  932. }
  933. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  934. rv515_mc_stop(rdev, &save);
  935. if (r600_mc_wait_for_idle(rdev)) {
  936. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  937. }
  938. /* Lockout access through VGA aperture (doesn't exist before R600) */
  939. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  940. /* Update configuration */
  941. if (rdev->flags & RADEON_IS_AGP) {
  942. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  943. /* VRAM before AGP */
  944. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  945. rdev->mc.vram_start >> 12);
  946. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  947. rdev->mc.gtt_end >> 12);
  948. } else {
  949. /* VRAM after AGP */
  950. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  951. rdev->mc.gtt_start >> 12);
  952. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  953. rdev->mc.vram_end >> 12);
  954. }
  955. } else {
  956. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  957. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  958. }
  959. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  960. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  961. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  962. WREG32(MC_VM_FB_LOCATION, tmp);
  963. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  964. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  965. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  966. if (rdev->flags & RADEON_IS_AGP) {
  967. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  968. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  969. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  970. } else {
  971. WREG32(MC_VM_AGP_BASE, 0);
  972. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  973. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  974. }
  975. if (r600_mc_wait_for_idle(rdev)) {
  976. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  977. }
  978. rv515_mc_resume(rdev, &save);
  979. /* we need to own VRAM, so turn off the VGA renderer here
  980. * to stop it overwriting our objects */
  981. rv515_vga_render_disable(rdev);
  982. }
  983. /**
  984. * r600_vram_gtt_location - try to find VRAM & GTT location
  985. * @rdev: radeon device structure holding all necessary informations
  986. * @mc: memory controller structure holding memory informations
  987. *
  988. * Function will place try to place VRAM at same place as in CPU (PCI)
  989. * address space as some GPU seems to have issue when we reprogram at
  990. * different address space.
  991. *
  992. * If there is not enough space to fit the unvisible VRAM after the
  993. * aperture then we limit the VRAM size to the aperture.
  994. *
  995. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  996. * them to be in one from GPU point of view so that we can program GPU to
  997. * catch access outside them (weird GPU policy see ??).
  998. *
  999. * This function will never fails, worst case are limiting VRAM or GTT.
  1000. *
  1001. * Note: GTT start, end, size should be initialized before calling this
  1002. * function on AGP platform.
  1003. */
  1004. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1005. {
  1006. u64 size_bf, size_af;
  1007. if (mc->mc_vram_size > 0xE0000000) {
  1008. /* leave room for at least 512M GTT */
  1009. dev_warn(rdev->dev, "limiting VRAM\n");
  1010. mc->real_vram_size = 0xE0000000;
  1011. mc->mc_vram_size = 0xE0000000;
  1012. }
  1013. if (rdev->flags & RADEON_IS_AGP) {
  1014. size_bf = mc->gtt_start;
  1015. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1016. if (size_bf > size_af) {
  1017. if (mc->mc_vram_size > size_bf) {
  1018. dev_warn(rdev->dev, "limiting VRAM\n");
  1019. mc->real_vram_size = size_bf;
  1020. mc->mc_vram_size = size_bf;
  1021. }
  1022. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1023. } else {
  1024. if (mc->mc_vram_size > size_af) {
  1025. dev_warn(rdev->dev, "limiting VRAM\n");
  1026. mc->real_vram_size = size_af;
  1027. mc->mc_vram_size = size_af;
  1028. }
  1029. mc->vram_start = mc->gtt_end;
  1030. }
  1031. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1032. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1033. mc->mc_vram_size >> 20, mc->vram_start,
  1034. mc->vram_end, mc->real_vram_size >> 20);
  1035. } else {
  1036. u64 base = 0;
  1037. if (rdev->flags & RADEON_IS_IGP)
  1038. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1039. radeon_vram_location(rdev, &rdev->mc, base);
  1040. radeon_gtt_location(rdev, mc);
  1041. }
  1042. }
  1043. int r600_mc_init(struct radeon_device *rdev)
  1044. {
  1045. u32 tmp;
  1046. int chansize, numchan;
  1047. /* Get VRAM informations */
  1048. rdev->mc.vram_is_ddr = true;
  1049. tmp = RREG32(RAMCFG);
  1050. if (tmp & CHANSIZE_OVERRIDE) {
  1051. chansize = 16;
  1052. } else if (tmp & CHANSIZE_MASK) {
  1053. chansize = 64;
  1054. } else {
  1055. chansize = 32;
  1056. }
  1057. tmp = RREG32(CHMAP);
  1058. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1059. case 0:
  1060. default:
  1061. numchan = 1;
  1062. break;
  1063. case 1:
  1064. numchan = 2;
  1065. break;
  1066. case 2:
  1067. numchan = 4;
  1068. break;
  1069. case 3:
  1070. numchan = 8;
  1071. break;
  1072. }
  1073. rdev->mc.vram_width = numchan * chansize;
  1074. /* Could aper size report 0 ? */
  1075. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1076. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1077. /* Setup GPU memory space */
  1078. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1079. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1080. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1081. r600_vram_gtt_location(rdev, &rdev->mc);
  1082. if (rdev->flags & RADEON_IS_IGP)
  1083. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1084. radeon_update_bandwidth_info(rdev);
  1085. return 0;
  1086. }
  1087. /* We doesn't check that the GPU really needs a reset we simply do the
  1088. * reset, it's up to the caller to determine if the GPU needs one. We
  1089. * might add an helper function to check that.
  1090. */
  1091. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1092. {
  1093. struct rv515_mc_save save;
  1094. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1095. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1096. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1097. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1098. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1099. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1100. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1101. S_008010_GUI_ACTIVE(1);
  1102. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1103. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1104. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1105. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1106. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1107. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1108. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1109. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1110. u32 tmp;
  1111. dev_info(rdev->dev, "GPU softreset \n");
  1112. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1113. RREG32(R_008010_GRBM_STATUS));
  1114. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1115. RREG32(R_008014_GRBM_STATUS2));
  1116. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1117. RREG32(R_000E50_SRBM_STATUS));
  1118. rv515_mc_stop(rdev, &save);
  1119. if (r600_mc_wait_for_idle(rdev)) {
  1120. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1121. }
  1122. /* Disable CP parsing/prefetching */
  1123. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1124. /* Check if any of the rendering block is busy and reset it */
  1125. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1126. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1127. tmp = S_008020_SOFT_RESET_CR(1) |
  1128. S_008020_SOFT_RESET_DB(1) |
  1129. S_008020_SOFT_RESET_CB(1) |
  1130. S_008020_SOFT_RESET_PA(1) |
  1131. S_008020_SOFT_RESET_SC(1) |
  1132. S_008020_SOFT_RESET_SMX(1) |
  1133. S_008020_SOFT_RESET_SPI(1) |
  1134. S_008020_SOFT_RESET_SX(1) |
  1135. S_008020_SOFT_RESET_SH(1) |
  1136. S_008020_SOFT_RESET_TC(1) |
  1137. S_008020_SOFT_RESET_TA(1) |
  1138. S_008020_SOFT_RESET_VC(1) |
  1139. S_008020_SOFT_RESET_VGT(1);
  1140. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1141. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1142. RREG32(R_008020_GRBM_SOFT_RESET);
  1143. mdelay(15);
  1144. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1145. }
  1146. /* Reset CP (we always reset CP) */
  1147. tmp = S_008020_SOFT_RESET_CP(1);
  1148. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1149. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1150. RREG32(R_008020_GRBM_SOFT_RESET);
  1151. mdelay(15);
  1152. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1153. /* Wait a little for things to settle down */
  1154. mdelay(1);
  1155. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1156. RREG32(R_008010_GRBM_STATUS));
  1157. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1158. RREG32(R_008014_GRBM_STATUS2));
  1159. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1160. RREG32(R_000E50_SRBM_STATUS));
  1161. rv515_mc_resume(rdev, &save);
  1162. return 0;
  1163. }
  1164. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1165. {
  1166. u32 srbm_status;
  1167. u32 grbm_status;
  1168. u32 grbm_status2;
  1169. int r;
  1170. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1171. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1172. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1173. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1174. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1175. return false;
  1176. }
  1177. /* force CP activities */
  1178. r = radeon_ring_lock(rdev, 2);
  1179. if (!r) {
  1180. /* PACKET2 NOP */
  1181. radeon_ring_write(rdev, 0x80000000);
  1182. radeon_ring_write(rdev, 0x80000000);
  1183. radeon_ring_unlock_commit(rdev);
  1184. }
  1185. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1186. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1187. }
  1188. int r600_asic_reset(struct radeon_device *rdev)
  1189. {
  1190. return r600_gpu_soft_reset(rdev);
  1191. }
  1192. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1193. u32 num_backends,
  1194. u32 backend_disable_mask)
  1195. {
  1196. u32 backend_map = 0;
  1197. u32 enabled_backends_mask;
  1198. u32 enabled_backends_count;
  1199. u32 cur_pipe;
  1200. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1201. u32 cur_backend;
  1202. u32 i;
  1203. if (num_tile_pipes > R6XX_MAX_PIPES)
  1204. num_tile_pipes = R6XX_MAX_PIPES;
  1205. if (num_tile_pipes < 1)
  1206. num_tile_pipes = 1;
  1207. if (num_backends > R6XX_MAX_BACKENDS)
  1208. num_backends = R6XX_MAX_BACKENDS;
  1209. if (num_backends < 1)
  1210. num_backends = 1;
  1211. enabled_backends_mask = 0;
  1212. enabled_backends_count = 0;
  1213. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1214. if (((backend_disable_mask >> i) & 1) == 0) {
  1215. enabled_backends_mask |= (1 << i);
  1216. ++enabled_backends_count;
  1217. }
  1218. if (enabled_backends_count == num_backends)
  1219. break;
  1220. }
  1221. if (enabled_backends_count == 0) {
  1222. enabled_backends_mask = 1;
  1223. enabled_backends_count = 1;
  1224. }
  1225. if (enabled_backends_count != num_backends)
  1226. num_backends = enabled_backends_count;
  1227. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1228. switch (num_tile_pipes) {
  1229. case 1:
  1230. swizzle_pipe[0] = 0;
  1231. break;
  1232. case 2:
  1233. swizzle_pipe[0] = 0;
  1234. swizzle_pipe[1] = 1;
  1235. break;
  1236. case 3:
  1237. swizzle_pipe[0] = 0;
  1238. swizzle_pipe[1] = 1;
  1239. swizzle_pipe[2] = 2;
  1240. break;
  1241. case 4:
  1242. swizzle_pipe[0] = 0;
  1243. swizzle_pipe[1] = 1;
  1244. swizzle_pipe[2] = 2;
  1245. swizzle_pipe[3] = 3;
  1246. break;
  1247. case 5:
  1248. swizzle_pipe[0] = 0;
  1249. swizzle_pipe[1] = 1;
  1250. swizzle_pipe[2] = 2;
  1251. swizzle_pipe[3] = 3;
  1252. swizzle_pipe[4] = 4;
  1253. break;
  1254. case 6:
  1255. swizzle_pipe[0] = 0;
  1256. swizzle_pipe[1] = 2;
  1257. swizzle_pipe[2] = 4;
  1258. swizzle_pipe[3] = 5;
  1259. swizzle_pipe[4] = 1;
  1260. swizzle_pipe[5] = 3;
  1261. break;
  1262. case 7:
  1263. swizzle_pipe[0] = 0;
  1264. swizzle_pipe[1] = 2;
  1265. swizzle_pipe[2] = 4;
  1266. swizzle_pipe[3] = 6;
  1267. swizzle_pipe[4] = 1;
  1268. swizzle_pipe[5] = 3;
  1269. swizzle_pipe[6] = 5;
  1270. break;
  1271. case 8:
  1272. swizzle_pipe[0] = 0;
  1273. swizzle_pipe[1] = 2;
  1274. swizzle_pipe[2] = 4;
  1275. swizzle_pipe[3] = 6;
  1276. swizzle_pipe[4] = 1;
  1277. swizzle_pipe[5] = 3;
  1278. swizzle_pipe[6] = 5;
  1279. swizzle_pipe[7] = 7;
  1280. break;
  1281. }
  1282. cur_backend = 0;
  1283. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1284. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1285. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1286. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1287. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1288. }
  1289. return backend_map;
  1290. }
  1291. int r600_count_pipe_bits(uint32_t val)
  1292. {
  1293. int i, ret = 0;
  1294. for (i = 0; i < 32; i++) {
  1295. ret += val & 1;
  1296. val >>= 1;
  1297. }
  1298. return ret;
  1299. }
  1300. void r600_gpu_init(struct radeon_device *rdev)
  1301. {
  1302. u32 tiling_config;
  1303. u32 ramcfg;
  1304. u32 backend_map;
  1305. u32 cc_rb_backend_disable;
  1306. u32 cc_gc_shader_pipe_config;
  1307. u32 tmp;
  1308. int i, j;
  1309. u32 sq_config;
  1310. u32 sq_gpr_resource_mgmt_1 = 0;
  1311. u32 sq_gpr_resource_mgmt_2 = 0;
  1312. u32 sq_thread_resource_mgmt = 0;
  1313. u32 sq_stack_resource_mgmt_1 = 0;
  1314. u32 sq_stack_resource_mgmt_2 = 0;
  1315. /* FIXME: implement */
  1316. switch (rdev->family) {
  1317. case CHIP_R600:
  1318. rdev->config.r600.max_pipes = 4;
  1319. rdev->config.r600.max_tile_pipes = 8;
  1320. rdev->config.r600.max_simds = 4;
  1321. rdev->config.r600.max_backends = 4;
  1322. rdev->config.r600.max_gprs = 256;
  1323. rdev->config.r600.max_threads = 192;
  1324. rdev->config.r600.max_stack_entries = 256;
  1325. rdev->config.r600.max_hw_contexts = 8;
  1326. rdev->config.r600.max_gs_threads = 16;
  1327. rdev->config.r600.sx_max_export_size = 128;
  1328. rdev->config.r600.sx_max_export_pos_size = 16;
  1329. rdev->config.r600.sx_max_export_smx_size = 128;
  1330. rdev->config.r600.sq_num_cf_insts = 2;
  1331. break;
  1332. case CHIP_RV630:
  1333. case CHIP_RV635:
  1334. rdev->config.r600.max_pipes = 2;
  1335. rdev->config.r600.max_tile_pipes = 2;
  1336. rdev->config.r600.max_simds = 3;
  1337. rdev->config.r600.max_backends = 1;
  1338. rdev->config.r600.max_gprs = 128;
  1339. rdev->config.r600.max_threads = 192;
  1340. rdev->config.r600.max_stack_entries = 128;
  1341. rdev->config.r600.max_hw_contexts = 8;
  1342. rdev->config.r600.max_gs_threads = 4;
  1343. rdev->config.r600.sx_max_export_size = 128;
  1344. rdev->config.r600.sx_max_export_pos_size = 16;
  1345. rdev->config.r600.sx_max_export_smx_size = 128;
  1346. rdev->config.r600.sq_num_cf_insts = 2;
  1347. break;
  1348. case CHIP_RV610:
  1349. case CHIP_RV620:
  1350. case CHIP_RS780:
  1351. case CHIP_RS880:
  1352. rdev->config.r600.max_pipes = 1;
  1353. rdev->config.r600.max_tile_pipes = 1;
  1354. rdev->config.r600.max_simds = 2;
  1355. rdev->config.r600.max_backends = 1;
  1356. rdev->config.r600.max_gprs = 128;
  1357. rdev->config.r600.max_threads = 192;
  1358. rdev->config.r600.max_stack_entries = 128;
  1359. rdev->config.r600.max_hw_contexts = 4;
  1360. rdev->config.r600.max_gs_threads = 4;
  1361. rdev->config.r600.sx_max_export_size = 128;
  1362. rdev->config.r600.sx_max_export_pos_size = 16;
  1363. rdev->config.r600.sx_max_export_smx_size = 128;
  1364. rdev->config.r600.sq_num_cf_insts = 1;
  1365. break;
  1366. case CHIP_RV670:
  1367. rdev->config.r600.max_pipes = 4;
  1368. rdev->config.r600.max_tile_pipes = 4;
  1369. rdev->config.r600.max_simds = 4;
  1370. rdev->config.r600.max_backends = 4;
  1371. rdev->config.r600.max_gprs = 192;
  1372. rdev->config.r600.max_threads = 192;
  1373. rdev->config.r600.max_stack_entries = 256;
  1374. rdev->config.r600.max_hw_contexts = 8;
  1375. rdev->config.r600.max_gs_threads = 16;
  1376. rdev->config.r600.sx_max_export_size = 128;
  1377. rdev->config.r600.sx_max_export_pos_size = 16;
  1378. rdev->config.r600.sx_max_export_smx_size = 128;
  1379. rdev->config.r600.sq_num_cf_insts = 2;
  1380. break;
  1381. default:
  1382. break;
  1383. }
  1384. /* Initialize HDP */
  1385. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1386. WREG32((0x2c14 + j), 0x00000000);
  1387. WREG32((0x2c18 + j), 0x00000000);
  1388. WREG32((0x2c1c + j), 0x00000000);
  1389. WREG32((0x2c20 + j), 0x00000000);
  1390. WREG32((0x2c24 + j), 0x00000000);
  1391. }
  1392. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1393. /* Setup tiling */
  1394. tiling_config = 0;
  1395. ramcfg = RREG32(RAMCFG);
  1396. switch (rdev->config.r600.max_tile_pipes) {
  1397. case 1:
  1398. tiling_config |= PIPE_TILING(0);
  1399. break;
  1400. case 2:
  1401. tiling_config |= PIPE_TILING(1);
  1402. break;
  1403. case 4:
  1404. tiling_config |= PIPE_TILING(2);
  1405. break;
  1406. case 8:
  1407. tiling_config |= PIPE_TILING(3);
  1408. break;
  1409. default:
  1410. break;
  1411. }
  1412. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1413. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1414. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1415. tiling_config |= GROUP_SIZE(0);
  1416. rdev->config.r600.tiling_group_size = 256;
  1417. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1418. if (tmp > 3) {
  1419. tiling_config |= ROW_TILING(3);
  1420. tiling_config |= SAMPLE_SPLIT(3);
  1421. } else {
  1422. tiling_config |= ROW_TILING(tmp);
  1423. tiling_config |= SAMPLE_SPLIT(tmp);
  1424. }
  1425. tiling_config |= BANK_SWAPS(1);
  1426. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1427. cc_rb_backend_disable |=
  1428. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1429. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1430. cc_gc_shader_pipe_config |=
  1431. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1432. cc_gc_shader_pipe_config |=
  1433. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1434. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1435. (R6XX_MAX_BACKENDS -
  1436. r600_count_pipe_bits((cc_rb_backend_disable &
  1437. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1438. (cc_rb_backend_disable >> 16));
  1439. tiling_config |= BACKEND_MAP(backend_map);
  1440. WREG32(GB_TILING_CONFIG, tiling_config);
  1441. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1442. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1443. /* Setup pipes */
  1444. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1445. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1446. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1447. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1448. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1449. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1450. /* Setup some CP states */
  1451. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1452. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1453. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1454. SYNC_WALKER | SYNC_ALIGNER));
  1455. /* Setup various GPU states */
  1456. if (rdev->family == CHIP_RV670)
  1457. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1458. tmp = RREG32(SX_DEBUG_1);
  1459. tmp |= SMX_EVENT_RELEASE;
  1460. if ((rdev->family > CHIP_R600))
  1461. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1462. WREG32(SX_DEBUG_1, tmp);
  1463. if (((rdev->family) == CHIP_R600) ||
  1464. ((rdev->family) == CHIP_RV630) ||
  1465. ((rdev->family) == CHIP_RV610) ||
  1466. ((rdev->family) == CHIP_RV620) ||
  1467. ((rdev->family) == CHIP_RS780) ||
  1468. ((rdev->family) == CHIP_RS880)) {
  1469. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1470. } else {
  1471. WREG32(DB_DEBUG, 0);
  1472. }
  1473. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1474. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1475. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1476. WREG32(VGT_NUM_INSTANCES, 0);
  1477. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1478. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1479. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1480. if (((rdev->family) == CHIP_RV610) ||
  1481. ((rdev->family) == CHIP_RV620) ||
  1482. ((rdev->family) == CHIP_RS780) ||
  1483. ((rdev->family) == CHIP_RS880)) {
  1484. tmp = (CACHE_FIFO_SIZE(0xa) |
  1485. FETCH_FIFO_HIWATER(0xa) |
  1486. DONE_FIFO_HIWATER(0xe0) |
  1487. ALU_UPDATE_FIFO_HIWATER(0x8));
  1488. } else if (((rdev->family) == CHIP_R600) ||
  1489. ((rdev->family) == CHIP_RV630)) {
  1490. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1491. tmp |= DONE_FIFO_HIWATER(0x4);
  1492. }
  1493. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1494. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1495. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1496. */
  1497. sq_config = RREG32(SQ_CONFIG);
  1498. sq_config &= ~(PS_PRIO(3) |
  1499. VS_PRIO(3) |
  1500. GS_PRIO(3) |
  1501. ES_PRIO(3));
  1502. sq_config |= (DX9_CONSTS |
  1503. VC_ENABLE |
  1504. PS_PRIO(0) |
  1505. VS_PRIO(1) |
  1506. GS_PRIO(2) |
  1507. ES_PRIO(3));
  1508. if ((rdev->family) == CHIP_R600) {
  1509. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1510. NUM_VS_GPRS(124) |
  1511. NUM_CLAUSE_TEMP_GPRS(4));
  1512. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1513. NUM_ES_GPRS(0));
  1514. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1515. NUM_VS_THREADS(48) |
  1516. NUM_GS_THREADS(4) |
  1517. NUM_ES_THREADS(4));
  1518. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1519. NUM_VS_STACK_ENTRIES(128));
  1520. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1521. NUM_ES_STACK_ENTRIES(0));
  1522. } else if (((rdev->family) == CHIP_RV610) ||
  1523. ((rdev->family) == CHIP_RV620) ||
  1524. ((rdev->family) == CHIP_RS780) ||
  1525. ((rdev->family) == CHIP_RS880)) {
  1526. /* no vertex cache */
  1527. sq_config &= ~VC_ENABLE;
  1528. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1529. NUM_VS_GPRS(44) |
  1530. NUM_CLAUSE_TEMP_GPRS(2));
  1531. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1532. NUM_ES_GPRS(17));
  1533. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1534. NUM_VS_THREADS(78) |
  1535. NUM_GS_THREADS(4) |
  1536. NUM_ES_THREADS(31));
  1537. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1538. NUM_VS_STACK_ENTRIES(40));
  1539. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1540. NUM_ES_STACK_ENTRIES(16));
  1541. } else if (((rdev->family) == CHIP_RV630) ||
  1542. ((rdev->family) == CHIP_RV635)) {
  1543. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1544. NUM_VS_GPRS(44) |
  1545. NUM_CLAUSE_TEMP_GPRS(2));
  1546. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1547. NUM_ES_GPRS(18));
  1548. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1549. NUM_VS_THREADS(78) |
  1550. NUM_GS_THREADS(4) |
  1551. NUM_ES_THREADS(31));
  1552. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1553. NUM_VS_STACK_ENTRIES(40));
  1554. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1555. NUM_ES_STACK_ENTRIES(16));
  1556. } else if ((rdev->family) == CHIP_RV670) {
  1557. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1558. NUM_VS_GPRS(44) |
  1559. NUM_CLAUSE_TEMP_GPRS(2));
  1560. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1561. NUM_ES_GPRS(17));
  1562. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1563. NUM_VS_THREADS(78) |
  1564. NUM_GS_THREADS(4) |
  1565. NUM_ES_THREADS(31));
  1566. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1567. NUM_VS_STACK_ENTRIES(64));
  1568. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1569. NUM_ES_STACK_ENTRIES(64));
  1570. }
  1571. WREG32(SQ_CONFIG, sq_config);
  1572. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1573. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1574. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1575. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1576. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1577. if (((rdev->family) == CHIP_RV610) ||
  1578. ((rdev->family) == CHIP_RV620) ||
  1579. ((rdev->family) == CHIP_RS780) ||
  1580. ((rdev->family) == CHIP_RS880)) {
  1581. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1582. } else {
  1583. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1584. }
  1585. /* More default values. 2D/3D driver should adjust as needed */
  1586. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1587. S1_X(0x4) | S1_Y(0xc)));
  1588. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1589. S1_X(0x2) | S1_Y(0x2) |
  1590. S2_X(0xa) | S2_Y(0x6) |
  1591. S3_X(0x6) | S3_Y(0xa)));
  1592. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1593. S1_X(0x4) | S1_Y(0xc) |
  1594. S2_X(0x1) | S2_Y(0x6) |
  1595. S3_X(0xa) | S3_Y(0xe)));
  1596. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1597. S5_X(0x0) | S5_Y(0x0) |
  1598. S6_X(0xb) | S6_Y(0x4) |
  1599. S7_X(0x7) | S7_Y(0x8)));
  1600. WREG32(VGT_STRMOUT_EN, 0);
  1601. tmp = rdev->config.r600.max_pipes * 16;
  1602. switch (rdev->family) {
  1603. case CHIP_RV610:
  1604. case CHIP_RV620:
  1605. case CHIP_RS780:
  1606. case CHIP_RS880:
  1607. tmp += 32;
  1608. break;
  1609. case CHIP_RV670:
  1610. tmp += 128;
  1611. break;
  1612. default:
  1613. break;
  1614. }
  1615. if (tmp > 256) {
  1616. tmp = 256;
  1617. }
  1618. WREG32(VGT_ES_PER_GS, 128);
  1619. WREG32(VGT_GS_PER_ES, tmp);
  1620. WREG32(VGT_GS_PER_VS, 2);
  1621. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1622. /* more default values. 2D/3D driver should adjust as needed */
  1623. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1624. WREG32(VGT_STRMOUT_EN, 0);
  1625. WREG32(SX_MISC, 0);
  1626. WREG32(PA_SC_MODE_CNTL, 0);
  1627. WREG32(PA_SC_AA_CONFIG, 0);
  1628. WREG32(PA_SC_LINE_STIPPLE, 0);
  1629. WREG32(SPI_INPUT_Z, 0);
  1630. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1631. WREG32(CB_COLOR7_FRAG, 0);
  1632. /* Clear render buffer base addresses */
  1633. WREG32(CB_COLOR0_BASE, 0);
  1634. WREG32(CB_COLOR1_BASE, 0);
  1635. WREG32(CB_COLOR2_BASE, 0);
  1636. WREG32(CB_COLOR3_BASE, 0);
  1637. WREG32(CB_COLOR4_BASE, 0);
  1638. WREG32(CB_COLOR5_BASE, 0);
  1639. WREG32(CB_COLOR6_BASE, 0);
  1640. WREG32(CB_COLOR7_BASE, 0);
  1641. WREG32(CB_COLOR7_FRAG, 0);
  1642. switch (rdev->family) {
  1643. case CHIP_RV610:
  1644. case CHIP_RV620:
  1645. case CHIP_RS780:
  1646. case CHIP_RS880:
  1647. tmp = TC_L2_SIZE(8);
  1648. break;
  1649. case CHIP_RV630:
  1650. case CHIP_RV635:
  1651. tmp = TC_L2_SIZE(4);
  1652. break;
  1653. case CHIP_R600:
  1654. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1655. break;
  1656. default:
  1657. tmp = TC_L2_SIZE(0);
  1658. break;
  1659. }
  1660. WREG32(TC_CNTL, tmp);
  1661. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1662. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1663. tmp = RREG32(ARB_POP);
  1664. tmp |= ENABLE_TC128;
  1665. WREG32(ARB_POP, tmp);
  1666. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1667. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1668. NUM_CLIP_SEQ(3)));
  1669. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1670. }
  1671. /*
  1672. * Indirect registers accessor
  1673. */
  1674. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1675. {
  1676. u32 r;
  1677. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1678. (void)RREG32(PCIE_PORT_INDEX);
  1679. r = RREG32(PCIE_PORT_DATA);
  1680. return r;
  1681. }
  1682. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1683. {
  1684. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1685. (void)RREG32(PCIE_PORT_INDEX);
  1686. WREG32(PCIE_PORT_DATA, (v));
  1687. (void)RREG32(PCIE_PORT_DATA);
  1688. }
  1689. /*
  1690. * CP & Ring
  1691. */
  1692. void r600_cp_stop(struct radeon_device *rdev)
  1693. {
  1694. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1695. }
  1696. int r600_init_microcode(struct radeon_device *rdev)
  1697. {
  1698. struct platform_device *pdev;
  1699. const char *chip_name;
  1700. const char *rlc_chip_name;
  1701. size_t pfp_req_size, me_req_size, rlc_req_size;
  1702. char fw_name[30];
  1703. int err;
  1704. DRM_DEBUG("\n");
  1705. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1706. err = IS_ERR(pdev);
  1707. if (err) {
  1708. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1709. return -EINVAL;
  1710. }
  1711. switch (rdev->family) {
  1712. case CHIP_R600:
  1713. chip_name = "R600";
  1714. rlc_chip_name = "R600";
  1715. break;
  1716. case CHIP_RV610:
  1717. chip_name = "RV610";
  1718. rlc_chip_name = "R600";
  1719. break;
  1720. case CHIP_RV630:
  1721. chip_name = "RV630";
  1722. rlc_chip_name = "R600";
  1723. break;
  1724. case CHIP_RV620:
  1725. chip_name = "RV620";
  1726. rlc_chip_name = "R600";
  1727. break;
  1728. case CHIP_RV635:
  1729. chip_name = "RV635";
  1730. rlc_chip_name = "R600";
  1731. break;
  1732. case CHIP_RV670:
  1733. chip_name = "RV670";
  1734. rlc_chip_name = "R600";
  1735. break;
  1736. case CHIP_RS780:
  1737. case CHIP_RS880:
  1738. chip_name = "RS780";
  1739. rlc_chip_name = "R600";
  1740. break;
  1741. case CHIP_RV770:
  1742. chip_name = "RV770";
  1743. rlc_chip_name = "R700";
  1744. break;
  1745. case CHIP_RV730:
  1746. case CHIP_RV740:
  1747. chip_name = "RV730";
  1748. rlc_chip_name = "R700";
  1749. break;
  1750. case CHIP_RV710:
  1751. chip_name = "RV710";
  1752. rlc_chip_name = "R700";
  1753. break;
  1754. case CHIP_CEDAR:
  1755. chip_name = "CEDAR";
  1756. rlc_chip_name = "CEDAR";
  1757. break;
  1758. case CHIP_REDWOOD:
  1759. chip_name = "REDWOOD";
  1760. rlc_chip_name = "REDWOOD";
  1761. break;
  1762. case CHIP_JUNIPER:
  1763. chip_name = "JUNIPER";
  1764. rlc_chip_name = "JUNIPER";
  1765. break;
  1766. case CHIP_CYPRESS:
  1767. case CHIP_HEMLOCK:
  1768. chip_name = "CYPRESS";
  1769. rlc_chip_name = "CYPRESS";
  1770. break;
  1771. default: BUG();
  1772. }
  1773. if (rdev->family >= CHIP_CEDAR) {
  1774. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1775. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1776. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1777. } else if (rdev->family >= CHIP_RV770) {
  1778. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1779. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1780. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1781. } else {
  1782. pfp_req_size = PFP_UCODE_SIZE * 4;
  1783. me_req_size = PM4_UCODE_SIZE * 12;
  1784. rlc_req_size = RLC_UCODE_SIZE * 4;
  1785. }
  1786. DRM_INFO("Loading %s Microcode\n", chip_name);
  1787. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1788. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1789. if (err)
  1790. goto out;
  1791. if (rdev->pfp_fw->size != pfp_req_size) {
  1792. printk(KERN_ERR
  1793. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1794. rdev->pfp_fw->size, fw_name);
  1795. err = -EINVAL;
  1796. goto out;
  1797. }
  1798. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1799. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1800. if (err)
  1801. goto out;
  1802. if (rdev->me_fw->size != me_req_size) {
  1803. printk(KERN_ERR
  1804. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1805. rdev->me_fw->size, fw_name);
  1806. err = -EINVAL;
  1807. }
  1808. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1809. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1810. if (err)
  1811. goto out;
  1812. if (rdev->rlc_fw->size != rlc_req_size) {
  1813. printk(KERN_ERR
  1814. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1815. rdev->rlc_fw->size, fw_name);
  1816. err = -EINVAL;
  1817. }
  1818. out:
  1819. platform_device_unregister(pdev);
  1820. if (err) {
  1821. if (err != -EINVAL)
  1822. printk(KERN_ERR
  1823. "r600_cp: Failed to load firmware \"%s\"\n",
  1824. fw_name);
  1825. release_firmware(rdev->pfp_fw);
  1826. rdev->pfp_fw = NULL;
  1827. release_firmware(rdev->me_fw);
  1828. rdev->me_fw = NULL;
  1829. release_firmware(rdev->rlc_fw);
  1830. rdev->rlc_fw = NULL;
  1831. }
  1832. return err;
  1833. }
  1834. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1835. {
  1836. const __be32 *fw_data;
  1837. int i;
  1838. if (!rdev->me_fw || !rdev->pfp_fw)
  1839. return -EINVAL;
  1840. r600_cp_stop(rdev);
  1841. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1842. /* Reset cp */
  1843. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1844. RREG32(GRBM_SOFT_RESET);
  1845. mdelay(15);
  1846. WREG32(GRBM_SOFT_RESET, 0);
  1847. WREG32(CP_ME_RAM_WADDR, 0);
  1848. fw_data = (const __be32 *)rdev->me_fw->data;
  1849. WREG32(CP_ME_RAM_WADDR, 0);
  1850. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1851. WREG32(CP_ME_RAM_DATA,
  1852. be32_to_cpup(fw_data++));
  1853. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1854. WREG32(CP_PFP_UCODE_ADDR, 0);
  1855. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1856. WREG32(CP_PFP_UCODE_DATA,
  1857. be32_to_cpup(fw_data++));
  1858. WREG32(CP_PFP_UCODE_ADDR, 0);
  1859. WREG32(CP_ME_RAM_WADDR, 0);
  1860. WREG32(CP_ME_RAM_RADDR, 0);
  1861. return 0;
  1862. }
  1863. int r600_cp_start(struct radeon_device *rdev)
  1864. {
  1865. int r;
  1866. uint32_t cp_me;
  1867. r = radeon_ring_lock(rdev, 7);
  1868. if (r) {
  1869. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1870. return r;
  1871. }
  1872. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1873. radeon_ring_write(rdev, 0x1);
  1874. if (rdev->family >= CHIP_CEDAR) {
  1875. radeon_ring_write(rdev, 0x0);
  1876. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1877. } else if (rdev->family >= CHIP_RV770) {
  1878. radeon_ring_write(rdev, 0x0);
  1879. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1880. } else {
  1881. radeon_ring_write(rdev, 0x3);
  1882. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1883. }
  1884. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1885. radeon_ring_write(rdev, 0);
  1886. radeon_ring_write(rdev, 0);
  1887. radeon_ring_unlock_commit(rdev);
  1888. cp_me = 0xff;
  1889. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1890. return 0;
  1891. }
  1892. int r600_cp_resume(struct radeon_device *rdev)
  1893. {
  1894. u32 tmp;
  1895. u32 rb_bufsz;
  1896. int r;
  1897. /* Reset cp */
  1898. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1899. RREG32(GRBM_SOFT_RESET);
  1900. mdelay(15);
  1901. WREG32(GRBM_SOFT_RESET, 0);
  1902. /* Set ring buffer size */
  1903. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1904. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1905. #ifdef __BIG_ENDIAN
  1906. tmp |= BUF_SWAP_32BIT;
  1907. #endif
  1908. WREG32(CP_RB_CNTL, tmp);
  1909. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1910. /* Set the write pointer delay */
  1911. WREG32(CP_RB_WPTR_DELAY, 0);
  1912. /* Initialize the ring buffer's read and write pointers */
  1913. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1914. WREG32(CP_RB_RPTR_WR, 0);
  1915. WREG32(CP_RB_WPTR, 0);
  1916. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1917. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1918. mdelay(1);
  1919. WREG32(CP_RB_CNTL, tmp);
  1920. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1921. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1922. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1923. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1924. r600_cp_start(rdev);
  1925. rdev->cp.ready = true;
  1926. r = radeon_ring_test(rdev);
  1927. if (r) {
  1928. rdev->cp.ready = false;
  1929. return r;
  1930. }
  1931. return 0;
  1932. }
  1933. void r600_cp_commit(struct radeon_device *rdev)
  1934. {
  1935. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1936. (void)RREG32(CP_RB_WPTR);
  1937. }
  1938. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1939. {
  1940. u32 rb_bufsz;
  1941. /* Align ring size */
  1942. rb_bufsz = drm_order(ring_size / 8);
  1943. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1944. rdev->cp.ring_size = ring_size;
  1945. rdev->cp.align_mask = 16 - 1;
  1946. }
  1947. void r600_cp_fini(struct radeon_device *rdev)
  1948. {
  1949. r600_cp_stop(rdev);
  1950. radeon_ring_fini(rdev);
  1951. }
  1952. /*
  1953. * GPU scratch registers helpers function.
  1954. */
  1955. void r600_scratch_init(struct radeon_device *rdev)
  1956. {
  1957. int i;
  1958. rdev->scratch.num_reg = 7;
  1959. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1960. rdev->scratch.free[i] = true;
  1961. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1962. }
  1963. }
  1964. int r600_ring_test(struct radeon_device *rdev)
  1965. {
  1966. uint32_t scratch;
  1967. uint32_t tmp = 0;
  1968. unsigned i;
  1969. int r;
  1970. r = radeon_scratch_get(rdev, &scratch);
  1971. if (r) {
  1972. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1973. return r;
  1974. }
  1975. WREG32(scratch, 0xCAFEDEAD);
  1976. r = radeon_ring_lock(rdev, 3);
  1977. if (r) {
  1978. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1979. radeon_scratch_free(rdev, scratch);
  1980. return r;
  1981. }
  1982. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1983. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1984. radeon_ring_write(rdev, 0xDEADBEEF);
  1985. radeon_ring_unlock_commit(rdev);
  1986. for (i = 0; i < rdev->usec_timeout; i++) {
  1987. tmp = RREG32(scratch);
  1988. if (tmp == 0xDEADBEEF)
  1989. break;
  1990. DRM_UDELAY(1);
  1991. }
  1992. if (i < rdev->usec_timeout) {
  1993. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1994. } else {
  1995. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1996. scratch, tmp);
  1997. r = -EINVAL;
  1998. }
  1999. radeon_scratch_free(rdev, scratch);
  2000. return r;
  2001. }
  2002. void r600_wb_disable(struct radeon_device *rdev)
  2003. {
  2004. int r;
  2005. WREG32(SCRATCH_UMSK, 0);
  2006. if (rdev->wb.wb_obj) {
  2007. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2008. if (unlikely(r != 0))
  2009. return;
  2010. radeon_bo_kunmap(rdev->wb.wb_obj);
  2011. radeon_bo_unpin(rdev->wb.wb_obj);
  2012. radeon_bo_unreserve(rdev->wb.wb_obj);
  2013. }
  2014. }
  2015. void r600_wb_fini(struct radeon_device *rdev)
  2016. {
  2017. r600_wb_disable(rdev);
  2018. if (rdev->wb.wb_obj) {
  2019. radeon_bo_unref(&rdev->wb.wb_obj);
  2020. rdev->wb.wb = NULL;
  2021. rdev->wb.wb_obj = NULL;
  2022. }
  2023. }
  2024. int r600_wb_enable(struct radeon_device *rdev)
  2025. {
  2026. int r;
  2027. if (rdev->wb.wb_obj == NULL) {
  2028. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  2029. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  2030. if (r) {
  2031. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  2032. return r;
  2033. }
  2034. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2035. if (unlikely(r != 0)) {
  2036. r600_wb_fini(rdev);
  2037. return r;
  2038. }
  2039. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  2040. &rdev->wb.gpu_addr);
  2041. if (r) {
  2042. radeon_bo_unreserve(rdev->wb.wb_obj);
  2043. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  2044. r600_wb_fini(rdev);
  2045. return r;
  2046. }
  2047. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  2048. radeon_bo_unreserve(rdev->wb.wb_obj);
  2049. if (r) {
  2050. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  2051. r600_wb_fini(rdev);
  2052. return r;
  2053. }
  2054. }
  2055. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  2056. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  2057. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  2058. WREG32(SCRATCH_UMSK, 0xff);
  2059. return 0;
  2060. }
  2061. void r600_fence_ring_emit(struct radeon_device *rdev,
  2062. struct radeon_fence *fence)
  2063. {
  2064. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  2065. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2066. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  2067. /* wait for 3D idle clean */
  2068. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2069. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2070. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2071. /* Emit fence sequence & fire IRQ */
  2072. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2073. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2074. radeon_ring_write(rdev, fence->seq);
  2075. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2076. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2077. radeon_ring_write(rdev, RB_INT_STAT);
  2078. }
  2079. int r600_copy_blit(struct radeon_device *rdev,
  2080. uint64_t src_offset, uint64_t dst_offset,
  2081. unsigned num_pages, struct radeon_fence *fence)
  2082. {
  2083. int r;
  2084. mutex_lock(&rdev->r600_blit.mutex);
  2085. rdev->r600_blit.vb_ib = NULL;
  2086. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2087. if (r) {
  2088. if (rdev->r600_blit.vb_ib)
  2089. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2090. mutex_unlock(&rdev->r600_blit.mutex);
  2091. return r;
  2092. }
  2093. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2094. r600_blit_done_copy(rdev, fence);
  2095. mutex_unlock(&rdev->r600_blit.mutex);
  2096. return 0;
  2097. }
  2098. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2099. uint32_t tiling_flags, uint32_t pitch,
  2100. uint32_t offset, uint32_t obj_size)
  2101. {
  2102. /* FIXME: implement */
  2103. return 0;
  2104. }
  2105. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2106. {
  2107. /* FIXME: implement */
  2108. }
  2109. bool r600_card_posted(struct radeon_device *rdev)
  2110. {
  2111. uint32_t reg;
  2112. /* first check CRTCs */
  2113. reg = RREG32(D1CRTC_CONTROL) |
  2114. RREG32(D2CRTC_CONTROL);
  2115. if (reg & CRTC_EN)
  2116. return true;
  2117. /* then check MEM_SIZE, in case the crtcs are off */
  2118. if (RREG32(CONFIG_MEMSIZE))
  2119. return true;
  2120. return false;
  2121. }
  2122. int r600_startup(struct radeon_device *rdev)
  2123. {
  2124. int r;
  2125. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2126. r = r600_init_microcode(rdev);
  2127. if (r) {
  2128. DRM_ERROR("Failed to load firmware!\n");
  2129. return r;
  2130. }
  2131. }
  2132. r600_mc_program(rdev);
  2133. if (rdev->flags & RADEON_IS_AGP) {
  2134. r600_agp_enable(rdev);
  2135. } else {
  2136. r = r600_pcie_gart_enable(rdev);
  2137. if (r)
  2138. return r;
  2139. }
  2140. r600_gpu_init(rdev);
  2141. r = r600_blit_init(rdev);
  2142. if (r) {
  2143. r600_blit_fini(rdev);
  2144. rdev->asic->copy = NULL;
  2145. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2146. }
  2147. /* pin copy shader into vram */
  2148. if (rdev->r600_blit.shader_obj) {
  2149. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2150. if (unlikely(r != 0))
  2151. return r;
  2152. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  2153. &rdev->r600_blit.shader_gpu_addr);
  2154. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2155. if (r) {
  2156. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2157. return r;
  2158. }
  2159. }
  2160. /* Enable IRQ */
  2161. r = r600_irq_init(rdev);
  2162. if (r) {
  2163. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2164. radeon_irq_kms_fini(rdev);
  2165. return r;
  2166. }
  2167. r600_irq_set(rdev);
  2168. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2169. if (r)
  2170. return r;
  2171. r = r600_cp_load_microcode(rdev);
  2172. if (r)
  2173. return r;
  2174. r = r600_cp_resume(rdev);
  2175. if (r)
  2176. return r;
  2177. /* write back buffer are not vital so don't worry about failure */
  2178. r600_wb_enable(rdev);
  2179. return 0;
  2180. }
  2181. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2182. {
  2183. uint32_t temp;
  2184. temp = RREG32(CONFIG_CNTL);
  2185. if (state == false) {
  2186. temp &= ~(1<<0);
  2187. temp |= (1<<1);
  2188. } else {
  2189. temp &= ~(1<<1);
  2190. }
  2191. WREG32(CONFIG_CNTL, temp);
  2192. }
  2193. int r600_resume(struct radeon_device *rdev)
  2194. {
  2195. int r;
  2196. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2197. * posting will perform necessary task to bring back GPU into good
  2198. * shape.
  2199. */
  2200. /* post card */
  2201. atom_asic_init(rdev->mode_info.atom_context);
  2202. /* Initialize clocks */
  2203. r = radeon_clocks_init(rdev);
  2204. if (r) {
  2205. return r;
  2206. }
  2207. r = r600_startup(rdev);
  2208. if (r) {
  2209. DRM_ERROR("r600 startup failed on resume\n");
  2210. return r;
  2211. }
  2212. r = r600_ib_test(rdev);
  2213. if (r) {
  2214. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2215. return r;
  2216. }
  2217. r = r600_audio_init(rdev);
  2218. if (r) {
  2219. DRM_ERROR("radeon: audio resume failed\n");
  2220. return r;
  2221. }
  2222. return r;
  2223. }
  2224. int r600_suspend(struct radeon_device *rdev)
  2225. {
  2226. int r;
  2227. r600_audio_fini(rdev);
  2228. /* FIXME: we should wait for ring to be empty */
  2229. r600_cp_stop(rdev);
  2230. rdev->cp.ready = false;
  2231. r600_irq_suspend(rdev);
  2232. r600_wb_disable(rdev);
  2233. r600_pcie_gart_disable(rdev);
  2234. /* unpin shaders bo */
  2235. if (rdev->r600_blit.shader_obj) {
  2236. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2237. if (!r) {
  2238. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2239. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2240. }
  2241. }
  2242. return 0;
  2243. }
  2244. /* Plan is to move initialization in that function and use
  2245. * helper function so that radeon_device_init pretty much
  2246. * do nothing more than calling asic specific function. This
  2247. * should also allow to remove a bunch of callback function
  2248. * like vram_info.
  2249. */
  2250. int r600_init(struct radeon_device *rdev)
  2251. {
  2252. int r;
  2253. r = radeon_dummy_page_init(rdev);
  2254. if (r)
  2255. return r;
  2256. if (r600_debugfs_mc_info_init(rdev)) {
  2257. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2258. }
  2259. /* This don't do much */
  2260. r = radeon_gem_init(rdev);
  2261. if (r)
  2262. return r;
  2263. /* Read BIOS */
  2264. if (!radeon_get_bios(rdev)) {
  2265. if (ASIC_IS_AVIVO(rdev))
  2266. return -EINVAL;
  2267. }
  2268. /* Must be an ATOMBIOS */
  2269. if (!rdev->is_atom_bios) {
  2270. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2271. return -EINVAL;
  2272. }
  2273. r = radeon_atombios_init(rdev);
  2274. if (r)
  2275. return r;
  2276. /* Post card if necessary */
  2277. if (!r600_card_posted(rdev)) {
  2278. if (!rdev->bios) {
  2279. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2280. return -EINVAL;
  2281. }
  2282. DRM_INFO("GPU not posted. posting now...\n");
  2283. atom_asic_init(rdev->mode_info.atom_context);
  2284. }
  2285. /* Initialize scratch registers */
  2286. r600_scratch_init(rdev);
  2287. /* Initialize surface registers */
  2288. radeon_surface_init(rdev);
  2289. /* Initialize clocks */
  2290. radeon_get_clock_info(rdev->ddev);
  2291. r = radeon_clocks_init(rdev);
  2292. if (r)
  2293. return r;
  2294. /* Fence driver */
  2295. r = radeon_fence_driver_init(rdev);
  2296. if (r)
  2297. return r;
  2298. if (rdev->flags & RADEON_IS_AGP) {
  2299. r = radeon_agp_init(rdev);
  2300. if (r)
  2301. radeon_agp_disable(rdev);
  2302. }
  2303. r = r600_mc_init(rdev);
  2304. if (r)
  2305. return r;
  2306. /* Memory manager */
  2307. r = radeon_bo_init(rdev);
  2308. if (r)
  2309. return r;
  2310. r = radeon_irq_kms_init(rdev);
  2311. if (r)
  2312. return r;
  2313. rdev->cp.ring_obj = NULL;
  2314. r600_ring_init(rdev, 1024 * 1024);
  2315. rdev->ih.ring_obj = NULL;
  2316. r600_ih_ring_init(rdev, 64 * 1024);
  2317. r = r600_pcie_gart_init(rdev);
  2318. if (r)
  2319. return r;
  2320. rdev->accel_working = true;
  2321. r = r600_startup(rdev);
  2322. if (r) {
  2323. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2324. r600_cp_fini(rdev);
  2325. r600_wb_fini(rdev);
  2326. r600_irq_fini(rdev);
  2327. radeon_irq_kms_fini(rdev);
  2328. r600_pcie_gart_fini(rdev);
  2329. rdev->accel_working = false;
  2330. }
  2331. if (rdev->accel_working) {
  2332. r = radeon_ib_pool_init(rdev);
  2333. if (r) {
  2334. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2335. rdev->accel_working = false;
  2336. } else {
  2337. r = r600_ib_test(rdev);
  2338. if (r) {
  2339. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2340. rdev->accel_working = false;
  2341. }
  2342. }
  2343. }
  2344. r = r600_audio_init(rdev);
  2345. if (r)
  2346. return r; /* TODO error handling */
  2347. return 0;
  2348. }
  2349. void r600_fini(struct radeon_device *rdev)
  2350. {
  2351. r600_audio_fini(rdev);
  2352. r600_blit_fini(rdev);
  2353. r600_cp_fini(rdev);
  2354. r600_wb_fini(rdev);
  2355. r600_irq_fini(rdev);
  2356. radeon_irq_kms_fini(rdev);
  2357. r600_pcie_gart_fini(rdev);
  2358. radeon_agp_fini(rdev);
  2359. radeon_gem_fini(rdev);
  2360. radeon_fence_driver_fini(rdev);
  2361. radeon_clocks_fini(rdev);
  2362. radeon_bo_fini(rdev);
  2363. radeon_atombios_fini(rdev);
  2364. kfree(rdev->bios);
  2365. rdev->bios = NULL;
  2366. radeon_dummy_page_fini(rdev);
  2367. }
  2368. /*
  2369. * CS stuff
  2370. */
  2371. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2372. {
  2373. /* FIXME: implement */
  2374. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2375. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2376. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2377. radeon_ring_write(rdev, ib->length_dw);
  2378. }
  2379. int r600_ib_test(struct radeon_device *rdev)
  2380. {
  2381. struct radeon_ib *ib;
  2382. uint32_t scratch;
  2383. uint32_t tmp = 0;
  2384. unsigned i;
  2385. int r;
  2386. r = radeon_scratch_get(rdev, &scratch);
  2387. if (r) {
  2388. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2389. return r;
  2390. }
  2391. WREG32(scratch, 0xCAFEDEAD);
  2392. r = radeon_ib_get(rdev, &ib);
  2393. if (r) {
  2394. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2395. return r;
  2396. }
  2397. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2398. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2399. ib->ptr[2] = 0xDEADBEEF;
  2400. ib->ptr[3] = PACKET2(0);
  2401. ib->ptr[4] = PACKET2(0);
  2402. ib->ptr[5] = PACKET2(0);
  2403. ib->ptr[6] = PACKET2(0);
  2404. ib->ptr[7] = PACKET2(0);
  2405. ib->ptr[8] = PACKET2(0);
  2406. ib->ptr[9] = PACKET2(0);
  2407. ib->ptr[10] = PACKET2(0);
  2408. ib->ptr[11] = PACKET2(0);
  2409. ib->ptr[12] = PACKET2(0);
  2410. ib->ptr[13] = PACKET2(0);
  2411. ib->ptr[14] = PACKET2(0);
  2412. ib->ptr[15] = PACKET2(0);
  2413. ib->length_dw = 16;
  2414. r = radeon_ib_schedule(rdev, ib);
  2415. if (r) {
  2416. radeon_scratch_free(rdev, scratch);
  2417. radeon_ib_free(rdev, &ib);
  2418. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2419. return r;
  2420. }
  2421. r = radeon_fence_wait(ib->fence, false);
  2422. if (r) {
  2423. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2424. return r;
  2425. }
  2426. for (i = 0; i < rdev->usec_timeout; i++) {
  2427. tmp = RREG32(scratch);
  2428. if (tmp == 0xDEADBEEF)
  2429. break;
  2430. DRM_UDELAY(1);
  2431. }
  2432. if (i < rdev->usec_timeout) {
  2433. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2434. } else {
  2435. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2436. scratch, tmp);
  2437. r = -EINVAL;
  2438. }
  2439. radeon_scratch_free(rdev, scratch);
  2440. radeon_ib_free(rdev, &ib);
  2441. return r;
  2442. }
  2443. /*
  2444. * Interrupts
  2445. *
  2446. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2447. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2448. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2449. * and host consumes. As the host irq handler processes interrupts, it
  2450. * increments the rptr. When the rptr catches up with the wptr, all the
  2451. * current interrupts have been processed.
  2452. */
  2453. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2454. {
  2455. u32 rb_bufsz;
  2456. /* Align ring size */
  2457. rb_bufsz = drm_order(ring_size / 4);
  2458. ring_size = (1 << rb_bufsz) * 4;
  2459. rdev->ih.ring_size = ring_size;
  2460. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2461. rdev->ih.rptr = 0;
  2462. }
  2463. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2464. {
  2465. int r;
  2466. /* Allocate ring buffer */
  2467. if (rdev->ih.ring_obj == NULL) {
  2468. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2469. true,
  2470. RADEON_GEM_DOMAIN_GTT,
  2471. &rdev->ih.ring_obj);
  2472. if (r) {
  2473. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2474. return r;
  2475. }
  2476. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2477. if (unlikely(r != 0))
  2478. return r;
  2479. r = radeon_bo_pin(rdev->ih.ring_obj,
  2480. RADEON_GEM_DOMAIN_GTT,
  2481. &rdev->ih.gpu_addr);
  2482. if (r) {
  2483. radeon_bo_unreserve(rdev->ih.ring_obj);
  2484. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2485. return r;
  2486. }
  2487. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2488. (void **)&rdev->ih.ring);
  2489. radeon_bo_unreserve(rdev->ih.ring_obj);
  2490. if (r) {
  2491. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2492. return r;
  2493. }
  2494. }
  2495. return 0;
  2496. }
  2497. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2498. {
  2499. int r;
  2500. if (rdev->ih.ring_obj) {
  2501. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2502. if (likely(r == 0)) {
  2503. radeon_bo_kunmap(rdev->ih.ring_obj);
  2504. radeon_bo_unpin(rdev->ih.ring_obj);
  2505. radeon_bo_unreserve(rdev->ih.ring_obj);
  2506. }
  2507. radeon_bo_unref(&rdev->ih.ring_obj);
  2508. rdev->ih.ring = NULL;
  2509. rdev->ih.ring_obj = NULL;
  2510. }
  2511. }
  2512. void r600_rlc_stop(struct radeon_device *rdev)
  2513. {
  2514. if ((rdev->family >= CHIP_RV770) &&
  2515. (rdev->family <= CHIP_RV740)) {
  2516. /* r7xx asics need to soft reset RLC before halting */
  2517. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2518. RREG32(SRBM_SOFT_RESET);
  2519. udelay(15000);
  2520. WREG32(SRBM_SOFT_RESET, 0);
  2521. RREG32(SRBM_SOFT_RESET);
  2522. }
  2523. WREG32(RLC_CNTL, 0);
  2524. }
  2525. static void r600_rlc_start(struct radeon_device *rdev)
  2526. {
  2527. WREG32(RLC_CNTL, RLC_ENABLE);
  2528. }
  2529. static int r600_rlc_init(struct radeon_device *rdev)
  2530. {
  2531. u32 i;
  2532. const __be32 *fw_data;
  2533. if (!rdev->rlc_fw)
  2534. return -EINVAL;
  2535. r600_rlc_stop(rdev);
  2536. WREG32(RLC_HB_BASE, 0);
  2537. WREG32(RLC_HB_CNTL, 0);
  2538. WREG32(RLC_HB_RPTR, 0);
  2539. WREG32(RLC_HB_WPTR, 0);
  2540. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2541. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2542. WREG32(RLC_MC_CNTL, 0);
  2543. WREG32(RLC_UCODE_CNTL, 0);
  2544. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2545. if (rdev->family >= CHIP_CEDAR) {
  2546. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2547. WREG32(RLC_UCODE_ADDR, i);
  2548. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2549. }
  2550. } else if (rdev->family >= CHIP_RV770) {
  2551. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2552. WREG32(RLC_UCODE_ADDR, i);
  2553. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2554. }
  2555. } else {
  2556. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2557. WREG32(RLC_UCODE_ADDR, i);
  2558. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2559. }
  2560. }
  2561. WREG32(RLC_UCODE_ADDR, 0);
  2562. r600_rlc_start(rdev);
  2563. return 0;
  2564. }
  2565. static void r600_enable_interrupts(struct radeon_device *rdev)
  2566. {
  2567. u32 ih_cntl = RREG32(IH_CNTL);
  2568. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2569. ih_cntl |= ENABLE_INTR;
  2570. ih_rb_cntl |= IH_RB_ENABLE;
  2571. WREG32(IH_CNTL, ih_cntl);
  2572. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2573. rdev->ih.enabled = true;
  2574. }
  2575. void r600_disable_interrupts(struct radeon_device *rdev)
  2576. {
  2577. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2578. u32 ih_cntl = RREG32(IH_CNTL);
  2579. ih_rb_cntl &= ~IH_RB_ENABLE;
  2580. ih_cntl &= ~ENABLE_INTR;
  2581. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2582. WREG32(IH_CNTL, ih_cntl);
  2583. /* set rptr, wptr to 0 */
  2584. WREG32(IH_RB_RPTR, 0);
  2585. WREG32(IH_RB_WPTR, 0);
  2586. rdev->ih.enabled = false;
  2587. rdev->ih.wptr = 0;
  2588. rdev->ih.rptr = 0;
  2589. }
  2590. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2591. {
  2592. u32 tmp;
  2593. WREG32(CP_INT_CNTL, 0);
  2594. WREG32(GRBM_INT_CNTL, 0);
  2595. WREG32(DxMODE_INT_MASK, 0);
  2596. if (ASIC_IS_DCE3(rdev)) {
  2597. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2598. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2599. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2600. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2601. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2602. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2603. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2604. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2605. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2606. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2607. if (ASIC_IS_DCE32(rdev)) {
  2608. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2609. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2610. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2611. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2612. }
  2613. } else {
  2614. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2615. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2616. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2617. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2618. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2619. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2620. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2621. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2622. }
  2623. }
  2624. int r600_irq_init(struct radeon_device *rdev)
  2625. {
  2626. int ret = 0;
  2627. int rb_bufsz;
  2628. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2629. /* allocate ring */
  2630. ret = r600_ih_ring_alloc(rdev);
  2631. if (ret)
  2632. return ret;
  2633. /* disable irqs */
  2634. r600_disable_interrupts(rdev);
  2635. /* init rlc */
  2636. ret = r600_rlc_init(rdev);
  2637. if (ret) {
  2638. r600_ih_ring_fini(rdev);
  2639. return ret;
  2640. }
  2641. /* setup interrupt control */
  2642. /* set dummy read address to ring address */
  2643. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2644. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2645. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2646. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2647. */
  2648. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2649. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2650. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2651. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2652. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2653. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2654. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2655. IH_WPTR_OVERFLOW_CLEAR |
  2656. (rb_bufsz << 1));
  2657. /* WPTR writeback, not yet */
  2658. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2659. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2660. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2661. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2662. /* set rptr, wptr to 0 */
  2663. WREG32(IH_RB_RPTR, 0);
  2664. WREG32(IH_RB_WPTR, 0);
  2665. /* Default settings for IH_CNTL (disabled at first) */
  2666. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2667. /* RPTR_REARM only works if msi's are enabled */
  2668. if (rdev->msi_enabled)
  2669. ih_cntl |= RPTR_REARM;
  2670. #ifdef __BIG_ENDIAN
  2671. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2672. #endif
  2673. WREG32(IH_CNTL, ih_cntl);
  2674. /* force the active interrupt state to all disabled */
  2675. if (rdev->family >= CHIP_CEDAR)
  2676. evergreen_disable_interrupt_state(rdev);
  2677. else
  2678. r600_disable_interrupt_state(rdev);
  2679. /* enable irqs */
  2680. r600_enable_interrupts(rdev);
  2681. return ret;
  2682. }
  2683. void r600_irq_suspend(struct radeon_device *rdev)
  2684. {
  2685. r600_irq_disable(rdev);
  2686. r600_rlc_stop(rdev);
  2687. }
  2688. void r600_irq_fini(struct radeon_device *rdev)
  2689. {
  2690. r600_irq_suspend(rdev);
  2691. r600_ih_ring_fini(rdev);
  2692. }
  2693. int r600_irq_set(struct radeon_device *rdev)
  2694. {
  2695. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2696. u32 mode_int = 0;
  2697. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2698. u32 grbm_int_cntl = 0;
  2699. u32 hdmi1, hdmi2;
  2700. if (!rdev->irq.installed) {
  2701. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2702. return -EINVAL;
  2703. }
  2704. /* don't enable anything if the ih is disabled */
  2705. if (!rdev->ih.enabled) {
  2706. r600_disable_interrupts(rdev);
  2707. /* force the active interrupt state to all disabled */
  2708. r600_disable_interrupt_state(rdev);
  2709. return 0;
  2710. }
  2711. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2712. if (ASIC_IS_DCE3(rdev)) {
  2713. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2714. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2715. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2716. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2717. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2718. if (ASIC_IS_DCE32(rdev)) {
  2719. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2720. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2721. }
  2722. } else {
  2723. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2724. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2725. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2726. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2727. }
  2728. if (rdev->irq.sw_int) {
  2729. DRM_DEBUG("r600_irq_set: sw int\n");
  2730. cp_int_cntl |= RB_INT_ENABLE;
  2731. }
  2732. if (rdev->irq.crtc_vblank_int[0]) {
  2733. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2734. mode_int |= D1MODE_VBLANK_INT_MASK;
  2735. }
  2736. if (rdev->irq.crtc_vblank_int[1]) {
  2737. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2738. mode_int |= D2MODE_VBLANK_INT_MASK;
  2739. }
  2740. if (rdev->irq.hpd[0]) {
  2741. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2742. hpd1 |= DC_HPDx_INT_EN;
  2743. }
  2744. if (rdev->irq.hpd[1]) {
  2745. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2746. hpd2 |= DC_HPDx_INT_EN;
  2747. }
  2748. if (rdev->irq.hpd[2]) {
  2749. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2750. hpd3 |= DC_HPDx_INT_EN;
  2751. }
  2752. if (rdev->irq.hpd[3]) {
  2753. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2754. hpd4 |= DC_HPDx_INT_EN;
  2755. }
  2756. if (rdev->irq.hpd[4]) {
  2757. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2758. hpd5 |= DC_HPDx_INT_EN;
  2759. }
  2760. if (rdev->irq.hpd[5]) {
  2761. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2762. hpd6 |= DC_HPDx_INT_EN;
  2763. }
  2764. if (rdev->irq.hdmi[0]) {
  2765. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2766. hdmi1 |= R600_HDMI_INT_EN;
  2767. }
  2768. if (rdev->irq.hdmi[1]) {
  2769. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2770. hdmi2 |= R600_HDMI_INT_EN;
  2771. }
  2772. if (rdev->irq.gui_idle) {
  2773. DRM_DEBUG("gui idle\n");
  2774. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2775. }
  2776. WREG32(CP_INT_CNTL, cp_int_cntl);
  2777. WREG32(DxMODE_INT_MASK, mode_int);
  2778. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2779. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2780. if (ASIC_IS_DCE3(rdev)) {
  2781. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2782. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2783. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2784. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2785. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2786. if (ASIC_IS_DCE32(rdev)) {
  2787. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2788. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2789. }
  2790. } else {
  2791. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2792. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2793. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2794. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2795. }
  2796. return 0;
  2797. }
  2798. static inline void r600_irq_ack(struct radeon_device *rdev,
  2799. u32 *disp_int,
  2800. u32 *disp_int_cont,
  2801. u32 *disp_int_cont2)
  2802. {
  2803. u32 tmp;
  2804. if (ASIC_IS_DCE3(rdev)) {
  2805. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2806. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2807. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2808. } else {
  2809. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2810. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2811. *disp_int_cont2 = 0;
  2812. }
  2813. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2814. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2815. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2816. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2817. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2818. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2819. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2820. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2821. if (*disp_int & DC_HPD1_INTERRUPT) {
  2822. if (ASIC_IS_DCE3(rdev)) {
  2823. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2824. tmp |= DC_HPDx_INT_ACK;
  2825. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2826. } else {
  2827. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2828. tmp |= DC_HPDx_INT_ACK;
  2829. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2830. }
  2831. }
  2832. if (*disp_int & DC_HPD2_INTERRUPT) {
  2833. if (ASIC_IS_DCE3(rdev)) {
  2834. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2835. tmp |= DC_HPDx_INT_ACK;
  2836. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2837. } else {
  2838. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2839. tmp |= DC_HPDx_INT_ACK;
  2840. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2841. }
  2842. }
  2843. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2844. if (ASIC_IS_DCE3(rdev)) {
  2845. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2846. tmp |= DC_HPDx_INT_ACK;
  2847. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2848. } else {
  2849. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2850. tmp |= DC_HPDx_INT_ACK;
  2851. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2852. }
  2853. }
  2854. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2855. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2856. tmp |= DC_HPDx_INT_ACK;
  2857. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2858. }
  2859. if (ASIC_IS_DCE32(rdev)) {
  2860. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2861. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2862. tmp |= DC_HPDx_INT_ACK;
  2863. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2864. }
  2865. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2866. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2867. tmp |= DC_HPDx_INT_ACK;
  2868. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2869. }
  2870. }
  2871. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2872. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2873. }
  2874. if (ASIC_IS_DCE3(rdev)) {
  2875. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2876. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2877. }
  2878. } else {
  2879. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2880. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2881. }
  2882. }
  2883. }
  2884. void r600_irq_disable(struct radeon_device *rdev)
  2885. {
  2886. u32 disp_int, disp_int_cont, disp_int_cont2;
  2887. r600_disable_interrupts(rdev);
  2888. /* Wait and acknowledge irq */
  2889. mdelay(1);
  2890. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2891. r600_disable_interrupt_state(rdev);
  2892. }
  2893. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2894. {
  2895. u32 wptr, tmp;
  2896. /* XXX use writeback */
  2897. wptr = RREG32(IH_RB_WPTR);
  2898. if (wptr & RB_OVERFLOW) {
  2899. /* When a ring buffer overflow happen start parsing interrupt
  2900. * from the last not overwritten vector (wptr + 16). Hopefully
  2901. * this should allow us to catchup.
  2902. */
  2903. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2904. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2905. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2906. tmp = RREG32(IH_RB_CNTL);
  2907. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2908. WREG32(IH_RB_CNTL, tmp);
  2909. }
  2910. return (wptr & rdev->ih.ptr_mask);
  2911. }
  2912. /* r600 IV Ring
  2913. * Each IV ring entry is 128 bits:
  2914. * [7:0] - interrupt source id
  2915. * [31:8] - reserved
  2916. * [59:32] - interrupt source data
  2917. * [127:60] - reserved
  2918. *
  2919. * The basic interrupt vector entries
  2920. * are decoded as follows:
  2921. * src_id src_data description
  2922. * 1 0 D1 Vblank
  2923. * 1 1 D1 Vline
  2924. * 5 0 D2 Vblank
  2925. * 5 1 D2 Vline
  2926. * 19 0 FP Hot plug detection A
  2927. * 19 1 FP Hot plug detection B
  2928. * 19 2 DAC A auto-detection
  2929. * 19 3 DAC B auto-detection
  2930. * 21 4 HDMI block A
  2931. * 21 5 HDMI block B
  2932. * 176 - CP_INT RB
  2933. * 177 - CP_INT IB1
  2934. * 178 - CP_INT IB2
  2935. * 181 - EOP Interrupt
  2936. * 233 - GUI Idle
  2937. *
  2938. * Note, these are based on r600 and may need to be
  2939. * adjusted or added to on newer asics
  2940. */
  2941. int r600_irq_process(struct radeon_device *rdev)
  2942. {
  2943. u32 wptr = r600_get_ih_wptr(rdev);
  2944. u32 rptr = rdev->ih.rptr;
  2945. u32 src_id, src_data;
  2946. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2947. unsigned long flags;
  2948. bool queue_hotplug = false;
  2949. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2950. if (!rdev->ih.enabled)
  2951. return IRQ_NONE;
  2952. spin_lock_irqsave(&rdev->ih.lock, flags);
  2953. if (rptr == wptr) {
  2954. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2955. return IRQ_NONE;
  2956. }
  2957. if (rdev->shutdown) {
  2958. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2959. return IRQ_NONE;
  2960. }
  2961. restart_ih:
  2962. /* display interrupts */
  2963. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2964. rdev->ih.wptr = wptr;
  2965. while (rptr != wptr) {
  2966. /* wptr/rptr are in bytes! */
  2967. ring_index = rptr / 4;
  2968. src_id = rdev->ih.ring[ring_index] & 0xff;
  2969. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2970. switch (src_id) {
  2971. case 1: /* D1 vblank/vline */
  2972. switch (src_data) {
  2973. case 0: /* D1 vblank */
  2974. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2975. drm_handle_vblank(rdev->ddev, 0);
  2976. rdev->pm.vblank_sync = true;
  2977. wake_up(&rdev->irq.vblank_queue);
  2978. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2979. DRM_DEBUG("IH: D1 vblank\n");
  2980. }
  2981. break;
  2982. case 1: /* D1 vline */
  2983. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2984. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2985. DRM_DEBUG("IH: D1 vline\n");
  2986. }
  2987. break;
  2988. default:
  2989. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2990. break;
  2991. }
  2992. break;
  2993. case 5: /* D2 vblank/vline */
  2994. switch (src_data) {
  2995. case 0: /* D2 vblank */
  2996. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2997. drm_handle_vblank(rdev->ddev, 1);
  2998. rdev->pm.vblank_sync = true;
  2999. wake_up(&rdev->irq.vblank_queue);
  3000. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3001. DRM_DEBUG("IH: D2 vblank\n");
  3002. }
  3003. break;
  3004. case 1: /* D1 vline */
  3005. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3006. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3007. DRM_DEBUG("IH: D2 vline\n");
  3008. }
  3009. break;
  3010. default:
  3011. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3012. break;
  3013. }
  3014. break;
  3015. case 19: /* HPD/DAC hotplug */
  3016. switch (src_data) {
  3017. case 0:
  3018. if (disp_int & DC_HPD1_INTERRUPT) {
  3019. disp_int &= ~DC_HPD1_INTERRUPT;
  3020. queue_hotplug = true;
  3021. DRM_DEBUG("IH: HPD1\n");
  3022. }
  3023. break;
  3024. case 1:
  3025. if (disp_int & DC_HPD2_INTERRUPT) {
  3026. disp_int &= ~DC_HPD2_INTERRUPT;
  3027. queue_hotplug = true;
  3028. DRM_DEBUG("IH: HPD2\n");
  3029. }
  3030. break;
  3031. case 4:
  3032. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3033. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3034. queue_hotplug = true;
  3035. DRM_DEBUG("IH: HPD3\n");
  3036. }
  3037. break;
  3038. case 5:
  3039. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3040. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3041. queue_hotplug = true;
  3042. DRM_DEBUG("IH: HPD4\n");
  3043. }
  3044. break;
  3045. case 10:
  3046. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3047. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3048. queue_hotplug = true;
  3049. DRM_DEBUG("IH: HPD5\n");
  3050. }
  3051. break;
  3052. case 12:
  3053. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3054. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3055. queue_hotplug = true;
  3056. DRM_DEBUG("IH: HPD6\n");
  3057. }
  3058. break;
  3059. default:
  3060. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3061. break;
  3062. }
  3063. break;
  3064. case 21: /* HDMI */
  3065. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3066. r600_audio_schedule_polling(rdev);
  3067. break;
  3068. case 176: /* CP_INT in ring buffer */
  3069. case 177: /* CP_INT in IB1 */
  3070. case 178: /* CP_INT in IB2 */
  3071. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3072. radeon_fence_process(rdev);
  3073. break;
  3074. case 181: /* CP EOP event */
  3075. DRM_DEBUG("IH: CP EOP\n");
  3076. break;
  3077. case 233: /* GUI IDLE */
  3078. DRM_DEBUG("IH: CP EOP\n");
  3079. rdev->pm.gui_idle = true;
  3080. wake_up(&rdev->irq.idle_queue);
  3081. break;
  3082. default:
  3083. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3084. break;
  3085. }
  3086. /* wptr/rptr are in bytes! */
  3087. rptr += 16;
  3088. rptr &= rdev->ih.ptr_mask;
  3089. }
  3090. /* make sure wptr hasn't changed while processing */
  3091. wptr = r600_get_ih_wptr(rdev);
  3092. if (wptr != rdev->ih.wptr)
  3093. goto restart_ih;
  3094. if (queue_hotplug)
  3095. queue_work(rdev->wq, &rdev->hotplug_work);
  3096. rdev->ih.rptr = rptr;
  3097. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3098. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3099. return IRQ_HANDLED;
  3100. }
  3101. /*
  3102. * Debugfs info
  3103. */
  3104. #if defined(CONFIG_DEBUG_FS)
  3105. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3106. {
  3107. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3108. struct drm_device *dev = node->minor->dev;
  3109. struct radeon_device *rdev = dev->dev_private;
  3110. unsigned count, i, j;
  3111. radeon_ring_free_size(rdev);
  3112. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3113. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3114. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3115. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3116. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3117. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3118. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3119. seq_printf(m, "%u dwords in ring\n", count);
  3120. i = rdev->cp.rptr;
  3121. for (j = 0; j <= count; j++) {
  3122. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3123. i = (i + 1) & rdev->cp.ptr_mask;
  3124. }
  3125. return 0;
  3126. }
  3127. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3128. {
  3129. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3130. struct drm_device *dev = node->minor->dev;
  3131. struct radeon_device *rdev = dev->dev_private;
  3132. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3133. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3134. return 0;
  3135. }
  3136. static struct drm_info_list r600_mc_info_list[] = {
  3137. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3138. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3139. };
  3140. #endif
  3141. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3142. {
  3143. #if defined(CONFIG_DEBUG_FS)
  3144. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3145. #else
  3146. return 0;
  3147. #endif
  3148. }
  3149. /**
  3150. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3151. * rdev: radeon device structure
  3152. * bo: buffer object struct which userspace is waiting for idle
  3153. *
  3154. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3155. * through ring buffer, this leads to corruption in rendering, see
  3156. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3157. * directly perform HDP flush by writing register through MMIO.
  3158. */
  3159. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3160. {
  3161. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3162. }