evergreen.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. void evergreen_pm_misc(struct radeon_device *rdev)
  40. {
  41. int requested_index = rdev->pm.requested_power_state_index;
  42. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  43. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  44. if ((voltage->type == VOLTAGE_SW) && voltage->voltage)
  45. radeon_atom_set_voltage(rdev, voltage->voltage);
  46. }
  47. void evergreen_pm_prepare(struct radeon_device *rdev)
  48. {
  49. struct drm_device *ddev = rdev->ddev;
  50. struct drm_crtc *crtc;
  51. struct radeon_crtc *radeon_crtc;
  52. u32 tmp;
  53. /* disable any active CRTCs */
  54. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  55. radeon_crtc = to_radeon_crtc(crtc);
  56. if (radeon_crtc->enabled) {
  57. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  58. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  59. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  60. }
  61. }
  62. }
  63. void evergreen_pm_finish(struct radeon_device *rdev)
  64. {
  65. struct drm_device *ddev = rdev->ddev;
  66. struct drm_crtc *crtc;
  67. struct radeon_crtc *radeon_crtc;
  68. u32 tmp;
  69. /* enable any active CRTCs */
  70. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  71. radeon_crtc = to_radeon_crtc(crtc);
  72. if (radeon_crtc->enabled) {
  73. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  74. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  75. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  76. }
  77. }
  78. }
  79. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  80. {
  81. bool connected = false;
  82. switch (hpd) {
  83. case RADEON_HPD_1:
  84. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  85. connected = true;
  86. break;
  87. case RADEON_HPD_2:
  88. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  89. connected = true;
  90. break;
  91. case RADEON_HPD_3:
  92. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  93. connected = true;
  94. break;
  95. case RADEON_HPD_4:
  96. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  97. connected = true;
  98. break;
  99. case RADEON_HPD_5:
  100. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  101. connected = true;
  102. break;
  103. case RADEON_HPD_6:
  104. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  105. connected = true;
  106. break;
  107. default:
  108. break;
  109. }
  110. return connected;
  111. }
  112. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  113. enum radeon_hpd_id hpd)
  114. {
  115. u32 tmp;
  116. bool connected = evergreen_hpd_sense(rdev, hpd);
  117. switch (hpd) {
  118. case RADEON_HPD_1:
  119. tmp = RREG32(DC_HPD1_INT_CONTROL);
  120. if (connected)
  121. tmp &= ~DC_HPDx_INT_POLARITY;
  122. else
  123. tmp |= DC_HPDx_INT_POLARITY;
  124. WREG32(DC_HPD1_INT_CONTROL, tmp);
  125. break;
  126. case RADEON_HPD_2:
  127. tmp = RREG32(DC_HPD2_INT_CONTROL);
  128. if (connected)
  129. tmp &= ~DC_HPDx_INT_POLARITY;
  130. else
  131. tmp |= DC_HPDx_INT_POLARITY;
  132. WREG32(DC_HPD2_INT_CONTROL, tmp);
  133. break;
  134. case RADEON_HPD_3:
  135. tmp = RREG32(DC_HPD3_INT_CONTROL);
  136. if (connected)
  137. tmp &= ~DC_HPDx_INT_POLARITY;
  138. else
  139. tmp |= DC_HPDx_INT_POLARITY;
  140. WREG32(DC_HPD3_INT_CONTROL, tmp);
  141. break;
  142. case RADEON_HPD_4:
  143. tmp = RREG32(DC_HPD4_INT_CONTROL);
  144. if (connected)
  145. tmp &= ~DC_HPDx_INT_POLARITY;
  146. else
  147. tmp |= DC_HPDx_INT_POLARITY;
  148. WREG32(DC_HPD4_INT_CONTROL, tmp);
  149. break;
  150. case RADEON_HPD_5:
  151. tmp = RREG32(DC_HPD5_INT_CONTROL);
  152. if (connected)
  153. tmp &= ~DC_HPDx_INT_POLARITY;
  154. else
  155. tmp |= DC_HPDx_INT_POLARITY;
  156. WREG32(DC_HPD5_INT_CONTROL, tmp);
  157. break;
  158. case RADEON_HPD_6:
  159. tmp = RREG32(DC_HPD6_INT_CONTROL);
  160. if (connected)
  161. tmp &= ~DC_HPDx_INT_POLARITY;
  162. else
  163. tmp |= DC_HPDx_INT_POLARITY;
  164. WREG32(DC_HPD6_INT_CONTROL, tmp);
  165. break;
  166. default:
  167. break;
  168. }
  169. }
  170. void evergreen_hpd_init(struct radeon_device *rdev)
  171. {
  172. struct drm_device *dev = rdev->ddev;
  173. struct drm_connector *connector;
  174. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  175. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  176. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  177. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  178. switch (radeon_connector->hpd.hpd) {
  179. case RADEON_HPD_1:
  180. WREG32(DC_HPD1_CONTROL, tmp);
  181. rdev->irq.hpd[0] = true;
  182. break;
  183. case RADEON_HPD_2:
  184. WREG32(DC_HPD2_CONTROL, tmp);
  185. rdev->irq.hpd[1] = true;
  186. break;
  187. case RADEON_HPD_3:
  188. WREG32(DC_HPD3_CONTROL, tmp);
  189. rdev->irq.hpd[2] = true;
  190. break;
  191. case RADEON_HPD_4:
  192. WREG32(DC_HPD4_CONTROL, tmp);
  193. rdev->irq.hpd[3] = true;
  194. break;
  195. case RADEON_HPD_5:
  196. WREG32(DC_HPD5_CONTROL, tmp);
  197. rdev->irq.hpd[4] = true;
  198. break;
  199. case RADEON_HPD_6:
  200. WREG32(DC_HPD6_CONTROL, tmp);
  201. rdev->irq.hpd[5] = true;
  202. break;
  203. default:
  204. break;
  205. }
  206. }
  207. if (rdev->irq.installed)
  208. evergreen_irq_set(rdev);
  209. }
  210. void evergreen_hpd_fini(struct radeon_device *rdev)
  211. {
  212. struct drm_device *dev = rdev->ddev;
  213. struct drm_connector *connector;
  214. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  215. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  216. switch (radeon_connector->hpd.hpd) {
  217. case RADEON_HPD_1:
  218. WREG32(DC_HPD1_CONTROL, 0);
  219. rdev->irq.hpd[0] = false;
  220. break;
  221. case RADEON_HPD_2:
  222. WREG32(DC_HPD2_CONTROL, 0);
  223. rdev->irq.hpd[1] = false;
  224. break;
  225. case RADEON_HPD_3:
  226. WREG32(DC_HPD3_CONTROL, 0);
  227. rdev->irq.hpd[2] = false;
  228. break;
  229. case RADEON_HPD_4:
  230. WREG32(DC_HPD4_CONTROL, 0);
  231. rdev->irq.hpd[3] = false;
  232. break;
  233. case RADEON_HPD_5:
  234. WREG32(DC_HPD5_CONTROL, 0);
  235. rdev->irq.hpd[4] = false;
  236. break;
  237. case RADEON_HPD_6:
  238. WREG32(DC_HPD6_CONTROL, 0);
  239. rdev->irq.hpd[5] = false;
  240. break;
  241. default:
  242. break;
  243. }
  244. }
  245. }
  246. void evergreen_bandwidth_update(struct radeon_device *rdev)
  247. {
  248. /* XXX */
  249. }
  250. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  251. {
  252. unsigned i;
  253. u32 tmp;
  254. for (i = 0; i < rdev->usec_timeout; i++) {
  255. /* read MC_STATUS */
  256. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  257. if (!tmp)
  258. return 0;
  259. udelay(1);
  260. }
  261. return -1;
  262. }
  263. /*
  264. * GART
  265. */
  266. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  267. {
  268. unsigned i;
  269. u32 tmp;
  270. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  271. for (i = 0; i < rdev->usec_timeout; i++) {
  272. /* read MC_STATUS */
  273. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  274. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  275. if (tmp == 2) {
  276. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  277. return;
  278. }
  279. if (tmp) {
  280. return;
  281. }
  282. udelay(1);
  283. }
  284. }
  285. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  286. {
  287. u32 tmp;
  288. int r;
  289. if (rdev->gart.table.vram.robj == NULL) {
  290. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  291. return -EINVAL;
  292. }
  293. r = radeon_gart_table_vram_pin(rdev);
  294. if (r)
  295. return r;
  296. radeon_gart_restore(rdev);
  297. /* Setup L2 cache */
  298. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  299. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  300. EFFECTIVE_L2_QUEUE_SIZE(7));
  301. WREG32(VM_L2_CNTL2, 0);
  302. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  303. /* Setup TLB control */
  304. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  305. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  306. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  307. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  308. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  309. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  310. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  311. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  312. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  313. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  314. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  315. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  316. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  317. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  318. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  319. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  320. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  321. (u32)(rdev->dummy_page.addr >> 12));
  322. WREG32(VM_CONTEXT1_CNTL, 0);
  323. evergreen_pcie_gart_tlb_flush(rdev);
  324. rdev->gart.ready = true;
  325. return 0;
  326. }
  327. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  328. {
  329. u32 tmp;
  330. int r;
  331. /* Disable all tables */
  332. WREG32(VM_CONTEXT0_CNTL, 0);
  333. WREG32(VM_CONTEXT1_CNTL, 0);
  334. /* Setup L2 cache */
  335. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  336. EFFECTIVE_L2_QUEUE_SIZE(7));
  337. WREG32(VM_L2_CNTL2, 0);
  338. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  339. /* Setup TLB control */
  340. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  341. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  342. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  343. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  344. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  345. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  346. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  347. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  348. if (rdev->gart.table.vram.robj) {
  349. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  350. if (likely(r == 0)) {
  351. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  352. radeon_bo_unpin(rdev->gart.table.vram.robj);
  353. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  354. }
  355. }
  356. }
  357. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  358. {
  359. evergreen_pcie_gart_disable(rdev);
  360. radeon_gart_table_vram_free(rdev);
  361. radeon_gart_fini(rdev);
  362. }
  363. void evergreen_agp_enable(struct radeon_device *rdev)
  364. {
  365. u32 tmp;
  366. /* Setup L2 cache */
  367. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  368. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  369. EFFECTIVE_L2_QUEUE_SIZE(7));
  370. WREG32(VM_L2_CNTL2, 0);
  371. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  372. /* Setup TLB control */
  373. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  374. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  375. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  376. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  377. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  378. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  379. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  380. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  381. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  382. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  383. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  384. WREG32(VM_CONTEXT0_CNTL, 0);
  385. WREG32(VM_CONTEXT1_CNTL, 0);
  386. }
  387. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  388. {
  389. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  390. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  391. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  392. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  393. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  394. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  395. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  396. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  397. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  398. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  399. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  400. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  401. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  402. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  403. /* Stop all video */
  404. WREG32(VGA_RENDER_CONTROL, 0);
  405. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  406. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  407. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  408. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  409. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  410. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  411. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  412. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  413. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  414. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  415. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  416. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  417. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  418. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  419. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  420. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  421. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  422. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  423. WREG32(D1VGA_CONTROL, 0);
  424. WREG32(D2VGA_CONTROL, 0);
  425. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  426. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  427. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  428. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  429. }
  430. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  431. {
  432. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  433. upper_32_bits(rdev->mc.vram_start));
  434. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  435. upper_32_bits(rdev->mc.vram_start));
  436. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  437. (u32)rdev->mc.vram_start);
  438. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  439. (u32)rdev->mc.vram_start);
  440. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  441. upper_32_bits(rdev->mc.vram_start));
  442. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  443. upper_32_bits(rdev->mc.vram_start));
  444. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  445. (u32)rdev->mc.vram_start);
  446. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  447. (u32)rdev->mc.vram_start);
  448. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  449. upper_32_bits(rdev->mc.vram_start));
  450. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  451. upper_32_bits(rdev->mc.vram_start));
  452. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  453. (u32)rdev->mc.vram_start);
  454. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  455. (u32)rdev->mc.vram_start);
  456. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  457. upper_32_bits(rdev->mc.vram_start));
  458. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  459. upper_32_bits(rdev->mc.vram_start));
  460. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  461. (u32)rdev->mc.vram_start);
  462. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  463. (u32)rdev->mc.vram_start);
  464. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  465. upper_32_bits(rdev->mc.vram_start));
  466. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  467. upper_32_bits(rdev->mc.vram_start));
  468. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  469. (u32)rdev->mc.vram_start);
  470. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  471. (u32)rdev->mc.vram_start);
  472. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  473. upper_32_bits(rdev->mc.vram_start));
  474. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  475. upper_32_bits(rdev->mc.vram_start));
  476. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  477. (u32)rdev->mc.vram_start);
  478. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  479. (u32)rdev->mc.vram_start);
  480. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  481. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  482. /* Unlock host access */
  483. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  484. mdelay(1);
  485. /* Restore video state */
  486. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  487. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  488. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  489. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  490. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  491. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  492. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  493. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  494. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  495. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  496. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  497. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  498. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  499. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  500. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  501. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  502. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  503. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  504. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  505. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  506. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  507. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  508. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  509. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  510. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  511. }
  512. static void evergreen_mc_program(struct radeon_device *rdev)
  513. {
  514. struct evergreen_mc_save save;
  515. u32 tmp;
  516. int i, j;
  517. /* Initialize HDP */
  518. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  519. WREG32((0x2c14 + j), 0x00000000);
  520. WREG32((0x2c18 + j), 0x00000000);
  521. WREG32((0x2c1c + j), 0x00000000);
  522. WREG32((0x2c20 + j), 0x00000000);
  523. WREG32((0x2c24 + j), 0x00000000);
  524. }
  525. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  526. evergreen_mc_stop(rdev, &save);
  527. if (evergreen_mc_wait_for_idle(rdev)) {
  528. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  529. }
  530. /* Lockout access through VGA aperture*/
  531. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  532. /* Update configuration */
  533. if (rdev->flags & RADEON_IS_AGP) {
  534. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  535. /* VRAM before AGP */
  536. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  537. rdev->mc.vram_start >> 12);
  538. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  539. rdev->mc.gtt_end >> 12);
  540. } else {
  541. /* VRAM after AGP */
  542. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  543. rdev->mc.gtt_start >> 12);
  544. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  545. rdev->mc.vram_end >> 12);
  546. }
  547. } else {
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.vram_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.vram_end >> 12);
  552. }
  553. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  554. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  555. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  556. WREG32(MC_VM_FB_LOCATION, tmp);
  557. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  558. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  559. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  560. if (rdev->flags & RADEON_IS_AGP) {
  561. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  562. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  563. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  564. } else {
  565. WREG32(MC_VM_AGP_BASE, 0);
  566. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  567. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  568. }
  569. if (evergreen_mc_wait_for_idle(rdev)) {
  570. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  571. }
  572. evergreen_mc_resume(rdev, &save);
  573. /* we need to own VRAM, so turn off the VGA renderer here
  574. * to stop it overwriting our objects */
  575. rv515_vga_render_disable(rdev);
  576. }
  577. /*
  578. * CP.
  579. */
  580. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  581. {
  582. const __be32 *fw_data;
  583. int i;
  584. if (!rdev->me_fw || !rdev->pfp_fw)
  585. return -EINVAL;
  586. r700_cp_stop(rdev);
  587. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  588. fw_data = (const __be32 *)rdev->pfp_fw->data;
  589. WREG32(CP_PFP_UCODE_ADDR, 0);
  590. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  591. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  592. WREG32(CP_PFP_UCODE_ADDR, 0);
  593. fw_data = (const __be32 *)rdev->me_fw->data;
  594. WREG32(CP_ME_RAM_WADDR, 0);
  595. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  596. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  597. WREG32(CP_PFP_UCODE_ADDR, 0);
  598. WREG32(CP_ME_RAM_WADDR, 0);
  599. WREG32(CP_ME_RAM_RADDR, 0);
  600. return 0;
  601. }
  602. int evergreen_cp_resume(struct radeon_device *rdev)
  603. {
  604. u32 tmp;
  605. u32 rb_bufsz;
  606. int r;
  607. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  608. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  609. SOFT_RESET_PA |
  610. SOFT_RESET_SH |
  611. SOFT_RESET_VGT |
  612. SOFT_RESET_SX));
  613. RREG32(GRBM_SOFT_RESET);
  614. mdelay(15);
  615. WREG32(GRBM_SOFT_RESET, 0);
  616. RREG32(GRBM_SOFT_RESET);
  617. /* Set ring buffer size */
  618. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  619. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  620. #ifdef __BIG_ENDIAN
  621. tmp |= BUF_SWAP_32BIT;
  622. #endif
  623. WREG32(CP_RB_CNTL, tmp);
  624. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  625. /* Set the write pointer delay */
  626. WREG32(CP_RB_WPTR_DELAY, 0);
  627. /* Initialize the ring buffer's read and write pointers */
  628. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  629. WREG32(CP_RB_RPTR_WR, 0);
  630. WREG32(CP_RB_WPTR, 0);
  631. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  632. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  633. mdelay(1);
  634. WREG32(CP_RB_CNTL, tmp);
  635. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  636. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  637. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  638. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  639. r600_cp_start(rdev);
  640. rdev->cp.ready = true;
  641. r = radeon_ring_test(rdev);
  642. if (r) {
  643. rdev->cp.ready = false;
  644. return r;
  645. }
  646. return 0;
  647. }
  648. /*
  649. * Core functions
  650. */
  651. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  652. u32 num_tile_pipes,
  653. u32 num_backends,
  654. u32 backend_disable_mask)
  655. {
  656. u32 backend_map = 0;
  657. u32 enabled_backends_mask = 0;
  658. u32 enabled_backends_count = 0;
  659. u32 cur_pipe;
  660. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  661. u32 cur_backend = 0;
  662. u32 i;
  663. bool force_no_swizzle;
  664. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  665. num_tile_pipes = EVERGREEN_MAX_PIPES;
  666. if (num_tile_pipes < 1)
  667. num_tile_pipes = 1;
  668. if (num_backends > EVERGREEN_MAX_BACKENDS)
  669. num_backends = EVERGREEN_MAX_BACKENDS;
  670. if (num_backends < 1)
  671. num_backends = 1;
  672. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  673. if (((backend_disable_mask >> i) & 1) == 0) {
  674. enabled_backends_mask |= (1 << i);
  675. ++enabled_backends_count;
  676. }
  677. if (enabled_backends_count == num_backends)
  678. break;
  679. }
  680. if (enabled_backends_count == 0) {
  681. enabled_backends_mask = 1;
  682. enabled_backends_count = 1;
  683. }
  684. if (enabled_backends_count != num_backends)
  685. num_backends = enabled_backends_count;
  686. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  687. switch (rdev->family) {
  688. case CHIP_CEDAR:
  689. case CHIP_REDWOOD:
  690. force_no_swizzle = false;
  691. break;
  692. case CHIP_CYPRESS:
  693. case CHIP_HEMLOCK:
  694. case CHIP_JUNIPER:
  695. default:
  696. force_no_swizzle = true;
  697. break;
  698. }
  699. if (force_no_swizzle) {
  700. bool last_backend_enabled = false;
  701. force_no_swizzle = false;
  702. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  703. if (((enabled_backends_mask >> i) & 1) == 1) {
  704. if (last_backend_enabled)
  705. force_no_swizzle = true;
  706. last_backend_enabled = true;
  707. } else
  708. last_backend_enabled = false;
  709. }
  710. }
  711. switch (num_tile_pipes) {
  712. case 1:
  713. case 3:
  714. case 5:
  715. case 7:
  716. DRM_ERROR("odd number of pipes!\n");
  717. break;
  718. case 2:
  719. swizzle_pipe[0] = 0;
  720. swizzle_pipe[1] = 1;
  721. break;
  722. case 4:
  723. if (force_no_swizzle) {
  724. swizzle_pipe[0] = 0;
  725. swizzle_pipe[1] = 1;
  726. swizzle_pipe[2] = 2;
  727. swizzle_pipe[3] = 3;
  728. } else {
  729. swizzle_pipe[0] = 0;
  730. swizzle_pipe[1] = 2;
  731. swizzle_pipe[2] = 1;
  732. swizzle_pipe[3] = 3;
  733. }
  734. break;
  735. case 6:
  736. if (force_no_swizzle) {
  737. swizzle_pipe[0] = 0;
  738. swizzle_pipe[1] = 1;
  739. swizzle_pipe[2] = 2;
  740. swizzle_pipe[3] = 3;
  741. swizzle_pipe[4] = 4;
  742. swizzle_pipe[5] = 5;
  743. } else {
  744. swizzle_pipe[0] = 0;
  745. swizzle_pipe[1] = 2;
  746. swizzle_pipe[2] = 4;
  747. swizzle_pipe[3] = 1;
  748. swizzle_pipe[4] = 3;
  749. swizzle_pipe[5] = 5;
  750. }
  751. break;
  752. case 8:
  753. if (force_no_swizzle) {
  754. swizzle_pipe[0] = 0;
  755. swizzle_pipe[1] = 1;
  756. swizzle_pipe[2] = 2;
  757. swizzle_pipe[3] = 3;
  758. swizzle_pipe[4] = 4;
  759. swizzle_pipe[5] = 5;
  760. swizzle_pipe[6] = 6;
  761. swizzle_pipe[7] = 7;
  762. } else {
  763. swizzle_pipe[0] = 0;
  764. swizzle_pipe[1] = 2;
  765. swizzle_pipe[2] = 4;
  766. swizzle_pipe[3] = 6;
  767. swizzle_pipe[4] = 1;
  768. swizzle_pipe[5] = 3;
  769. swizzle_pipe[6] = 5;
  770. swizzle_pipe[7] = 7;
  771. }
  772. break;
  773. }
  774. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  775. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  776. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  777. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  778. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  779. }
  780. return backend_map;
  781. }
  782. static void evergreen_gpu_init(struct radeon_device *rdev)
  783. {
  784. u32 cc_rb_backend_disable = 0;
  785. u32 cc_gc_shader_pipe_config;
  786. u32 gb_addr_config = 0;
  787. u32 mc_shared_chmap, mc_arb_ramcfg;
  788. u32 gb_backend_map;
  789. u32 grbm_gfx_index;
  790. u32 sx_debug_1;
  791. u32 smx_dc_ctl0;
  792. u32 sq_config;
  793. u32 sq_lds_resource_mgmt;
  794. u32 sq_gpr_resource_mgmt_1;
  795. u32 sq_gpr_resource_mgmt_2;
  796. u32 sq_gpr_resource_mgmt_3;
  797. u32 sq_thread_resource_mgmt;
  798. u32 sq_thread_resource_mgmt_2;
  799. u32 sq_stack_resource_mgmt_1;
  800. u32 sq_stack_resource_mgmt_2;
  801. u32 sq_stack_resource_mgmt_3;
  802. u32 vgt_cache_invalidation;
  803. u32 hdp_host_path_cntl;
  804. int i, j, num_shader_engines, ps_thread_count;
  805. switch (rdev->family) {
  806. case CHIP_CYPRESS:
  807. case CHIP_HEMLOCK:
  808. rdev->config.evergreen.num_ses = 2;
  809. rdev->config.evergreen.max_pipes = 4;
  810. rdev->config.evergreen.max_tile_pipes = 8;
  811. rdev->config.evergreen.max_simds = 10;
  812. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  813. rdev->config.evergreen.max_gprs = 256;
  814. rdev->config.evergreen.max_threads = 248;
  815. rdev->config.evergreen.max_gs_threads = 32;
  816. rdev->config.evergreen.max_stack_entries = 512;
  817. rdev->config.evergreen.sx_num_of_sets = 4;
  818. rdev->config.evergreen.sx_max_export_size = 256;
  819. rdev->config.evergreen.sx_max_export_pos_size = 64;
  820. rdev->config.evergreen.sx_max_export_smx_size = 192;
  821. rdev->config.evergreen.max_hw_contexts = 8;
  822. rdev->config.evergreen.sq_num_cf_insts = 2;
  823. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  824. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  825. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  826. break;
  827. case CHIP_JUNIPER:
  828. rdev->config.evergreen.num_ses = 1;
  829. rdev->config.evergreen.max_pipes = 4;
  830. rdev->config.evergreen.max_tile_pipes = 4;
  831. rdev->config.evergreen.max_simds = 10;
  832. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  833. rdev->config.evergreen.max_gprs = 256;
  834. rdev->config.evergreen.max_threads = 248;
  835. rdev->config.evergreen.max_gs_threads = 32;
  836. rdev->config.evergreen.max_stack_entries = 512;
  837. rdev->config.evergreen.sx_num_of_sets = 4;
  838. rdev->config.evergreen.sx_max_export_size = 256;
  839. rdev->config.evergreen.sx_max_export_pos_size = 64;
  840. rdev->config.evergreen.sx_max_export_smx_size = 192;
  841. rdev->config.evergreen.max_hw_contexts = 8;
  842. rdev->config.evergreen.sq_num_cf_insts = 2;
  843. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  844. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  845. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  846. break;
  847. case CHIP_REDWOOD:
  848. rdev->config.evergreen.num_ses = 1;
  849. rdev->config.evergreen.max_pipes = 4;
  850. rdev->config.evergreen.max_tile_pipes = 4;
  851. rdev->config.evergreen.max_simds = 5;
  852. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  853. rdev->config.evergreen.max_gprs = 256;
  854. rdev->config.evergreen.max_threads = 248;
  855. rdev->config.evergreen.max_gs_threads = 32;
  856. rdev->config.evergreen.max_stack_entries = 256;
  857. rdev->config.evergreen.sx_num_of_sets = 4;
  858. rdev->config.evergreen.sx_max_export_size = 256;
  859. rdev->config.evergreen.sx_max_export_pos_size = 64;
  860. rdev->config.evergreen.sx_max_export_smx_size = 192;
  861. rdev->config.evergreen.max_hw_contexts = 8;
  862. rdev->config.evergreen.sq_num_cf_insts = 2;
  863. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  864. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  865. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  866. break;
  867. case CHIP_CEDAR:
  868. default:
  869. rdev->config.evergreen.num_ses = 1;
  870. rdev->config.evergreen.max_pipes = 2;
  871. rdev->config.evergreen.max_tile_pipes = 2;
  872. rdev->config.evergreen.max_simds = 2;
  873. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  874. rdev->config.evergreen.max_gprs = 256;
  875. rdev->config.evergreen.max_threads = 192;
  876. rdev->config.evergreen.max_gs_threads = 16;
  877. rdev->config.evergreen.max_stack_entries = 256;
  878. rdev->config.evergreen.sx_num_of_sets = 4;
  879. rdev->config.evergreen.sx_max_export_size = 128;
  880. rdev->config.evergreen.sx_max_export_pos_size = 32;
  881. rdev->config.evergreen.sx_max_export_smx_size = 96;
  882. rdev->config.evergreen.max_hw_contexts = 4;
  883. rdev->config.evergreen.sq_num_cf_insts = 1;
  884. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  885. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  886. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  887. break;
  888. }
  889. /* Initialize HDP */
  890. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  891. WREG32((0x2c14 + j), 0x00000000);
  892. WREG32((0x2c18 + j), 0x00000000);
  893. WREG32((0x2c1c + j), 0x00000000);
  894. WREG32((0x2c20 + j), 0x00000000);
  895. WREG32((0x2c24 + j), 0x00000000);
  896. }
  897. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  898. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  899. cc_gc_shader_pipe_config |=
  900. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  901. & EVERGREEN_MAX_PIPES_MASK);
  902. cc_gc_shader_pipe_config |=
  903. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  904. & EVERGREEN_MAX_SIMDS_MASK);
  905. cc_rb_backend_disable =
  906. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  907. & EVERGREEN_MAX_BACKENDS_MASK);
  908. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  909. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  910. switch (rdev->config.evergreen.max_tile_pipes) {
  911. case 1:
  912. default:
  913. gb_addr_config |= NUM_PIPES(0);
  914. break;
  915. case 2:
  916. gb_addr_config |= NUM_PIPES(1);
  917. break;
  918. case 4:
  919. gb_addr_config |= NUM_PIPES(2);
  920. break;
  921. case 8:
  922. gb_addr_config |= NUM_PIPES(3);
  923. break;
  924. }
  925. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  926. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  927. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  928. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  929. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  930. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  931. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  932. gb_addr_config |= ROW_SIZE(2);
  933. else
  934. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  935. if (rdev->ddev->pdev->device == 0x689e) {
  936. u32 efuse_straps_4;
  937. u32 efuse_straps_3;
  938. u8 efuse_box_bit_131_124;
  939. WREG32(RCU_IND_INDEX, 0x204);
  940. efuse_straps_4 = RREG32(RCU_IND_DATA);
  941. WREG32(RCU_IND_INDEX, 0x203);
  942. efuse_straps_3 = RREG32(RCU_IND_DATA);
  943. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  944. switch(efuse_box_bit_131_124) {
  945. case 0x00:
  946. gb_backend_map = 0x76543210;
  947. break;
  948. case 0x55:
  949. gb_backend_map = 0x77553311;
  950. break;
  951. case 0x56:
  952. gb_backend_map = 0x77553300;
  953. break;
  954. case 0x59:
  955. gb_backend_map = 0x77552211;
  956. break;
  957. case 0x66:
  958. gb_backend_map = 0x77443300;
  959. break;
  960. case 0x99:
  961. gb_backend_map = 0x66552211;
  962. break;
  963. case 0x5a:
  964. gb_backend_map = 0x77552200;
  965. break;
  966. case 0xaa:
  967. gb_backend_map = 0x66442200;
  968. break;
  969. case 0x95:
  970. gb_backend_map = 0x66553311;
  971. break;
  972. default:
  973. DRM_ERROR("bad backend map, using default\n");
  974. gb_backend_map =
  975. evergreen_get_tile_pipe_to_backend_map(rdev,
  976. rdev->config.evergreen.max_tile_pipes,
  977. rdev->config.evergreen.max_backends,
  978. ((EVERGREEN_MAX_BACKENDS_MASK <<
  979. rdev->config.evergreen.max_backends) &
  980. EVERGREEN_MAX_BACKENDS_MASK));
  981. break;
  982. }
  983. } else if (rdev->ddev->pdev->device == 0x68b9) {
  984. u32 efuse_straps_3;
  985. u8 efuse_box_bit_127_124;
  986. WREG32(RCU_IND_INDEX, 0x203);
  987. efuse_straps_3 = RREG32(RCU_IND_DATA);
  988. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  989. switch(efuse_box_bit_127_124) {
  990. case 0x0:
  991. gb_backend_map = 0x00003210;
  992. break;
  993. case 0x5:
  994. case 0x6:
  995. case 0x9:
  996. case 0xa:
  997. gb_backend_map = 0x00003311;
  998. break;
  999. default:
  1000. DRM_ERROR("bad backend map, using default\n");
  1001. gb_backend_map =
  1002. evergreen_get_tile_pipe_to_backend_map(rdev,
  1003. rdev->config.evergreen.max_tile_pipes,
  1004. rdev->config.evergreen.max_backends,
  1005. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1006. rdev->config.evergreen.max_backends) &
  1007. EVERGREEN_MAX_BACKENDS_MASK));
  1008. break;
  1009. }
  1010. } else
  1011. gb_backend_map =
  1012. evergreen_get_tile_pipe_to_backend_map(rdev,
  1013. rdev->config.evergreen.max_tile_pipes,
  1014. rdev->config.evergreen.max_backends,
  1015. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1016. rdev->config.evergreen.max_backends) &
  1017. EVERGREEN_MAX_BACKENDS_MASK));
  1018. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1019. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1020. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1021. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1022. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1023. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1024. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1025. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1026. u32 sp = cc_gc_shader_pipe_config;
  1027. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1028. if (i == num_shader_engines) {
  1029. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1030. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1031. }
  1032. WREG32(GRBM_GFX_INDEX, gfx);
  1033. WREG32(RLC_GFX_INDEX, gfx);
  1034. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1035. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1036. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1037. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1038. }
  1039. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1040. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1041. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1042. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1043. WREG32(CGTS_TCC_DISABLE, 0);
  1044. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1045. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1046. /* set HW defaults for 3D engine */
  1047. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1048. ROQ_IB2_START(0x2b)));
  1049. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1050. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1051. SYNC_GRADIENT |
  1052. SYNC_WALKER |
  1053. SYNC_ALIGNER));
  1054. sx_debug_1 = RREG32(SX_DEBUG_1);
  1055. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1056. WREG32(SX_DEBUG_1, sx_debug_1);
  1057. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1058. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1059. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1060. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1061. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1062. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1063. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1064. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1065. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1066. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1067. WREG32(VGT_NUM_INSTANCES, 1);
  1068. WREG32(SPI_CONFIG_CNTL, 0);
  1069. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1070. WREG32(CP_PERFMON_CNTL, 0);
  1071. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1072. FETCH_FIFO_HIWATER(0x4) |
  1073. DONE_FIFO_HIWATER(0xe0) |
  1074. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1075. sq_config = RREG32(SQ_CONFIG);
  1076. sq_config &= ~(PS_PRIO(3) |
  1077. VS_PRIO(3) |
  1078. GS_PRIO(3) |
  1079. ES_PRIO(3));
  1080. sq_config |= (VC_ENABLE |
  1081. EXPORT_SRC_C |
  1082. PS_PRIO(0) |
  1083. VS_PRIO(1) |
  1084. GS_PRIO(2) |
  1085. ES_PRIO(3));
  1086. if (rdev->family == CHIP_CEDAR)
  1087. /* no vertex cache */
  1088. sq_config &= ~VC_ENABLE;
  1089. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1090. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1091. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1092. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1093. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1094. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1095. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1096. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1097. if (rdev->family == CHIP_CEDAR)
  1098. ps_thread_count = 96;
  1099. else
  1100. ps_thread_count = 128;
  1101. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1102. sq_thread_resource_mgmt |= NUM_VS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1103. sq_thread_resource_mgmt |= NUM_GS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1104. sq_thread_resource_mgmt |= NUM_ES_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1105. sq_thread_resource_mgmt_2 = NUM_HS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1106. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1107. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1108. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1109. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1110. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1111. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1112. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1113. WREG32(SQ_CONFIG, sq_config);
  1114. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1115. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1116. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1117. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1118. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1119. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1120. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1121. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1122. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1123. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1124. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1125. FORCE_EOV_MAX_REZ_CNT(255)));
  1126. if (rdev->family == CHIP_CEDAR)
  1127. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1128. else
  1129. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1130. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1131. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1132. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1133. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1134. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1135. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1136. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1137. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1138. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1139. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1140. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1141. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1142. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1143. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1144. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1145. udelay(50);
  1146. }
  1147. int evergreen_mc_init(struct radeon_device *rdev)
  1148. {
  1149. u32 tmp;
  1150. int chansize, numchan;
  1151. /* Get VRAM informations */
  1152. rdev->mc.vram_is_ddr = true;
  1153. tmp = RREG32(MC_ARB_RAMCFG);
  1154. if (tmp & CHANSIZE_OVERRIDE) {
  1155. chansize = 16;
  1156. } else if (tmp & CHANSIZE_MASK) {
  1157. chansize = 64;
  1158. } else {
  1159. chansize = 32;
  1160. }
  1161. tmp = RREG32(MC_SHARED_CHMAP);
  1162. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1163. case 0:
  1164. default:
  1165. numchan = 1;
  1166. break;
  1167. case 1:
  1168. numchan = 2;
  1169. break;
  1170. case 2:
  1171. numchan = 4;
  1172. break;
  1173. case 3:
  1174. numchan = 8;
  1175. break;
  1176. }
  1177. rdev->mc.vram_width = numchan * chansize;
  1178. /* Could aper size report 0 ? */
  1179. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1180. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1181. /* Setup GPU memory space */
  1182. /* size in MB on evergreen */
  1183. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1184. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1185. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1186. r600_vram_gtt_location(rdev, &rdev->mc);
  1187. radeon_update_bandwidth_info(rdev);
  1188. return 0;
  1189. }
  1190. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1191. {
  1192. /* FIXME: implement for evergreen */
  1193. return false;
  1194. }
  1195. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1196. {
  1197. struct evergreen_mc_save save;
  1198. u32 srbm_reset = 0;
  1199. u32 grbm_reset = 0;
  1200. dev_info(rdev->dev, "GPU softreset \n");
  1201. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1202. RREG32(GRBM_STATUS));
  1203. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1204. RREG32(GRBM_STATUS_SE0));
  1205. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1206. RREG32(GRBM_STATUS_SE1));
  1207. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1208. RREG32(SRBM_STATUS));
  1209. evergreen_mc_stop(rdev, &save);
  1210. if (evergreen_mc_wait_for_idle(rdev)) {
  1211. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1212. }
  1213. /* Disable CP parsing/prefetching */
  1214. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1215. /* reset all the gfx blocks */
  1216. grbm_reset = (SOFT_RESET_CP |
  1217. SOFT_RESET_CB |
  1218. SOFT_RESET_DB |
  1219. SOFT_RESET_PA |
  1220. SOFT_RESET_SC |
  1221. SOFT_RESET_SPI |
  1222. SOFT_RESET_SH |
  1223. SOFT_RESET_SX |
  1224. SOFT_RESET_TC |
  1225. SOFT_RESET_TA |
  1226. SOFT_RESET_VC |
  1227. SOFT_RESET_VGT);
  1228. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1229. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1230. (void)RREG32(GRBM_SOFT_RESET);
  1231. udelay(50);
  1232. WREG32(GRBM_SOFT_RESET, 0);
  1233. (void)RREG32(GRBM_SOFT_RESET);
  1234. /* reset all the system blocks */
  1235. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1236. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1237. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1238. (void)RREG32(SRBM_SOFT_RESET);
  1239. udelay(50);
  1240. WREG32(SRBM_SOFT_RESET, 0);
  1241. (void)RREG32(SRBM_SOFT_RESET);
  1242. /* Wait a little for things to settle down */
  1243. udelay(50);
  1244. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1245. RREG32(GRBM_STATUS));
  1246. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1247. RREG32(GRBM_STATUS_SE0));
  1248. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1249. RREG32(GRBM_STATUS_SE1));
  1250. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1251. RREG32(SRBM_STATUS));
  1252. /* After reset we need to reinit the asic as GPU often endup in an
  1253. * incoherent state.
  1254. */
  1255. atom_asic_init(rdev->mode_info.atom_context);
  1256. evergreen_mc_resume(rdev, &save);
  1257. return 0;
  1258. }
  1259. int evergreen_asic_reset(struct radeon_device *rdev)
  1260. {
  1261. return evergreen_gpu_soft_reset(rdev);
  1262. }
  1263. /* Interrupts */
  1264. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1265. {
  1266. switch (crtc) {
  1267. case 0:
  1268. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1269. case 1:
  1270. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1271. case 2:
  1272. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1273. case 3:
  1274. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1275. case 4:
  1276. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1277. case 5:
  1278. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1279. default:
  1280. return 0;
  1281. }
  1282. }
  1283. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1284. {
  1285. u32 tmp;
  1286. WREG32(CP_INT_CNTL, 0);
  1287. WREG32(GRBM_INT_CNTL, 0);
  1288. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1289. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1290. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1291. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1292. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1293. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1294. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1295. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1296. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1297. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1298. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1299. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1300. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1301. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1302. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1303. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1304. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1305. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1306. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1307. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1308. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1309. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1310. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1311. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1312. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1313. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1314. }
  1315. int evergreen_irq_set(struct radeon_device *rdev)
  1316. {
  1317. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1318. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1319. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1320. u32 grbm_int_cntl = 0;
  1321. if (!rdev->irq.installed) {
  1322. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1323. return -EINVAL;
  1324. }
  1325. /* don't enable anything if the ih is disabled */
  1326. if (!rdev->ih.enabled) {
  1327. r600_disable_interrupts(rdev);
  1328. /* force the active interrupt state to all disabled */
  1329. evergreen_disable_interrupt_state(rdev);
  1330. return 0;
  1331. }
  1332. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1333. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1334. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1335. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1336. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1337. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1338. if (rdev->irq.sw_int) {
  1339. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1340. cp_int_cntl |= RB_INT_ENABLE;
  1341. }
  1342. if (rdev->irq.crtc_vblank_int[0]) {
  1343. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1344. crtc1 |= VBLANK_INT_MASK;
  1345. }
  1346. if (rdev->irq.crtc_vblank_int[1]) {
  1347. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1348. crtc2 |= VBLANK_INT_MASK;
  1349. }
  1350. if (rdev->irq.crtc_vblank_int[2]) {
  1351. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1352. crtc3 |= VBLANK_INT_MASK;
  1353. }
  1354. if (rdev->irq.crtc_vblank_int[3]) {
  1355. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1356. crtc4 |= VBLANK_INT_MASK;
  1357. }
  1358. if (rdev->irq.crtc_vblank_int[4]) {
  1359. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1360. crtc5 |= VBLANK_INT_MASK;
  1361. }
  1362. if (rdev->irq.crtc_vblank_int[5]) {
  1363. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1364. crtc6 |= VBLANK_INT_MASK;
  1365. }
  1366. if (rdev->irq.hpd[0]) {
  1367. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1368. hpd1 |= DC_HPDx_INT_EN;
  1369. }
  1370. if (rdev->irq.hpd[1]) {
  1371. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1372. hpd2 |= DC_HPDx_INT_EN;
  1373. }
  1374. if (rdev->irq.hpd[2]) {
  1375. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1376. hpd3 |= DC_HPDx_INT_EN;
  1377. }
  1378. if (rdev->irq.hpd[3]) {
  1379. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1380. hpd4 |= DC_HPDx_INT_EN;
  1381. }
  1382. if (rdev->irq.hpd[4]) {
  1383. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1384. hpd5 |= DC_HPDx_INT_EN;
  1385. }
  1386. if (rdev->irq.hpd[5]) {
  1387. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1388. hpd6 |= DC_HPDx_INT_EN;
  1389. }
  1390. if (rdev->irq.gui_idle) {
  1391. DRM_DEBUG("gui idle\n");
  1392. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1393. }
  1394. WREG32(CP_INT_CNTL, cp_int_cntl);
  1395. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1396. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1397. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1398. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1399. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1400. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1401. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1402. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1403. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1404. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1405. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1406. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1407. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1408. return 0;
  1409. }
  1410. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1411. u32 *disp_int,
  1412. u32 *disp_int_cont,
  1413. u32 *disp_int_cont2,
  1414. u32 *disp_int_cont3,
  1415. u32 *disp_int_cont4,
  1416. u32 *disp_int_cont5)
  1417. {
  1418. u32 tmp;
  1419. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1420. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1421. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1422. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1423. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1424. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1425. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1426. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1427. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1428. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1429. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1430. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1431. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1432. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1433. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1434. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1435. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1436. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1437. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1438. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1439. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1440. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1441. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1442. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1443. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1444. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1445. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1446. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1447. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1448. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1449. if (*disp_int & DC_HPD1_INTERRUPT) {
  1450. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1451. tmp |= DC_HPDx_INT_ACK;
  1452. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1453. }
  1454. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1455. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1456. tmp |= DC_HPDx_INT_ACK;
  1457. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1458. }
  1459. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1460. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1461. tmp |= DC_HPDx_INT_ACK;
  1462. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1463. }
  1464. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1465. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1466. tmp |= DC_HPDx_INT_ACK;
  1467. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1468. }
  1469. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1470. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1471. tmp |= DC_HPDx_INT_ACK;
  1472. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1473. }
  1474. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1475. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1476. tmp |= DC_HPDx_INT_ACK;
  1477. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1478. }
  1479. }
  1480. void evergreen_irq_disable(struct radeon_device *rdev)
  1481. {
  1482. u32 disp_int, disp_int_cont, disp_int_cont2;
  1483. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1484. r600_disable_interrupts(rdev);
  1485. /* Wait and acknowledge irq */
  1486. mdelay(1);
  1487. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1488. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1489. evergreen_disable_interrupt_state(rdev);
  1490. }
  1491. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1492. {
  1493. evergreen_irq_disable(rdev);
  1494. r600_rlc_stop(rdev);
  1495. }
  1496. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1497. {
  1498. u32 wptr, tmp;
  1499. /* XXX use writeback */
  1500. wptr = RREG32(IH_RB_WPTR);
  1501. if (wptr & RB_OVERFLOW) {
  1502. /* When a ring buffer overflow happen start parsing interrupt
  1503. * from the last not overwritten vector (wptr + 16). Hopefully
  1504. * this should allow us to catchup.
  1505. */
  1506. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1507. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1508. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1509. tmp = RREG32(IH_RB_CNTL);
  1510. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1511. WREG32(IH_RB_CNTL, tmp);
  1512. }
  1513. return (wptr & rdev->ih.ptr_mask);
  1514. }
  1515. int evergreen_irq_process(struct radeon_device *rdev)
  1516. {
  1517. u32 wptr = evergreen_get_ih_wptr(rdev);
  1518. u32 rptr = rdev->ih.rptr;
  1519. u32 src_id, src_data;
  1520. u32 ring_index;
  1521. u32 disp_int, disp_int_cont, disp_int_cont2;
  1522. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1523. unsigned long flags;
  1524. bool queue_hotplug = false;
  1525. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1526. if (!rdev->ih.enabled)
  1527. return IRQ_NONE;
  1528. spin_lock_irqsave(&rdev->ih.lock, flags);
  1529. if (rptr == wptr) {
  1530. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1531. return IRQ_NONE;
  1532. }
  1533. if (rdev->shutdown) {
  1534. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1535. return IRQ_NONE;
  1536. }
  1537. restart_ih:
  1538. /* display interrupts */
  1539. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1540. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1541. rdev->ih.wptr = wptr;
  1542. while (rptr != wptr) {
  1543. /* wptr/rptr are in bytes! */
  1544. ring_index = rptr / 4;
  1545. src_id = rdev->ih.ring[ring_index] & 0xff;
  1546. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1547. switch (src_id) {
  1548. case 1: /* D1 vblank/vline */
  1549. switch (src_data) {
  1550. case 0: /* D1 vblank */
  1551. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1552. drm_handle_vblank(rdev->ddev, 0);
  1553. wake_up(&rdev->irq.vblank_queue);
  1554. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1555. DRM_DEBUG("IH: D1 vblank\n");
  1556. }
  1557. break;
  1558. case 1: /* D1 vline */
  1559. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1560. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1561. DRM_DEBUG("IH: D1 vline\n");
  1562. }
  1563. break;
  1564. default:
  1565. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1566. break;
  1567. }
  1568. break;
  1569. case 2: /* D2 vblank/vline */
  1570. switch (src_data) {
  1571. case 0: /* D2 vblank */
  1572. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1573. drm_handle_vblank(rdev->ddev, 1);
  1574. wake_up(&rdev->irq.vblank_queue);
  1575. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1576. DRM_DEBUG("IH: D2 vblank\n");
  1577. }
  1578. break;
  1579. case 1: /* D2 vline */
  1580. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1581. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1582. DRM_DEBUG("IH: D2 vline\n");
  1583. }
  1584. break;
  1585. default:
  1586. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1587. break;
  1588. }
  1589. break;
  1590. case 3: /* D3 vblank/vline */
  1591. switch (src_data) {
  1592. case 0: /* D3 vblank */
  1593. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1594. drm_handle_vblank(rdev->ddev, 2);
  1595. wake_up(&rdev->irq.vblank_queue);
  1596. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1597. DRM_DEBUG("IH: D3 vblank\n");
  1598. }
  1599. break;
  1600. case 1: /* D3 vline */
  1601. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1602. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1603. DRM_DEBUG("IH: D3 vline\n");
  1604. }
  1605. break;
  1606. default:
  1607. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1608. break;
  1609. }
  1610. break;
  1611. case 4: /* D4 vblank/vline */
  1612. switch (src_data) {
  1613. case 0: /* D4 vblank */
  1614. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1615. drm_handle_vblank(rdev->ddev, 3);
  1616. wake_up(&rdev->irq.vblank_queue);
  1617. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1618. DRM_DEBUG("IH: D4 vblank\n");
  1619. }
  1620. break;
  1621. case 1: /* D4 vline */
  1622. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1623. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1624. DRM_DEBUG("IH: D4 vline\n");
  1625. }
  1626. break;
  1627. default:
  1628. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1629. break;
  1630. }
  1631. break;
  1632. case 5: /* D5 vblank/vline */
  1633. switch (src_data) {
  1634. case 0: /* D5 vblank */
  1635. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1636. drm_handle_vblank(rdev->ddev, 4);
  1637. wake_up(&rdev->irq.vblank_queue);
  1638. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1639. DRM_DEBUG("IH: D5 vblank\n");
  1640. }
  1641. break;
  1642. case 1: /* D5 vline */
  1643. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1644. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1645. DRM_DEBUG("IH: D5 vline\n");
  1646. }
  1647. break;
  1648. default:
  1649. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1650. break;
  1651. }
  1652. break;
  1653. case 6: /* D6 vblank/vline */
  1654. switch (src_data) {
  1655. case 0: /* D6 vblank */
  1656. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1657. drm_handle_vblank(rdev->ddev, 5);
  1658. wake_up(&rdev->irq.vblank_queue);
  1659. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1660. DRM_DEBUG("IH: D6 vblank\n");
  1661. }
  1662. break;
  1663. case 1: /* D6 vline */
  1664. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1665. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1666. DRM_DEBUG("IH: D6 vline\n");
  1667. }
  1668. break;
  1669. default:
  1670. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1671. break;
  1672. }
  1673. break;
  1674. case 42: /* HPD hotplug */
  1675. switch (src_data) {
  1676. case 0:
  1677. if (disp_int & DC_HPD1_INTERRUPT) {
  1678. disp_int &= ~DC_HPD1_INTERRUPT;
  1679. queue_hotplug = true;
  1680. DRM_DEBUG("IH: HPD1\n");
  1681. }
  1682. break;
  1683. case 1:
  1684. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1685. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1686. queue_hotplug = true;
  1687. DRM_DEBUG("IH: HPD2\n");
  1688. }
  1689. break;
  1690. case 2:
  1691. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1692. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1693. queue_hotplug = true;
  1694. DRM_DEBUG("IH: HPD3\n");
  1695. }
  1696. break;
  1697. case 3:
  1698. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1699. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1700. queue_hotplug = true;
  1701. DRM_DEBUG("IH: HPD4\n");
  1702. }
  1703. break;
  1704. case 4:
  1705. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1706. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1707. queue_hotplug = true;
  1708. DRM_DEBUG("IH: HPD5\n");
  1709. }
  1710. break;
  1711. case 5:
  1712. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1713. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1714. queue_hotplug = true;
  1715. DRM_DEBUG("IH: HPD6\n");
  1716. }
  1717. break;
  1718. default:
  1719. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1720. break;
  1721. }
  1722. break;
  1723. case 176: /* CP_INT in ring buffer */
  1724. case 177: /* CP_INT in IB1 */
  1725. case 178: /* CP_INT in IB2 */
  1726. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1727. radeon_fence_process(rdev);
  1728. break;
  1729. case 181: /* CP EOP event */
  1730. DRM_DEBUG("IH: CP EOP\n");
  1731. break;
  1732. case 233: /* GUI IDLE */
  1733. DRM_DEBUG("IH: CP EOP\n");
  1734. rdev->pm.gui_idle = true;
  1735. wake_up(&rdev->irq.idle_queue);
  1736. break;
  1737. default:
  1738. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1739. break;
  1740. }
  1741. /* wptr/rptr are in bytes! */
  1742. rptr += 16;
  1743. rptr &= rdev->ih.ptr_mask;
  1744. }
  1745. /* make sure wptr hasn't changed while processing */
  1746. wptr = evergreen_get_ih_wptr(rdev);
  1747. if (wptr != rdev->ih.wptr)
  1748. goto restart_ih;
  1749. if (queue_hotplug)
  1750. queue_work(rdev->wq, &rdev->hotplug_work);
  1751. rdev->ih.rptr = rptr;
  1752. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1753. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1754. return IRQ_HANDLED;
  1755. }
  1756. static int evergreen_startup(struct radeon_device *rdev)
  1757. {
  1758. int r;
  1759. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1760. r = r600_init_microcode(rdev);
  1761. if (r) {
  1762. DRM_ERROR("Failed to load firmware!\n");
  1763. return r;
  1764. }
  1765. }
  1766. evergreen_mc_program(rdev);
  1767. if (rdev->flags & RADEON_IS_AGP) {
  1768. evergreen_agp_enable(rdev);
  1769. } else {
  1770. r = evergreen_pcie_gart_enable(rdev);
  1771. if (r)
  1772. return r;
  1773. }
  1774. evergreen_gpu_init(rdev);
  1775. #if 0
  1776. if (!rdev->r600_blit.shader_obj) {
  1777. r = r600_blit_init(rdev);
  1778. if (r) {
  1779. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1780. return r;
  1781. }
  1782. }
  1783. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1784. if (unlikely(r != 0))
  1785. return r;
  1786. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1787. &rdev->r600_blit.shader_gpu_addr);
  1788. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1789. if (r) {
  1790. DRM_ERROR("failed to pin blit object %d\n", r);
  1791. return r;
  1792. }
  1793. #endif
  1794. /* Enable IRQ */
  1795. r = r600_irq_init(rdev);
  1796. if (r) {
  1797. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1798. radeon_irq_kms_fini(rdev);
  1799. return r;
  1800. }
  1801. evergreen_irq_set(rdev);
  1802. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1803. if (r)
  1804. return r;
  1805. r = evergreen_cp_load_microcode(rdev);
  1806. if (r)
  1807. return r;
  1808. r = evergreen_cp_resume(rdev);
  1809. if (r)
  1810. return r;
  1811. /* write back buffer are not vital so don't worry about failure */
  1812. r600_wb_enable(rdev);
  1813. return 0;
  1814. }
  1815. int evergreen_resume(struct radeon_device *rdev)
  1816. {
  1817. int r;
  1818. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1819. * posting will perform necessary task to bring back GPU into good
  1820. * shape.
  1821. */
  1822. /* post card */
  1823. atom_asic_init(rdev->mode_info.atom_context);
  1824. /* Initialize clocks */
  1825. r = radeon_clocks_init(rdev);
  1826. if (r) {
  1827. return r;
  1828. }
  1829. r = evergreen_startup(rdev);
  1830. if (r) {
  1831. DRM_ERROR("r600 startup failed on resume\n");
  1832. return r;
  1833. }
  1834. r = r600_ib_test(rdev);
  1835. if (r) {
  1836. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1837. return r;
  1838. }
  1839. return r;
  1840. }
  1841. int evergreen_suspend(struct radeon_device *rdev)
  1842. {
  1843. #if 0
  1844. int r;
  1845. #endif
  1846. /* FIXME: we should wait for ring to be empty */
  1847. r700_cp_stop(rdev);
  1848. rdev->cp.ready = false;
  1849. evergreen_irq_suspend(rdev);
  1850. r600_wb_disable(rdev);
  1851. evergreen_pcie_gart_disable(rdev);
  1852. #if 0
  1853. /* unpin shaders bo */
  1854. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1855. if (likely(r == 0)) {
  1856. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1857. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1858. }
  1859. #endif
  1860. return 0;
  1861. }
  1862. static bool evergreen_card_posted(struct radeon_device *rdev)
  1863. {
  1864. u32 reg;
  1865. /* first check CRTCs */
  1866. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1867. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1868. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1869. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1870. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1871. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1872. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1873. return true;
  1874. /* then check MEM_SIZE, in case the crtcs are off */
  1875. if (RREG32(CONFIG_MEMSIZE))
  1876. return true;
  1877. return false;
  1878. }
  1879. /* Plan is to move initialization in that function and use
  1880. * helper function so that radeon_device_init pretty much
  1881. * do nothing more than calling asic specific function. This
  1882. * should also allow to remove a bunch of callback function
  1883. * like vram_info.
  1884. */
  1885. int evergreen_init(struct radeon_device *rdev)
  1886. {
  1887. int r;
  1888. r = radeon_dummy_page_init(rdev);
  1889. if (r)
  1890. return r;
  1891. /* This don't do much */
  1892. r = radeon_gem_init(rdev);
  1893. if (r)
  1894. return r;
  1895. /* Read BIOS */
  1896. if (!radeon_get_bios(rdev)) {
  1897. if (ASIC_IS_AVIVO(rdev))
  1898. return -EINVAL;
  1899. }
  1900. /* Must be an ATOMBIOS */
  1901. if (!rdev->is_atom_bios) {
  1902. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1903. return -EINVAL;
  1904. }
  1905. r = radeon_atombios_init(rdev);
  1906. if (r)
  1907. return r;
  1908. /* Post card if necessary */
  1909. if (!evergreen_card_posted(rdev)) {
  1910. if (!rdev->bios) {
  1911. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1912. return -EINVAL;
  1913. }
  1914. DRM_INFO("GPU not posted. posting now...\n");
  1915. atom_asic_init(rdev->mode_info.atom_context);
  1916. }
  1917. /* Initialize scratch registers */
  1918. r600_scratch_init(rdev);
  1919. /* Initialize surface registers */
  1920. radeon_surface_init(rdev);
  1921. /* Initialize clocks */
  1922. radeon_get_clock_info(rdev->ddev);
  1923. r = radeon_clocks_init(rdev);
  1924. if (r)
  1925. return r;
  1926. /* Fence driver */
  1927. r = radeon_fence_driver_init(rdev);
  1928. if (r)
  1929. return r;
  1930. /* initialize AGP */
  1931. if (rdev->flags & RADEON_IS_AGP) {
  1932. r = radeon_agp_init(rdev);
  1933. if (r)
  1934. radeon_agp_disable(rdev);
  1935. }
  1936. /* initialize memory controller */
  1937. r = evergreen_mc_init(rdev);
  1938. if (r)
  1939. return r;
  1940. /* Memory manager */
  1941. r = radeon_bo_init(rdev);
  1942. if (r)
  1943. return r;
  1944. r = radeon_irq_kms_init(rdev);
  1945. if (r)
  1946. return r;
  1947. rdev->cp.ring_obj = NULL;
  1948. r600_ring_init(rdev, 1024 * 1024);
  1949. rdev->ih.ring_obj = NULL;
  1950. r600_ih_ring_init(rdev, 64 * 1024);
  1951. r = r600_pcie_gart_init(rdev);
  1952. if (r)
  1953. return r;
  1954. rdev->accel_working = false;
  1955. r = evergreen_startup(rdev);
  1956. if (r) {
  1957. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1958. r700_cp_fini(rdev);
  1959. r600_wb_fini(rdev);
  1960. r600_irq_fini(rdev);
  1961. radeon_irq_kms_fini(rdev);
  1962. evergreen_pcie_gart_fini(rdev);
  1963. rdev->accel_working = false;
  1964. }
  1965. if (rdev->accel_working) {
  1966. r = radeon_ib_pool_init(rdev);
  1967. if (r) {
  1968. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1969. rdev->accel_working = false;
  1970. }
  1971. r = r600_ib_test(rdev);
  1972. if (r) {
  1973. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1974. rdev->accel_working = false;
  1975. }
  1976. }
  1977. return 0;
  1978. }
  1979. void evergreen_fini(struct radeon_device *rdev)
  1980. {
  1981. /*r600_blit_fini(rdev);*/
  1982. r700_cp_fini(rdev);
  1983. r600_wb_fini(rdev);
  1984. r600_irq_fini(rdev);
  1985. radeon_irq_kms_fini(rdev);
  1986. evergreen_pcie_gart_fini(rdev);
  1987. radeon_gem_fini(rdev);
  1988. radeon_fence_driver_fini(rdev);
  1989. radeon_clocks_fini(rdev);
  1990. radeon_agp_fini(rdev);
  1991. radeon_bo_fini(rdev);
  1992. radeon_atombios_fini(rdev);
  1993. kfree(rdev->bios);
  1994. rdev->bios = NULL;
  1995. radeon_dummy_page_fini(rdev);
  1996. }