opal.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * PowerNV OPAL definitions.
  3. *
  4. * Copyright 2011 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_H
  12. #define __OPAL_H
  13. /****** Takeover interface ********/
  14. /* PAPR H-Call used to querty the HAL existence and/or instanciate
  15. * it from within pHyp (tech preview only).
  16. *
  17. * This is exclusively used in prom_init.c
  18. */
  19. #ifndef __ASSEMBLY__
  20. struct opal_takeover_args {
  21. u64 k_image; /* r4 */
  22. u64 k_size; /* r5 */
  23. u64 k_entry; /* r6 */
  24. u64 k_entry2; /* r7 */
  25. u64 hal_addr; /* r8 */
  26. u64 rd_image; /* r9 */
  27. u64 rd_size; /* r10 */
  28. u64 rd_loc; /* r11 */
  29. };
  30. extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
  31. extern long opal_do_takeover(struct opal_takeover_args *args);
  32. struct rtas_args;
  33. extern int opal_enter_rtas(struct rtas_args *args,
  34. unsigned long data,
  35. unsigned long entry);
  36. #endif /* __ASSEMBLY__ */
  37. /****** OPAL APIs ******/
  38. /* Return codes */
  39. #define OPAL_SUCCESS 0
  40. #define OPAL_PARAMETER -1
  41. #define OPAL_BUSY -2
  42. #define OPAL_PARTIAL -3
  43. #define OPAL_CONSTRAINED -4
  44. #define OPAL_CLOSED -5
  45. #define OPAL_HARDWARE -6
  46. #define OPAL_UNSUPPORTED -7
  47. #define OPAL_PERMISSION -8
  48. #define OPAL_NO_MEM -9
  49. #define OPAL_RESOURCE -10
  50. #define OPAL_INTERNAL_ERROR -11
  51. #define OPAL_BUSY_EVENT -12
  52. #define OPAL_HARDWARE_FROZEN -13
  53. /* API Tokens (in r0) */
  54. #define OPAL_CONSOLE_WRITE 1
  55. #define OPAL_CONSOLE_READ 2
  56. #define OPAL_RTC_READ 3
  57. #define OPAL_RTC_WRITE 4
  58. #define OPAL_CEC_POWER_DOWN 5
  59. #define OPAL_CEC_REBOOT 6
  60. #define OPAL_READ_NVRAM 7
  61. #define OPAL_WRITE_NVRAM 8
  62. #define OPAL_HANDLE_INTERRUPT 9
  63. #define OPAL_POLL_EVENTS 10
  64. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  65. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  66. #define OPAL_PCI_CONFIG_READ_BYTE 13
  67. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  68. #define OPAL_PCI_CONFIG_READ_WORD 15
  69. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  70. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  71. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  72. #define OPAL_SET_XIVE 19
  73. #define OPAL_GET_XIVE 20
  74. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  75. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  76. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  77. #define OPAL_PCI_SHPC 24
  78. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  79. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  80. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  81. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  82. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  83. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  84. #define OPAL_PCI_SET_PE 31
  85. #define OPAL_PCI_SET_PELTV 32
  86. #define OPAL_PCI_SET_MVE 33
  87. #define OPAL_PCI_SET_MVE_ENABLE 34
  88. #define OPAL_PCI_GET_XIVE_REISSUE 35
  89. #define OPAL_PCI_SET_XIVE_REISSUE 36
  90. #define OPAL_PCI_SET_XIVE_PE 37
  91. #define OPAL_GET_XIVE_SOURCE 38
  92. #define OPAL_GET_MSI_32 39
  93. #define OPAL_GET_MSI_64 40
  94. #define OPAL_START_CPU 41
  95. #define OPAL_QUERY_CPU_STATUS 42
  96. #define OPAL_WRITE_OPPANEL 43
  97. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  98. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  99. #define OPAL_PCI_RESET 49
  100. #ifndef __ASSEMBLY__
  101. /* Other enums */
  102. enum OpalVendorApiTokens {
  103. OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
  104. };
  105. enum OpalFreezeState {
  106. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  107. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  108. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  109. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  110. OPAL_EEH_STOPPED_RESET = 4,
  111. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  112. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  113. };
  114. enum OpalEehFreezeActionToken {
  115. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  116. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  117. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
  118. };
  119. enum OpalPciStatusToken {
  120. OPAL_EEH_PHB_NO_ERROR = 0,
  121. OPAL_EEH_PHB_FATAL = 1,
  122. OPAL_EEH_PHB_RECOVERABLE = 2,
  123. OPAL_EEH_PHB_BUS_ERROR = 3,
  124. OPAL_EEH_PCI_NO_DEVSEL = 4,
  125. OPAL_EEH_PCI_TA = 5,
  126. OPAL_EEH_PCIEX_UR = 6,
  127. OPAL_EEH_PCIEX_CA = 7,
  128. OPAL_EEH_PCI_MMIO_ERROR = 8,
  129. OPAL_EEH_PCI_DMA_ERROR = 9
  130. };
  131. enum OpalShpcAction {
  132. OPAL_SHPC_GET_LINK_STATE = 0,
  133. OPAL_SHPC_GET_SLOT_STATE = 1
  134. };
  135. enum OpalShpcLinkState {
  136. OPAL_SHPC_LINK_DOWN = 0,
  137. OPAL_SHPC_LINK_UP = 1
  138. };
  139. enum OpalMmioWindowType {
  140. OPAL_M32_WINDOW_TYPE = 1,
  141. OPAL_M64_WINDOW_TYPE = 2,
  142. OPAL_IO_WINDOW_TYPE = 3
  143. };
  144. enum OpalShpcSlotState {
  145. OPAL_SHPC_DEV_NOT_PRESENT = 0,
  146. OPAL_SHPC_DEV_PRESENT = 1
  147. };
  148. enum OpalExceptionHandler {
  149. OPAL_MACHINE_CHECK_HANDLER = 1,
  150. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  151. OPAL_SOFTPATCH_HANDLER = 3
  152. };
  153. enum OpalPendingState {
  154. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  155. OPAL_EVENT_NVRAM = 0x2,
  156. OPAL_EVENT_RTC = 0x4,
  157. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  158. OPAL_EVENT_CONSOLE_INPUT = 0x10
  159. };
  160. /* Machine check related definitions */
  161. enum OpalMCE_Version {
  162. OpalMCE_V1 = 1,
  163. };
  164. enum OpalMCE_Severity {
  165. OpalMCE_SEV_NO_ERROR = 0,
  166. OpalMCE_SEV_WARNING = 1,
  167. OpalMCE_SEV_ERROR_SYNC = 2,
  168. OpalMCE_SEV_FATAL = 3,
  169. };
  170. enum OpalMCE_Disposition {
  171. OpalMCE_DISPOSITION_RECOVERED = 0,
  172. OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
  173. };
  174. enum OpalMCE_Initiator {
  175. OpalMCE_INITIATOR_UNKNOWN = 0,
  176. OpalMCE_INITIATOR_CPU = 1,
  177. };
  178. enum OpalMCE_ErrorType {
  179. OpalMCE_ERROR_TYPE_UNKNOWN = 0,
  180. OpalMCE_ERROR_TYPE_UE = 1,
  181. OpalMCE_ERROR_TYPE_SLB = 2,
  182. OpalMCE_ERROR_TYPE_ERAT = 3,
  183. OpalMCE_ERROR_TYPE_TLB = 4,
  184. };
  185. enum OpalMCE_UeErrorType {
  186. OpalMCE_UE_ERROR_INDETERMINATE = 0,
  187. OpalMCE_UE_ERROR_IFETCH = 1,
  188. OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
  189. OpalMCE_UE_ERROR_LOAD_STORE = 3,
  190. OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
  191. };
  192. enum OpalMCE_SlbErrorType {
  193. OpalMCE_SLB_ERROR_INDETERMINATE = 0,
  194. OpalMCE_SLB_ERROR_PARITY = 1,
  195. OpalMCE_SLB_ERROR_MULTIHIT = 2,
  196. };
  197. enum OpalMCE_EratErrorType {
  198. OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
  199. OpalMCE_ERAT_ERROR_PARITY = 1,
  200. OpalMCE_ERAT_ERROR_MULTIHIT = 2,
  201. };
  202. enum OpalMCE_TlbErrorType {
  203. OpalMCE_TLB_ERROR_INDETERMINATE = 0,
  204. OpalMCE_TLB_ERROR_PARITY = 1,
  205. OpalMCE_TLB_ERROR_MULTIHIT = 2,
  206. };
  207. enum OpalThreadStatus {
  208. OPAL_THREAD_INACTIVE = 0x0,
  209. OPAL_THREAD_STARTED = 0x1
  210. };
  211. enum OpalPciBusCompare {
  212. OpalPciBusAny = 0, /* Any bus number match */
  213. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  214. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  215. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  216. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  217. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  218. OpalPciBusAll = 7, /* Match bus number exactly */
  219. };
  220. enum OpalDeviceCompare {
  221. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  222. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  223. };
  224. enum OpalFuncCompare {
  225. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  226. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  227. };
  228. enum OpalPeAction {
  229. OPAL_UNMAP_PE = 0,
  230. OPAL_MAP_PE = 1
  231. };
  232. enum OpalPciResetAndReinitScope {
  233. OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
  234. OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
  235. OPAL_PCI_IODA_RESET = 6,
  236. };
  237. enum OpalPciResetState { OPAL_DEASSERT_RESET = 0, OPAL_ASSERT_RESET = 1 };
  238. struct opal_machine_check_event {
  239. enum OpalMCE_Version version:8; /* 0x00 */
  240. uint8_t in_use; /* 0x01 */
  241. enum OpalMCE_Severity severity:8; /* 0x02 */
  242. enum OpalMCE_Initiator initiator:8; /* 0x03 */
  243. enum OpalMCE_ErrorType error_type:8; /* 0x04 */
  244. enum OpalMCE_Disposition disposition:8; /* 0x05 */
  245. uint8_t reserved_1[2]; /* 0x06 */
  246. uint64_t gpr3; /* 0x08 */
  247. uint64_t srr0; /* 0x10 */
  248. uint64_t srr1; /* 0x18 */
  249. union { /* 0x20 */
  250. struct {
  251. enum OpalMCE_UeErrorType ue_error_type:8;
  252. uint8_t effective_address_provided;
  253. uint8_t physical_address_provided;
  254. uint8_t reserved_1[5];
  255. uint64_t effective_address;
  256. uint64_t physical_address;
  257. uint8_t reserved_2[8];
  258. } ue_error;
  259. struct {
  260. enum OpalMCE_SlbErrorType slb_error_type:8;
  261. uint8_t effective_address_provided;
  262. uint8_t reserved_1[6];
  263. uint64_t effective_address;
  264. uint8_t reserved_2[16];
  265. } slb_error;
  266. struct {
  267. enum OpalMCE_EratErrorType erat_error_type:8;
  268. uint8_t effective_address_provided;
  269. uint8_t reserved_1[6];
  270. uint64_t effective_address;
  271. uint8_t reserved_2[16];
  272. } erat_error;
  273. struct {
  274. enum OpalMCE_TlbErrorType tlb_error_type:8;
  275. uint8_t effective_address_provided;
  276. uint8_t reserved_1[6];
  277. uint64_t effective_address;
  278. uint8_t reserved_2[16];
  279. } tlb_error;
  280. } u;
  281. };
  282. typedef struct oppanel_line {
  283. /* XXX */
  284. } oppanel_line_t;
  285. /* API functions */
  286. int64_t opal_console_write(int64_t term_number, int64_t *length,
  287. const uint8_t *buffer);
  288. int64_t opal_console_read(int64_t term_number, int64_t *length,
  289. uint8_t *buffer);
  290. int64_t opal_console_write_buffer_space(int64_t term_number,
  291. int64_t *length);
  292. int64_t opal_rtc_read(uint32_t *year_month_day,
  293. uint64_t *hour_minute_second_millisecond);
  294. int64_t opal_rtc_write(uint32_t year_month_day,
  295. uint64_t hour_minute_second_millisecond);
  296. int64_t opal_cec_power_down(uint64_t request);
  297. int64_t opal_cec_reboot(void);
  298. int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
  299. int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
  300. int64_t opal_handle_interrupt(uint64_t isn, uint64_t *outstanding_event_mask);
  301. int64_t opal_poll_events(uint64_t *outstanding_event_mask);
  302. int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
  303. uint64_t tce_mem_size);
  304. int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
  305. uint64_t tce_mem_size);
  306. int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
  307. uint64_t offset, uint8_t *data);
  308. int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
  309. uint64_t offset, uint16_t *data);
  310. int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
  311. uint64_t offset, uint32_t *data);
  312. int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
  313. uint64_t offset, uint8_t data);
  314. int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
  315. uint64_t offset, uint16_t data);
  316. int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
  317. uint64_t offset, uint32_t data);
  318. int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
  319. int64_t opal_get_xive(uint32_t isn, uint16_t *server, uint8_t *priority);
  320. int64_t opal_register_exception_handler(uint64_t opal_exception,
  321. uint64_t handler_address,
  322. uint64_t glue_cache_line);
  323. int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
  324. uint8_t *freeze_state,
  325. uint16_t *pci_error_type,
  326. uint64_t *phb_status);
  327. int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
  328. uint64_t eeh_action_token);
  329. int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
  330. int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
  331. uint16_t window_num, uint16_t enable);
  332. int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
  333. uint16_t window_num,
  334. uint64_t starting_real_address,
  335. uint64_t starting_pci_address,
  336. uint16_t segment_size);
  337. int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
  338. uint16_t window_type, uint16_t window_num,
  339. uint16_t segment_num);
  340. int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
  341. uint64_t ivt_addr, uint64_t ivt_len,
  342. uint64_t reject_array_addr,
  343. uint64_t peltv_addr);
  344. int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
  345. uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
  346. uint8_t pe_action);
  347. int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
  348. uint8_t state);
  349. int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
  350. int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
  351. uint32_t state);
  352. int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
  353. uint8_t *p_bit, uint8_t *q_bit);
  354. int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
  355. uint8_t p_bit, uint8_t q_bit);
  356. int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
  357. uint32_t xive_num);
  358. int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
  359. int32_t *interrupt_source_number);
  360. int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
  361. uint8_t msi_range, uint32_t *msi_address,
  362. uint32_t *message_data);
  363. int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
  364. uint32_t xive_num, uint8_t msi_range,
  365. uint64_t *msi_address, uint32_t *message_data);
  366. int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
  367. int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
  368. int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
  369. int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
  370. uint16_t tce_levels, uint64_t tce_table_addr,
  371. uint64_t tce_table_size, uint64_t tce_page_size);
  372. int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
  373. uint16_t dma_window_number, uint64_t pci_start_addr,
  374. uint64_t pci_mem_size);
  375. int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
  376. /* Internal functions */
  377. extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
  378. extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
  379. extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
  380. extern void hvc_opal_init_early(void);
  381. /* Internal functions */
  382. extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
  383. int depth, void *data);
  384. extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
  385. extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
  386. extern void hvc_opal_init_early(void);
  387. struct rtc_time;
  388. extern int opal_set_rtc_time(struct rtc_time *tm);
  389. extern void opal_get_rtc_time(struct rtc_time *tm);
  390. extern unsigned long opal_get_boot_time(void);
  391. extern void opal_nvram_init(void);
  392. extern int opal_machine_check(struct pt_regs *regs);
  393. #endif /* __ASSEMBLY__ */
  394. #endif /* __OPAL_H */