mxser_new.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. #ifndef _MXSER_H
  2. #define _MXSER_H
  3. /*
  4. * Semi-public control interfaces
  5. */
  6. /*
  7. * MOXA ioctls
  8. */
  9. #define MOXA 0x400
  10. #define MOXA_GETDATACOUNT (MOXA + 23)
  11. #define MOXA_GET_CONF (MOXA + 35)
  12. #define MOXA_DIAGNOSE (MOXA + 50)
  13. #define MOXA_CHKPORTENABLE (MOXA + 60)
  14. #define MOXA_HighSpeedOn (MOXA + 61)
  15. #define MOXA_GET_MAJOR (MOXA + 63)
  16. #define MOXA_GET_CUMAJOR (MOXA + 64)
  17. #define MOXA_GETMSTATUS (MOXA + 65)
  18. #define MOXA_SET_OP_MODE (MOXA + 66)
  19. #define MOXA_GET_OP_MODE (MOXA + 67)
  20. #define RS232_MODE 0
  21. #define RS485_2WIRE_MODE 1
  22. #define RS422_MODE 2
  23. #define RS485_4WIRE_MODE 3
  24. #define OP_MODE_MASK 3
  25. #define MOXA_SDS_RSTICOUNTER (MOXA + 69)
  26. #define MOXA_ASPP_OQUEUE (MOXA + 70)
  27. #define MOXA_ASPP_SETBAUD (MOXA + 71)
  28. #define MOXA_ASPP_GETBAUD (MOXA + 72)
  29. #define MOXA_ASPP_MON (MOXA + 73)
  30. #define MOXA_ASPP_LSTATUS (MOXA + 74)
  31. #define MOXA_ASPP_MON_EXT (MOXA + 75)
  32. #define MOXA_SET_BAUD_METHOD (MOXA + 76)
  33. /* --------------------------------------------------- */
  34. #define NPPI_NOTIFY_PARITY 0x01
  35. #define NPPI_NOTIFY_FRAMING 0x02
  36. #define NPPI_NOTIFY_HW_OVERRUN 0x04
  37. #define NPPI_NOTIFY_SW_OVERRUN 0x08
  38. #define NPPI_NOTIFY_BREAK 0x10
  39. #define NPPI_NOTIFY_CTSHOLD 0x01 /* Tx hold by CTS low */
  40. #define NPPI_NOTIFY_DSRHOLD 0x02 /* Tx hold by DSR low */
  41. #define NPPI_NOTIFY_XOFFHOLD 0x08 /* Tx hold by Xoff received */
  42. #define NPPI_NOTIFY_XOFFXENT 0x10 /* Xoff Sent */
  43. /* follow just for Moxa Must chip define. */
  44. /* */
  45. /* when LCR register (offset 0x03) write following value, */
  46. /* the Must chip will enter enchance mode. And write value */
  47. /* on EFR (offset 0x02) bit 6,7 to change bank. */
  48. #define MOXA_MUST_ENTER_ENCHANCE 0xBF
  49. /* when enhance mode enable, access on general bank register */
  50. #define MOXA_MUST_GDL_REGISTER 0x07
  51. #define MOXA_MUST_GDL_MASK 0x7F
  52. #define MOXA_MUST_GDL_HAS_BAD_DATA 0x80
  53. #define MOXA_MUST_LSR_RERR 0x80 /* error in receive FIFO */
  54. /* enchance register bank select and enchance mode setting register */
  55. /* when LCR register equal to 0xBF */
  56. #define MOXA_MUST_EFR_REGISTER 0x02
  57. /* enchance mode enable */
  58. #define MOXA_MUST_EFR_EFRB_ENABLE 0x10
  59. /* enchance reister bank set 0, 1, 2 */
  60. #define MOXA_MUST_EFR_BANK0 0x00
  61. #define MOXA_MUST_EFR_BANK1 0x40
  62. #define MOXA_MUST_EFR_BANK2 0x80
  63. #define MOXA_MUST_EFR_BANK3 0xC0
  64. #define MOXA_MUST_EFR_BANK_MASK 0xC0
  65. /* set XON1 value register, when LCR=0xBF and change to bank0 */
  66. #define MOXA_MUST_XON1_REGISTER 0x04
  67. /* set XON2 value register, when LCR=0xBF and change to bank0 */
  68. #define MOXA_MUST_XON2_REGISTER 0x05
  69. /* set XOFF1 value register, when LCR=0xBF and change to bank0 */
  70. #define MOXA_MUST_XOFF1_REGISTER 0x06
  71. /* set XOFF2 value register, when LCR=0xBF and change to bank0 */
  72. #define MOXA_MUST_XOFF2_REGISTER 0x07
  73. #define MOXA_MUST_RBRTL_REGISTER 0x04
  74. #define MOXA_MUST_RBRTH_REGISTER 0x05
  75. #define MOXA_MUST_RBRTI_REGISTER 0x06
  76. #define MOXA_MUST_THRTL_REGISTER 0x07
  77. #define MOXA_MUST_ENUM_REGISTER 0x04
  78. #define MOXA_MUST_HWID_REGISTER 0x05
  79. #define MOXA_MUST_ECR_REGISTER 0x06
  80. #define MOXA_MUST_CSR_REGISTER 0x07
  81. /* good data mode enable */
  82. #define MOXA_MUST_FCR_GDA_MODE_ENABLE 0x20
  83. /* only good data put into RxFIFO */
  84. #define MOXA_MUST_FCR_GDA_ONLY_ENABLE 0x10
  85. /* enable CTS interrupt */
  86. #define MOXA_MUST_IER_ECTSI 0x80
  87. /* enable RTS interrupt */
  88. #define MOXA_MUST_IER_ERTSI 0x40
  89. /* enable Xon/Xoff interrupt */
  90. #define MOXA_MUST_IER_XINT 0x20
  91. /* enable GDA interrupt */
  92. #define MOXA_MUST_IER_EGDAI 0x10
  93. #define MOXA_MUST_RECV_ISR (UART_IER_RDI | MOXA_MUST_IER_EGDAI)
  94. /* GDA interrupt pending */
  95. #define MOXA_MUST_IIR_GDA 0x1C
  96. #define MOXA_MUST_IIR_RDA 0x04
  97. #define MOXA_MUST_IIR_RTO 0x0C
  98. #define MOXA_MUST_IIR_LSR 0x06
  99. /* recieved Xon/Xoff or specical interrupt pending */
  100. #define MOXA_MUST_IIR_XSC 0x10
  101. /* RTS/CTS change state interrupt pending */
  102. #define MOXA_MUST_IIR_RTSCTS 0x20
  103. #define MOXA_MUST_IIR_MASK 0x3E
  104. #define MOXA_MUST_MCR_XON_FLAG 0x40
  105. #define MOXA_MUST_MCR_XON_ANY 0x80
  106. #define MOXA_MUST_MCR_TX_XON 0x08
  107. /* software flow control on chip mask value */
  108. #define MOXA_MUST_EFR_SF_MASK 0x0F
  109. /* send Xon1/Xoff1 */
  110. #define MOXA_MUST_EFR_SF_TX1 0x08
  111. /* send Xon2/Xoff2 */
  112. #define MOXA_MUST_EFR_SF_TX2 0x04
  113. /* send Xon1,Xon2/Xoff1,Xoff2 */
  114. #define MOXA_MUST_EFR_SF_TX12 0x0C
  115. /* don't send Xon/Xoff */
  116. #define MOXA_MUST_EFR_SF_TX_NO 0x00
  117. /* Tx software flow control mask */
  118. #define MOXA_MUST_EFR_SF_TX_MASK 0x0C
  119. /* don't receive Xon/Xoff */
  120. #define MOXA_MUST_EFR_SF_RX_NO 0x00
  121. /* receive Xon1/Xoff1 */
  122. #define MOXA_MUST_EFR_SF_RX1 0x02
  123. /* receive Xon2/Xoff2 */
  124. #define MOXA_MUST_EFR_SF_RX2 0x01
  125. /* receive Xon1,Xon2/Xoff1,Xoff2 */
  126. #define MOXA_MUST_EFR_SF_RX12 0x03
  127. /* Rx software flow control mask */
  128. #define MOXA_MUST_EFR_SF_RX_MASK 0x03
  129. #define ENABLE_MOXA_MUST_ENCHANCE_MODE(baseio) do { \
  130. u8 __oldlcr, __efr; \
  131. __oldlcr = inb((baseio)+UART_LCR); \
  132. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  133. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  134. __efr |= MOXA_MUST_EFR_EFRB_ENABLE; \
  135. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  136. outb(__oldlcr, (baseio)+UART_LCR); \
  137. } while (0)
  138. #define DISABLE_MOXA_MUST_ENCHANCE_MODE(baseio) do { \
  139. u8 __oldlcr, __efr; \
  140. __oldlcr = inb((baseio)+UART_LCR); \
  141. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  142. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  143. __efr &= ~MOXA_MUST_EFR_EFRB_ENABLE; \
  144. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  145. outb(__oldlcr, (baseio)+UART_LCR); \
  146. } while (0)
  147. #define SET_MOXA_MUST_XON1_VALUE(baseio, Value) do { \
  148. u8 __oldlcr, __efr; \
  149. __oldlcr = inb((baseio)+UART_LCR); \
  150. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  151. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  152. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  153. __efr |= MOXA_MUST_EFR_BANK0; \
  154. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  155. outb((u8)(Value), (baseio)+MOXA_MUST_XON1_REGISTER); \
  156. outb(__oldlcr, (baseio)+UART_LCR); \
  157. } while (0)
  158. #define SET_MOXA_MUST_XOFF1_VALUE(baseio, Value) do { \
  159. u8 __oldlcr, __efr; \
  160. __oldlcr = inb((baseio)+UART_LCR); \
  161. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  162. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  163. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  164. __efr |= MOXA_MUST_EFR_BANK0; \
  165. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  166. outb((u8)(Value), (baseio)+MOXA_MUST_XOFF1_REGISTER); \
  167. outb(__oldlcr, (baseio)+UART_LCR); \
  168. } while (0)
  169. #define SET_MOXA_MUST_FIFO_VALUE(info) do { \
  170. u8 __oldlcr, __efr; \
  171. __oldlcr = inb((info)->ioaddr+UART_LCR); \
  172. outb(MOXA_MUST_ENTER_ENCHANCE, (info)->ioaddr+UART_LCR);\
  173. __efr = inb((info)->ioaddr+MOXA_MUST_EFR_REGISTER); \
  174. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  175. __efr |= MOXA_MUST_EFR_BANK1; \
  176. outb(__efr, (info)->ioaddr+MOXA_MUST_EFR_REGISTER); \
  177. outb((u8)((info)->rx_high_water), (info)->ioaddr+ \
  178. MOXA_MUST_RBRTH_REGISTER); \
  179. outb((u8)((info)->rx_trigger), (info)->ioaddr+ \
  180. MOXA_MUST_RBRTI_REGISTER); \
  181. outb((u8)((info)->rx_low_water), (info)->ioaddr+ \
  182. MOXA_MUST_RBRTL_REGISTER); \
  183. outb(__oldlcr, (info)->ioaddr+UART_LCR); \
  184. } while (0)
  185. #define GET_MOXA_MUST_HARDWARE_ID(baseio, pId) do { \
  186. u8 __oldlcr, __efr; \
  187. __oldlcr = inb((baseio)+UART_LCR); \
  188. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  189. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  190. __efr &= ~MOXA_MUST_EFR_BANK_MASK; \
  191. __efr |= MOXA_MUST_EFR_BANK2; \
  192. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  193. *pId = inb((baseio)+MOXA_MUST_HWID_REGISTER); \
  194. outb(__oldlcr, (baseio)+UART_LCR); \
  195. } while (0)
  196. #define SET_MOXA_MUST_NO_SOFTWARE_FLOW_CONTROL(baseio) do { \
  197. u8 __oldlcr, __efr; \
  198. __oldlcr = inb((baseio)+UART_LCR); \
  199. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  200. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  201. __efr &= ~MOXA_MUST_EFR_SF_MASK; \
  202. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  203. outb(__oldlcr, (baseio)+UART_LCR); \
  204. } while (0)
  205. #define ENABLE_MOXA_MUST_TX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  206. u8 __oldlcr, __efr; \
  207. __oldlcr = inb((baseio)+UART_LCR); \
  208. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  209. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  210. __efr &= ~MOXA_MUST_EFR_SF_TX_MASK; \
  211. __efr |= MOXA_MUST_EFR_SF_TX1; \
  212. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  213. outb(__oldlcr, (baseio)+UART_LCR); \
  214. } while (0)
  215. #define DISABLE_MOXA_MUST_TX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  216. u8 __oldlcr, __efr; \
  217. __oldlcr = inb((baseio)+UART_LCR); \
  218. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  219. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  220. __efr &= ~MOXA_MUST_EFR_SF_TX_MASK; \
  221. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  222. outb(__oldlcr, (baseio)+UART_LCR); \
  223. } while (0)
  224. #define ENABLE_MOXA_MUST_RX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  225. u8 __oldlcr, __efr; \
  226. __oldlcr = inb((baseio)+UART_LCR); \
  227. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  228. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  229. __efr &= ~MOXA_MUST_EFR_SF_RX_MASK; \
  230. __efr |= MOXA_MUST_EFR_SF_RX1; \
  231. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  232. outb(__oldlcr, (baseio)+UART_LCR); \
  233. } while (0)
  234. #define DISABLE_MOXA_MUST_RX_SOFTWARE_FLOW_CONTROL(baseio) do { \
  235. u8 __oldlcr, __efr; \
  236. __oldlcr = inb((baseio)+UART_LCR); \
  237. outb(MOXA_MUST_ENTER_ENCHANCE, (baseio)+UART_LCR); \
  238. __efr = inb((baseio)+MOXA_MUST_EFR_REGISTER); \
  239. __efr &= ~MOXA_MUST_EFR_SF_RX_MASK; \
  240. outb(__efr, (baseio)+MOXA_MUST_EFR_REGISTER); \
  241. outb(__oldlcr, (baseio)+UART_LCR); \
  242. } while (0)
  243. #endif