imx51.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. gpio0 = &gpio1;
  20. gpio1 = &gpio2;
  21. gpio2 = &gpio3;
  22. gpio3 = &gpio4;
  23. };
  24. tzic: tz-interrupt-controller@e0000000 {
  25. compatible = "fsl,imx51-tzic", "fsl,tzic";
  26. interrupt-controller;
  27. #interrupt-cells = <1>;
  28. reg = <0xe0000000 0x4000>;
  29. };
  30. clocks {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. ckil {
  34. compatible = "fsl,imx-ckil", "fixed-clock";
  35. clock-frequency = <32768>;
  36. };
  37. ckih1 {
  38. compatible = "fsl,imx-ckih1", "fixed-clock";
  39. clock-frequency = <22579200>;
  40. };
  41. ckih2 {
  42. compatible = "fsl,imx-ckih2", "fixed-clock";
  43. clock-frequency = <0>;
  44. };
  45. osc {
  46. compatible = "fsl,imx-osc", "fixed-clock";
  47. clock-frequency = <24000000>;
  48. };
  49. };
  50. soc {
  51. #address-cells = <1>;
  52. #size-cells = <1>;
  53. compatible = "simple-bus";
  54. interrupt-parent = <&tzic>;
  55. ranges;
  56. ipu: ipu@40000000 {
  57. #crtc-cells = <1>;
  58. compatible = "fsl,imx51-ipu";
  59. reg = <0x40000000 0x20000000>;
  60. interrupts = <11 10>;
  61. };
  62. aips@70000000 { /* AIPS1 */
  63. compatible = "fsl,aips-bus", "simple-bus";
  64. #address-cells = <1>;
  65. #size-cells = <1>;
  66. reg = <0x70000000 0x10000000>;
  67. ranges;
  68. spba@70000000 {
  69. compatible = "fsl,spba-bus", "simple-bus";
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. reg = <0x70000000 0x40000>;
  73. ranges;
  74. esdhc1: esdhc@70004000 {
  75. compatible = "fsl,imx51-esdhc";
  76. reg = <0x70004000 0x4000>;
  77. interrupts = <1>;
  78. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  79. clock-names = "ipg", "ahb", "per";
  80. status = "disabled";
  81. };
  82. esdhc2: esdhc@70008000 {
  83. compatible = "fsl,imx51-esdhc";
  84. reg = <0x70008000 0x4000>;
  85. interrupts = <2>;
  86. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  87. clock-names = "ipg", "ahb", "per";
  88. bus-width = <4>;
  89. status = "disabled";
  90. };
  91. uart3: serial@7000c000 {
  92. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  93. reg = <0x7000c000 0x4000>;
  94. interrupts = <33>;
  95. clocks = <&clks 32>, <&clks 33>;
  96. clock-names = "ipg", "per";
  97. status = "disabled";
  98. };
  99. ecspi1: ecspi@70010000 {
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. compatible = "fsl,imx51-ecspi";
  103. reg = <0x70010000 0x4000>;
  104. interrupts = <36>;
  105. clocks = <&clks 51>, <&clks 52>;
  106. clock-names = "ipg", "per";
  107. status = "disabled";
  108. };
  109. ssi2: ssi@70014000 {
  110. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  111. reg = <0x70014000 0x4000>;
  112. interrupts = <30>;
  113. clocks = <&clks 49>;
  114. fsl,fifo-depth = <15>;
  115. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  116. status = "disabled";
  117. };
  118. esdhc3: esdhc@70020000 {
  119. compatible = "fsl,imx51-esdhc";
  120. reg = <0x70020000 0x4000>;
  121. interrupts = <3>;
  122. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  123. clock-names = "ipg", "ahb", "per";
  124. bus-width = <4>;
  125. status = "disabled";
  126. };
  127. esdhc4: esdhc@70024000 {
  128. compatible = "fsl,imx51-esdhc";
  129. reg = <0x70024000 0x4000>;
  130. interrupts = <4>;
  131. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  132. clock-names = "ipg", "ahb", "per";
  133. bus-width = <4>;
  134. status = "disabled";
  135. };
  136. };
  137. usbotg: usb@73f80000 {
  138. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  139. reg = <0x73f80000 0x0200>;
  140. interrupts = <18>;
  141. status = "disabled";
  142. };
  143. usbh1: usb@73f80200 {
  144. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  145. reg = <0x73f80200 0x0200>;
  146. interrupts = <14>;
  147. status = "disabled";
  148. };
  149. usbh2: usb@73f80400 {
  150. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  151. reg = <0x73f80400 0x0200>;
  152. interrupts = <16>;
  153. status = "disabled";
  154. };
  155. usbh3: usb@73f80600 {
  156. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  157. reg = <0x73f80600 0x0200>;
  158. interrupts = <17>;
  159. status = "disabled";
  160. };
  161. gpio1: gpio@73f84000 {
  162. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  163. reg = <0x73f84000 0x4000>;
  164. interrupts = <50 51>;
  165. gpio-controller;
  166. #gpio-cells = <2>;
  167. interrupt-controller;
  168. #interrupt-cells = <2>;
  169. };
  170. gpio2: gpio@73f88000 {
  171. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  172. reg = <0x73f88000 0x4000>;
  173. interrupts = <52 53>;
  174. gpio-controller;
  175. #gpio-cells = <2>;
  176. interrupt-controller;
  177. #interrupt-cells = <2>;
  178. };
  179. gpio3: gpio@73f8c000 {
  180. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  181. reg = <0x73f8c000 0x4000>;
  182. interrupts = <54 55>;
  183. gpio-controller;
  184. #gpio-cells = <2>;
  185. interrupt-controller;
  186. #interrupt-cells = <2>;
  187. };
  188. gpio4: gpio@73f90000 {
  189. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  190. reg = <0x73f90000 0x4000>;
  191. interrupts = <56 57>;
  192. gpio-controller;
  193. #gpio-cells = <2>;
  194. interrupt-controller;
  195. #interrupt-cells = <2>;
  196. };
  197. kpp: kpp@73f94000 {
  198. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  199. reg = <0x73f94000 0x4000>;
  200. interrupts = <60>;
  201. clocks = <&clks 0>;
  202. status = "disabled";
  203. };
  204. wdog1: wdog@73f98000 {
  205. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  206. reg = <0x73f98000 0x4000>;
  207. interrupts = <58>;
  208. clocks = <&clks 0>;
  209. };
  210. wdog2: wdog@73f9c000 {
  211. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  212. reg = <0x73f9c000 0x4000>;
  213. interrupts = <59>;
  214. clocks = <&clks 0>;
  215. status = "disabled";
  216. };
  217. gpt: timer@73fa0000 {
  218. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  219. reg = <0x73fa0000 0x4000>;
  220. interrupts = <39>;
  221. clocks = <&clks 36>, <&clks 41>;
  222. clock-names = "ipg", "per";
  223. };
  224. iomuxc: iomuxc@73fa8000 {
  225. compatible = "fsl,imx51-iomuxc";
  226. reg = <0x73fa8000 0x4000>;
  227. audmux {
  228. pinctrl_audmux_1: audmuxgrp-1 {
  229. fsl,pins = <
  230. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  231. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  232. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  233. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  234. >;
  235. };
  236. };
  237. fec {
  238. pinctrl_fec_1: fecgrp-1 {
  239. fsl,pins = <
  240. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  241. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  242. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  243. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  244. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  245. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  246. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  247. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  248. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  249. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  250. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  251. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  252. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  253. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  254. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  255. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  256. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  257. >;
  258. };
  259. pinctrl_fec_2: fecgrp-2 {
  260. fsl,pins = <
  261. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  262. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  263. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  264. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  265. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  266. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  267. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  268. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  269. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  270. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  271. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  272. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  273. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  274. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  275. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  276. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  277. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  278. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  279. >;
  280. };
  281. };
  282. ecspi1 {
  283. pinctrl_ecspi1_1: ecspi1grp-1 {
  284. fsl,pins = <
  285. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  286. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  287. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  288. >;
  289. };
  290. };
  291. ecspi2 {
  292. pinctrl_ecspi2_1: ecspi2grp-1 {
  293. fsl,pins = <
  294. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  295. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  296. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  297. >;
  298. };
  299. };
  300. esdhc1 {
  301. pinctrl_esdhc1_1: esdhc1grp-1 {
  302. fsl,pins = <
  303. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  304. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  305. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  306. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  307. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  308. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  309. >;
  310. };
  311. };
  312. esdhc2 {
  313. pinctrl_esdhc2_1: esdhc2grp-1 {
  314. fsl,pins = <
  315. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  316. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  317. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  318. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  319. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  320. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  321. >;
  322. };
  323. };
  324. i2c2 {
  325. pinctrl_i2c2_1: i2c2grp-1 {
  326. fsl,pins = <
  327. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  328. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  329. >;
  330. };
  331. pinctrl_i2c2_2: i2c2grp-2 {
  332. fsl,pins = <
  333. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  334. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  335. >;
  336. };
  337. };
  338. ipu_disp1 {
  339. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  340. fsl,pins = <
  341. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  342. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  343. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  344. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  345. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  346. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  347. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  348. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  349. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  350. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  351. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  352. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  353. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  354. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  355. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  356. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  357. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  358. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  359. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  360. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  361. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  362. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  363. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  364. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  365. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  366. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  367. >;
  368. };
  369. };
  370. ipu_disp2 {
  371. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  372. fsl,pins = <
  373. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  374. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  375. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  376. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  377. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  378. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  379. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  380. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  381. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  382. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  383. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  384. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  385. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  386. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  387. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  388. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  389. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  390. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  391. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5
  392. MX51_PAD_DI_GP4__DI2_PIN15 0x5
  393. >;
  394. };
  395. };
  396. uart1 {
  397. pinctrl_uart1_1: uart1grp-1 {
  398. fsl,pins = <
  399. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  400. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  401. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  402. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  403. >;
  404. };
  405. };
  406. uart2 {
  407. pinctrl_uart2_1: uart2grp-1 {
  408. fsl,pins = <
  409. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  410. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  411. >;
  412. };
  413. };
  414. uart3 {
  415. pinctrl_uart3_1: uart3grp-1 {
  416. fsl,pins = <
  417. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  418. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  419. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  420. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  421. >;
  422. };
  423. pinctrl_uart3_2: uart3grp-2 {
  424. fsl,pins = <
  425. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  426. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  427. >;
  428. };
  429. };
  430. kpp {
  431. pinctrl_kpp_1: kppgrp-1 {
  432. fsl,pins = <
  433. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  434. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  435. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  436. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  437. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  438. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  439. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  440. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  441. >;
  442. };
  443. };
  444. };
  445. pwm1: pwm@73fb4000 {
  446. #pwm-cells = <2>;
  447. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  448. reg = <0x73fb4000 0x4000>;
  449. clocks = <&clks 37>, <&clks 38>;
  450. clock-names = "ipg", "per";
  451. interrupts = <61>;
  452. };
  453. pwm2: pwm@73fb8000 {
  454. #pwm-cells = <2>;
  455. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  456. reg = <0x73fb8000 0x4000>;
  457. clocks = <&clks 39>, <&clks 40>;
  458. clock-names = "ipg", "per";
  459. interrupts = <94>;
  460. };
  461. uart1: serial@73fbc000 {
  462. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  463. reg = <0x73fbc000 0x4000>;
  464. interrupts = <31>;
  465. clocks = <&clks 28>, <&clks 29>;
  466. clock-names = "ipg", "per";
  467. status = "disabled";
  468. };
  469. uart2: serial@73fc0000 {
  470. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  471. reg = <0x73fc0000 0x4000>;
  472. interrupts = <32>;
  473. clocks = <&clks 30>, <&clks 31>;
  474. clock-names = "ipg", "per";
  475. status = "disabled";
  476. };
  477. clks: ccm@73fd4000{
  478. compatible = "fsl,imx51-ccm";
  479. reg = <0x73fd4000 0x4000>;
  480. interrupts = <0 71 0x04 0 72 0x04>;
  481. #clock-cells = <1>;
  482. };
  483. };
  484. aips@80000000 { /* AIPS2 */
  485. compatible = "fsl,aips-bus", "simple-bus";
  486. #address-cells = <1>;
  487. #size-cells = <1>;
  488. reg = <0x80000000 0x10000000>;
  489. ranges;
  490. ecspi2: ecspi@83fac000 {
  491. #address-cells = <1>;
  492. #size-cells = <0>;
  493. compatible = "fsl,imx51-ecspi";
  494. reg = <0x83fac000 0x4000>;
  495. interrupts = <37>;
  496. clocks = <&clks 53>, <&clks 54>;
  497. clock-names = "ipg", "per";
  498. status = "disabled";
  499. };
  500. sdma: sdma@83fb0000 {
  501. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  502. reg = <0x83fb0000 0x4000>;
  503. interrupts = <6>;
  504. clocks = <&clks 56>, <&clks 56>;
  505. clock-names = "ipg", "ahb";
  506. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  507. };
  508. cspi: cspi@83fc0000 {
  509. #address-cells = <1>;
  510. #size-cells = <0>;
  511. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  512. reg = <0x83fc0000 0x4000>;
  513. interrupts = <38>;
  514. clocks = <&clks 55>, <&clks 0>;
  515. clock-names = "ipg", "per";
  516. status = "disabled";
  517. };
  518. i2c2: i2c@83fc4000 {
  519. #address-cells = <1>;
  520. #size-cells = <0>;
  521. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  522. reg = <0x83fc4000 0x4000>;
  523. interrupts = <63>;
  524. clocks = <&clks 35>;
  525. status = "disabled";
  526. };
  527. i2c1: i2c@83fc8000 {
  528. #address-cells = <1>;
  529. #size-cells = <0>;
  530. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  531. reg = <0x83fc8000 0x4000>;
  532. interrupts = <62>;
  533. clocks = <&clks 34>;
  534. status = "disabled";
  535. };
  536. ssi1: ssi@83fcc000 {
  537. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  538. reg = <0x83fcc000 0x4000>;
  539. interrupts = <29>;
  540. clocks = <&clks 48>;
  541. fsl,fifo-depth = <15>;
  542. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  543. status = "disabled";
  544. };
  545. audmux: audmux@83fd0000 {
  546. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  547. reg = <0x83fd0000 0x4000>;
  548. status = "disabled";
  549. };
  550. nfc: nand@83fdb000 {
  551. compatible = "fsl,imx51-nand";
  552. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  553. interrupts = <8>;
  554. clocks = <&clks 60>;
  555. status = "disabled";
  556. };
  557. ssi3: ssi@83fe8000 {
  558. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  559. reg = <0x83fe8000 0x4000>;
  560. interrupts = <96>;
  561. clocks = <&clks 50>;
  562. fsl,fifo-depth = <15>;
  563. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  564. status = "disabled";
  565. };
  566. fec: ethernet@83fec000 {
  567. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  568. reg = <0x83fec000 0x4000>;
  569. interrupts = <87>;
  570. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  571. clock-names = "ipg", "ahb", "ptp";
  572. status = "disabled";
  573. };
  574. };
  575. };
  576. };