i915_dma.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  42. int i;
  43. for (i = 0; i < 10000; i++) {
  44. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  45. ring->space = ring->head - (ring->tail + 8);
  46. if (ring->space < 0)
  47. ring->space += ring->Size;
  48. if (ring->space >= n)
  49. return 0;
  50. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  51. if (ring->head != last_head)
  52. i = 0;
  53. last_head = ring->head;
  54. }
  55. return -EBUSY;
  56. }
  57. void i915_kernel_lost_context(struct drm_device * dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  61. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  62. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  63. ring->space = ring->head - (ring->tail + 8);
  64. if (ring->space < 0)
  65. ring->space += ring->Size;
  66. if (ring->head == ring->tail)
  67. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  68. }
  69. static int i915_dma_cleanup(struct drm_device * dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. /* Make sure interrupts are disabled here because the uninstall ioctl
  73. * may not have been called from userspace and after dev_private
  74. * is freed, it's too late.
  75. */
  76. if (dev->irq_enabled)
  77. drm_irq_uninstall(dev);
  78. if (dev_priv->ring.virtual_start) {
  79. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  80. dev_priv->ring.virtual_start = 0;
  81. dev_priv->ring.map.handle = 0;
  82. dev_priv->ring.map.size = 0;
  83. }
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. dev_priv->status_page_dmah = NULL;
  87. /* Need to rewrite hardware status page */
  88. I915_WRITE(HWS_PGA, 0x1ffff000);
  89. }
  90. if (dev_priv->status_gfx_addr) {
  91. dev_priv->status_gfx_addr = 0;
  92. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  93. I915_WRITE(HWS_PGA, 0x1ffff000);
  94. }
  95. return 0;
  96. }
  97. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  98. {
  99. drm_i915_private_t *dev_priv = dev->dev_private;
  100. dev_priv->sarea = drm_getsarea(dev);
  101. if (!dev_priv->sarea) {
  102. DRM_ERROR("can not find sarea!\n");
  103. i915_dma_cleanup(dev);
  104. return -EINVAL;
  105. }
  106. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  107. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  108. dev_priv->ring.Start = init->ring_start;
  109. dev_priv->ring.End = init->ring_end;
  110. dev_priv->ring.Size = init->ring_size;
  111. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  112. dev_priv->ring.map.offset = init->ring_start;
  113. dev_priv->ring.map.size = init->ring_size;
  114. dev_priv->ring.map.type = 0;
  115. dev_priv->ring.map.flags = 0;
  116. dev_priv->ring.map.mtrr = 0;
  117. drm_core_ioremap(&dev_priv->ring.map, dev);
  118. if (dev_priv->ring.map.handle == NULL) {
  119. i915_dma_cleanup(dev);
  120. DRM_ERROR("can not ioremap virtual address for"
  121. " ring buffer\n");
  122. return -ENOMEM;
  123. }
  124. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  125. dev_priv->cpp = init->cpp;
  126. dev_priv->back_offset = init->back_offset;
  127. dev_priv->front_offset = init->front_offset;
  128. dev_priv->current_page = 0;
  129. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  130. /* Allow hardware batchbuffers unless told otherwise.
  131. */
  132. dev_priv->allow_batchbuffer = 1;
  133. /* Program Hardware Status Page */
  134. if (!I915_NEED_GFX_HWS(dev)) {
  135. dev_priv->status_page_dmah =
  136. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  137. if (!dev_priv->status_page_dmah) {
  138. i915_dma_cleanup(dev);
  139. DRM_ERROR("Can not allocate hardware status page\n");
  140. return -ENOMEM;
  141. }
  142. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  143. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  144. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  145. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  146. }
  147. DRM_DEBUG("Enabled hardware status page\n");
  148. return 0;
  149. }
  150. static int i915_dma_resume(struct drm_device * dev)
  151. {
  152. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  153. DRM_DEBUG("%s\n", __func__);
  154. if (!dev_priv->sarea) {
  155. DRM_ERROR("can not find sarea!\n");
  156. return -EINVAL;
  157. }
  158. if (dev_priv->ring.map.handle == NULL) {
  159. DRM_ERROR("can not ioremap virtual address for"
  160. " ring buffer\n");
  161. return -ENOMEM;
  162. }
  163. /* Program Hardware Status Page */
  164. if (!dev_priv->hw_status_page) {
  165. DRM_ERROR("Can not find hardware status page\n");
  166. return -EINVAL;
  167. }
  168. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  169. if (dev_priv->status_gfx_addr != 0)
  170. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  171. else
  172. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  173. DRM_DEBUG("Enabled hardware status page\n");
  174. return 0;
  175. }
  176. static int i915_dma_init(struct drm_device *dev, void *data,
  177. struct drm_file *file_priv)
  178. {
  179. drm_i915_init_t *init = data;
  180. int retcode = 0;
  181. switch (init->func) {
  182. case I915_INIT_DMA:
  183. retcode = i915_initialize(dev, init);
  184. break;
  185. case I915_CLEANUP_DMA:
  186. retcode = i915_dma_cleanup(dev);
  187. break;
  188. case I915_RESUME_DMA:
  189. retcode = i915_dma_resume(dev);
  190. break;
  191. default:
  192. retcode = -EINVAL;
  193. break;
  194. }
  195. return retcode;
  196. }
  197. /* Implement basically the same security restrictions as hardware does
  198. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  199. *
  200. * Most of the calculations below involve calculating the size of a
  201. * particular instruction. It's important to get the size right as
  202. * that tells us where the next instruction to check is. Any illegal
  203. * instruction detected will be given a size of zero, which is a
  204. * signal to abort the rest of the buffer.
  205. */
  206. static int do_validate_cmd(int cmd)
  207. {
  208. switch (((cmd >> 29) & 0x7)) {
  209. case 0x0:
  210. switch ((cmd >> 23) & 0x3f) {
  211. case 0x0:
  212. return 1; /* MI_NOOP */
  213. case 0x4:
  214. return 1; /* MI_FLUSH */
  215. default:
  216. return 0; /* disallow everything else */
  217. }
  218. break;
  219. case 0x1:
  220. return 0; /* reserved */
  221. case 0x2:
  222. return (cmd & 0xff) + 2; /* 2d commands */
  223. case 0x3:
  224. if (((cmd >> 24) & 0x1f) <= 0x18)
  225. return 1;
  226. switch ((cmd >> 24) & 0x1f) {
  227. case 0x1c:
  228. return 1;
  229. case 0x1d:
  230. switch ((cmd >> 16) & 0xff) {
  231. case 0x3:
  232. return (cmd & 0x1f) + 2;
  233. case 0x4:
  234. return (cmd & 0xf) + 2;
  235. default:
  236. return (cmd & 0xffff) + 2;
  237. }
  238. case 0x1e:
  239. if (cmd & (1 << 23))
  240. return (cmd & 0xffff) + 1;
  241. else
  242. return 1;
  243. case 0x1f:
  244. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  245. return (cmd & 0x1ffff) + 2;
  246. else if (cmd & (1 << 17)) /* indirect random */
  247. if ((cmd & 0xffff) == 0)
  248. return 0; /* unknown length, too hard */
  249. else
  250. return (((cmd & 0xffff) + 1) / 2) + 1;
  251. else
  252. return 2; /* indirect sequential */
  253. default:
  254. return 0;
  255. }
  256. default:
  257. return 0;
  258. }
  259. return 0;
  260. }
  261. static int validate_cmd(int cmd)
  262. {
  263. int ret = do_validate_cmd(cmd);
  264. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  265. return ret;
  266. }
  267. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  268. {
  269. drm_i915_private_t *dev_priv = dev->dev_private;
  270. int i;
  271. RING_LOCALS;
  272. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  273. return -EINVAL;
  274. BEGIN_LP_RING((dwords+1)&~1);
  275. for (i = 0; i < dwords;) {
  276. int cmd, sz;
  277. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  278. return -EINVAL;
  279. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  280. return -EINVAL;
  281. OUT_RING(cmd);
  282. while (++i, --sz) {
  283. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  284. sizeof(cmd))) {
  285. return -EINVAL;
  286. }
  287. OUT_RING(cmd);
  288. }
  289. }
  290. if (dwords & 1)
  291. OUT_RING(0);
  292. ADVANCE_LP_RING();
  293. return 0;
  294. }
  295. static int i915_emit_box(struct drm_device * dev,
  296. struct drm_clip_rect __user * boxes,
  297. int i, int DR1, int DR4)
  298. {
  299. drm_i915_private_t *dev_priv = dev->dev_private;
  300. struct drm_clip_rect box;
  301. RING_LOCALS;
  302. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  303. return -EFAULT;
  304. }
  305. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  306. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  307. box.x1, box.y1, box.x2, box.y2);
  308. return -EINVAL;
  309. }
  310. if (IS_I965G(dev)) {
  311. BEGIN_LP_RING(4);
  312. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  313. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  314. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  315. OUT_RING(DR4);
  316. ADVANCE_LP_RING();
  317. } else {
  318. BEGIN_LP_RING(6);
  319. OUT_RING(GFX_OP_DRAWRECT_INFO);
  320. OUT_RING(DR1);
  321. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  322. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  323. OUT_RING(DR4);
  324. OUT_RING(0);
  325. ADVANCE_LP_RING();
  326. }
  327. return 0;
  328. }
  329. /* XXX: Emitting the counter should really be moved to part of the IRQ
  330. * emit. For now, do it in both places:
  331. */
  332. static void i915_emit_breadcrumb(struct drm_device *dev)
  333. {
  334. drm_i915_private_t *dev_priv = dev->dev_private;
  335. RING_LOCALS;
  336. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  337. if (dev_priv->counter > 0x7FFFFFFFUL)
  338. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  339. BEGIN_LP_RING(4);
  340. OUT_RING(MI_STORE_DWORD_INDEX);
  341. OUT_RING(5 << MI_STORE_DWORD_INDEX_SHIFT);
  342. OUT_RING(dev_priv->counter);
  343. OUT_RING(0);
  344. ADVANCE_LP_RING();
  345. }
  346. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  347. drm_i915_cmdbuffer_t * cmd)
  348. {
  349. int nbox = cmd->num_cliprects;
  350. int i = 0, count, ret;
  351. if (cmd->sz & 0x3) {
  352. DRM_ERROR("alignment");
  353. return -EINVAL;
  354. }
  355. i915_kernel_lost_context(dev);
  356. count = nbox ? nbox : 1;
  357. for (i = 0; i < count; i++) {
  358. if (i < nbox) {
  359. ret = i915_emit_box(dev, cmd->cliprects, i,
  360. cmd->DR1, cmd->DR4);
  361. if (ret)
  362. return ret;
  363. }
  364. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  365. if (ret)
  366. return ret;
  367. }
  368. i915_emit_breadcrumb(dev);
  369. return 0;
  370. }
  371. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  372. drm_i915_batchbuffer_t * batch)
  373. {
  374. drm_i915_private_t *dev_priv = dev->dev_private;
  375. struct drm_clip_rect __user *boxes = batch->cliprects;
  376. int nbox = batch->num_cliprects;
  377. int i = 0, count;
  378. RING_LOCALS;
  379. if ((batch->start | batch->used) & 0x7) {
  380. DRM_ERROR("alignment");
  381. return -EINVAL;
  382. }
  383. i915_kernel_lost_context(dev);
  384. count = nbox ? nbox : 1;
  385. for (i = 0; i < count; i++) {
  386. if (i < nbox) {
  387. int ret = i915_emit_box(dev, boxes, i,
  388. batch->DR1, batch->DR4);
  389. if (ret)
  390. return ret;
  391. }
  392. if (!IS_I830(dev) && !IS_845G(dev)) {
  393. BEGIN_LP_RING(2);
  394. if (IS_I965G(dev)) {
  395. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  396. OUT_RING(batch->start);
  397. } else {
  398. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  399. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  400. }
  401. ADVANCE_LP_RING();
  402. } else {
  403. BEGIN_LP_RING(4);
  404. OUT_RING(MI_BATCH_BUFFER);
  405. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  406. OUT_RING(batch->start + batch->used - 4);
  407. OUT_RING(0);
  408. ADVANCE_LP_RING();
  409. }
  410. }
  411. i915_emit_breadcrumb(dev);
  412. return 0;
  413. }
  414. static int i915_dispatch_flip(struct drm_device * dev)
  415. {
  416. drm_i915_private_t *dev_priv = dev->dev_private;
  417. RING_LOCALS;
  418. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  419. __func__,
  420. dev_priv->current_page,
  421. dev_priv->sarea_priv->pf_current_page);
  422. i915_kernel_lost_context(dev);
  423. BEGIN_LP_RING(2);
  424. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  425. OUT_RING(0);
  426. ADVANCE_LP_RING();
  427. BEGIN_LP_RING(6);
  428. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  429. OUT_RING(0);
  430. if (dev_priv->current_page == 0) {
  431. OUT_RING(dev_priv->back_offset);
  432. dev_priv->current_page = 1;
  433. } else {
  434. OUT_RING(dev_priv->front_offset);
  435. dev_priv->current_page = 0;
  436. }
  437. OUT_RING(0);
  438. ADVANCE_LP_RING();
  439. BEGIN_LP_RING(2);
  440. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  441. OUT_RING(0);
  442. ADVANCE_LP_RING();
  443. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  444. BEGIN_LP_RING(4);
  445. OUT_RING(MI_STORE_DWORD_INDEX);
  446. OUT_RING(5 << MI_STORE_DWORD_INDEX_SHIFT);
  447. OUT_RING(dev_priv->counter);
  448. OUT_RING(0);
  449. ADVANCE_LP_RING();
  450. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  451. return 0;
  452. }
  453. static int i915_quiescent(struct drm_device * dev)
  454. {
  455. drm_i915_private_t *dev_priv = dev->dev_private;
  456. i915_kernel_lost_context(dev);
  457. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  458. }
  459. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  460. struct drm_file *file_priv)
  461. {
  462. LOCK_TEST_WITH_RETURN(dev, file_priv);
  463. return i915_quiescent(dev);
  464. }
  465. static int i915_batchbuffer(struct drm_device *dev, void *data,
  466. struct drm_file *file_priv)
  467. {
  468. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  469. u32 *hw_status = dev_priv->hw_status_page;
  470. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  471. dev_priv->sarea_priv;
  472. drm_i915_batchbuffer_t *batch = data;
  473. int ret;
  474. if (!dev_priv->allow_batchbuffer) {
  475. DRM_ERROR("Batchbuffer ioctl disabled\n");
  476. return -EINVAL;
  477. }
  478. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  479. batch->start, batch->used, batch->num_cliprects);
  480. LOCK_TEST_WITH_RETURN(dev, file_priv);
  481. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  482. batch->num_cliprects *
  483. sizeof(struct drm_clip_rect)))
  484. return -EFAULT;
  485. ret = i915_dispatch_batchbuffer(dev, batch);
  486. sarea_priv->last_dispatch = (int)hw_status[5];
  487. return ret;
  488. }
  489. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  490. struct drm_file *file_priv)
  491. {
  492. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  493. u32 *hw_status = dev_priv->hw_status_page;
  494. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  495. dev_priv->sarea_priv;
  496. drm_i915_cmdbuffer_t *cmdbuf = data;
  497. int ret;
  498. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  499. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  500. LOCK_TEST_WITH_RETURN(dev, file_priv);
  501. if (cmdbuf->num_cliprects &&
  502. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  503. cmdbuf->num_cliprects *
  504. sizeof(struct drm_clip_rect))) {
  505. DRM_ERROR("Fault accessing cliprects\n");
  506. return -EFAULT;
  507. }
  508. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  509. if (ret) {
  510. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  511. return ret;
  512. }
  513. sarea_priv->last_dispatch = (int)hw_status[5];
  514. return 0;
  515. }
  516. static int i915_flip_bufs(struct drm_device *dev, void *data,
  517. struct drm_file *file_priv)
  518. {
  519. DRM_DEBUG("%s\n", __func__);
  520. LOCK_TEST_WITH_RETURN(dev, file_priv);
  521. return i915_dispatch_flip(dev);
  522. }
  523. static int i915_getparam(struct drm_device *dev, void *data,
  524. struct drm_file *file_priv)
  525. {
  526. drm_i915_private_t *dev_priv = dev->dev_private;
  527. drm_i915_getparam_t *param = data;
  528. int value;
  529. if (!dev_priv) {
  530. DRM_ERROR("called with no initialization\n");
  531. return -EINVAL;
  532. }
  533. switch (param->param) {
  534. case I915_PARAM_IRQ_ACTIVE:
  535. value = dev->irq_enabled;
  536. break;
  537. case I915_PARAM_ALLOW_BATCHBUFFER:
  538. value = dev_priv->allow_batchbuffer ? 1 : 0;
  539. break;
  540. case I915_PARAM_LAST_DISPATCH:
  541. value = READ_BREADCRUMB(dev_priv);
  542. break;
  543. default:
  544. DRM_ERROR("Unknown parameter %d\n", param->param);
  545. return -EINVAL;
  546. }
  547. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  548. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  549. return -EFAULT;
  550. }
  551. return 0;
  552. }
  553. static int i915_setparam(struct drm_device *dev, void *data,
  554. struct drm_file *file_priv)
  555. {
  556. drm_i915_private_t *dev_priv = dev->dev_private;
  557. drm_i915_setparam_t *param = data;
  558. if (!dev_priv) {
  559. DRM_ERROR("called with no initialization\n");
  560. return -EINVAL;
  561. }
  562. switch (param->param) {
  563. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  564. break;
  565. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  566. dev_priv->tex_lru_log_granularity = param->value;
  567. break;
  568. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  569. dev_priv->allow_batchbuffer = param->value;
  570. break;
  571. default:
  572. DRM_ERROR("unknown parameter %d\n", param->param);
  573. return -EINVAL;
  574. }
  575. return 0;
  576. }
  577. static int i915_set_status_page(struct drm_device *dev, void *data,
  578. struct drm_file *file_priv)
  579. {
  580. drm_i915_private_t *dev_priv = dev->dev_private;
  581. drm_i915_hws_addr_t *hws = data;
  582. if (!I915_NEED_GFX_HWS(dev))
  583. return -EINVAL;
  584. if (!dev_priv) {
  585. DRM_ERROR("called with no initialization\n");
  586. return -EINVAL;
  587. }
  588. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  589. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  590. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  591. dev_priv->hws_map.size = 4*1024;
  592. dev_priv->hws_map.type = 0;
  593. dev_priv->hws_map.flags = 0;
  594. dev_priv->hws_map.mtrr = 0;
  595. drm_core_ioremap(&dev_priv->hws_map, dev);
  596. if (dev_priv->hws_map.handle == NULL) {
  597. i915_dma_cleanup(dev);
  598. dev_priv->status_gfx_addr = 0;
  599. DRM_ERROR("can not ioremap virtual address for"
  600. " G33 hw status page\n");
  601. return -ENOMEM;
  602. }
  603. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  604. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  605. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  606. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  607. dev_priv->status_gfx_addr);
  608. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  609. return 0;
  610. }
  611. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  612. {
  613. struct drm_i915_private *dev_priv = dev->dev_private;
  614. unsigned long base, size;
  615. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  616. /* i915 has 4 more counters */
  617. dev->counters += 4;
  618. dev->types[6] = _DRM_STAT_IRQ;
  619. dev->types[7] = _DRM_STAT_PRIMARY;
  620. dev->types[8] = _DRM_STAT_SECONDARY;
  621. dev->types[9] = _DRM_STAT_DMA;
  622. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  623. if (dev_priv == NULL)
  624. return -ENOMEM;
  625. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  626. dev->dev_private = (void *)dev_priv;
  627. /* Add register map (needed for suspend/resume) */
  628. base = drm_get_resource_start(dev, mmio_bar);
  629. size = drm_get_resource_len(dev, mmio_bar);
  630. ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
  631. _DRM_KERNEL | _DRM_DRIVER,
  632. &dev_priv->mmio_map);
  633. /* On the 945G/GM, the chipset reports the MSI capability on the
  634. * integrated graphics even though the support isn't actually there
  635. * according to the published specs. It doesn't appear to function
  636. * correctly in testing on 945G.
  637. * This may be a side effect of MSI having been made available for PEG
  638. * and the registers being closely associated.
  639. */
  640. if (!IS_I945G(dev) && !IS_I945GM(dev))
  641. pci_enable_msi(dev->pdev);
  642. spin_lock_init(&dev_priv->user_irq_lock);
  643. return ret;
  644. }
  645. int i915_driver_unload(struct drm_device *dev)
  646. {
  647. struct drm_i915_private *dev_priv = dev->dev_private;
  648. if (dev->pdev->msi_enabled)
  649. pci_disable_msi(dev->pdev);
  650. if (dev_priv->mmio_map)
  651. drm_rmmap(dev, dev_priv->mmio_map);
  652. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  653. DRM_MEM_DRIVER);
  654. return 0;
  655. }
  656. void i915_driver_lastclose(struct drm_device * dev)
  657. {
  658. drm_i915_private_t *dev_priv = dev->dev_private;
  659. if (!dev_priv)
  660. return;
  661. if (dev_priv->agp_heap)
  662. i915_mem_takedown(&(dev_priv->agp_heap));
  663. i915_dma_cleanup(dev);
  664. }
  665. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  666. {
  667. drm_i915_private_t *dev_priv = dev->dev_private;
  668. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  669. }
  670. struct drm_ioctl_desc i915_ioctls[] = {
  671. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  672. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  673. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  674. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  675. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  676. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  677. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  678. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  679. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  680. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  681. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  682. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  683. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  684. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  685. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  686. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  687. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
  688. };
  689. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  690. /**
  691. * Determine if the device really is AGP or not.
  692. *
  693. * All Intel graphics chipsets are treated as AGP, even if they are really
  694. * PCI-e.
  695. *
  696. * \param dev The device to be tested.
  697. *
  698. * \returns
  699. * A value of 1 is always retured to indictate every i9x5 is AGP.
  700. */
  701. int i915_driver_device_is_agp(struct drm_device * dev)
  702. {
  703. return 1;
  704. }