i915_dma.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  42. u32 last_acthd = I915_READ(acthd_reg);
  43. u32 acthd;
  44. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  45. int i;
  46. for (i = 0; i < 100000; i++) {
  47. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. acthd = I915_READ(acthd_reg);
  49. ring->space = ring->head - (ring->tail + 8);
  50. if (ring->space < 0)
  51. ring->space += ring->Size;
  52. if (ring->space >= n)
  53. return 0;
  54. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  55. if (ring->head != last_head)
  56. i = 0;
  57. if (acthd != last_acthd)
  58. i = 0;
  59. last_head = ring->head;
  60. last_acthd = acthd;
  61. msleep_interruptible(10);
  62. }
  63. return -EBUSY;
  64. }
  65. /**
  66. * Sets up the hardware status page for devices that need a physical address
  67. * in the register.
  68. */
  69. int i915_init_phys_hws(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. /* Program Hardware Status Page */
  73. dev_priv->status_page_dmah =
  74. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  75. if (!dev_priv->status_page_dmah) {
  76. DRM_ERROR("Can not allocate hardware status page\n");
  77. return -ENOMEM;
  78. }
  79. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  80. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  81. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  82. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  83. DRM_DEBUG("Enabled hardware status page\n");
  84. return 0;
  85. }
  86. /**
  87. * Frees the hardware status page, whether it's a physical address or a virtual
  88. * address set up by the X Server.
  89. */
  90. void i915_free_hws(struct drm_device *dev)
  91. {
  92. drm_i915_private_t *dev_priv = dev->dev_private;
  93. if (dev_priv->status_page_dmah) {
  94. drm_pci_free(dev, dev_priv->status_page_dmah);
  95. dev_priv->status_page_dmah = NULL;
  96. }
  97. if (dev_priv->status_gfx_addr) {
  98. dev_priv->status_gfx_addr = 0;
  99. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  100. }
  101. /* Need to rewrite hardware status page */
  102. I915_WRITE(HWS_PGA, 0x1ffff000);
  103. }
  104. void i915_kernel_lost_context(struct drm_device * dev)
  105. {
  106. drm_i915_private_t *dev_priv = dev->dev_private;
  107. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  108. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  109. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  110. ring->space = ring->head - (ring->tail + 8);
  111. if (ring->space < 0)
  112. ring->space += ring->Size;
  113. if (ring->head == ring->tail)
  114. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  115. }
  116. static int i915_dma_cleanup(struct drm_device * dev)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. /* Make sure interrupts are disabled here because the uninstall ioctl
  120. * may not have been called from userspace and after dev_private
  121. * is freed, it's too late.
  122. */
  123. if (dev->irq_enabled)
  124. drm_irq_uninstall(dev);
  125. if (dev_priv->ring.virtual_start) {
  126. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  127. dev_priv->ring.virtual_start = 0;
  128. dev_priv->ring.map.handle = 0;
  129. dev_priv->ring.map.size = 0;
  130. }
  131. /* Clear the HWS virtual address at teardown */
  132. if (I915_NEED_GFX_HWS(dev))
  133. i915_free_hws(dev);
  134. return 0;
  135. }
  136. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  137. {
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. dev_priv->sarea = drm_getsarea(dev);
  140. if (!dev_priv->sarea) {
  141. DRM_ERROR("can not find sarea!\n");
  142. i915_dma_cleanup(dev);
  143. return -EINVAL;
  144. }
  145. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  146. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  147. if (init->ring_size != 0) {
  148. if (dev_priv->ring.ring_obj != NULL) {
  149. i915_dma_cleanup(dev);
  150. DRM_ERROR("Client tried to initialize ringbuffer in "
  151. "GEM mode\n");
  152. return -EINVAL;
  153. }
  154. dev_priv->ring.Size = init->ring_size;
  155. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  156. dev_priv->ring.map.offset = init->ring_start;
  157. dev_priv->ring.map.size = init->ring_size;
  158. dev_priv->ring.map.type = 0;
  159. dev_priv->ring.map.flags = 0;
  160. dev_priv->ring.map.mtrr = 0;
  161. drm_core_ioremap(&dev_priv->ring.map, dev);
  162. if (dev_priv->ring.map.handle == NULL) {
  163. i915_dma_cleanup(dev);
  164. DRM_ERROR("can not ioremap virtual address for"
  165. " ring buffer\n");
  166. return -ENOMEM;
  167. }
  168. }
  169. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  170. dev_priv->cpp = init->cpp;
  171. dev_priv->back_offset = init->back_offset;
  172. dev_priv->front_offset = init->front_offset;
  173. dev_priv->current_page = 0;
  174. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  175. /* Allow hardware batchbuffers unless told otherwise.
  176. */
  177. dev_priv->allow_batchbuffer = 1;
  178. return 0;
  179. }
  180. static int i915_dma_resume(struct drm_device * dev)
  181. {
  182. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  183. DRM_DEBUG("%s\n", __func__);
  184. if (!dev_priv->sarea) {
  185. DRM_ERROR("can not find sarea!\n");
  186. return -EINVAL;
  187. }
  188. if (dev_priv->ring.map.handle == NULL) {
  189. DRM_ERROR("can not ioremap virtual address for"
  190. " ring buffer\n");
  191. return -ENOMEM;
  192. }
  193. /* Program Hardware Status Page */
  194. if (!dev_priv->hw_status_page) {
  195. DRM_ERROR("Can not find hardware status page\n");
  196. return -EINVAL;
  197. }
  198. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  199. if (dev_priv->status_gfx_addr != 0)
  200. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  201. else
  202. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  203. DRM_DEBUG("Enabled hardware status page\n");
  204. return 0;
  205. }
  206. static int i915_dma_init(struct drm_device *dev, void *data,
  207. struct drm_file *file_priv)
  208. {
  209. drm_i915_init_t *init = data;
  210. int retcode = 0;
  211. switch (init->func) {
  212. case I915_INIT_DMA:
  213. retcode = i915_initialize(dev, init);
  214. break;
  215. case I915_CLEANUP_DMA:
  216. retcode = i915_dma_cleanup(dev);
  217. break;
  218. case I915_RESUME_DMA:
  219. retcode = i915_dma_resume(dev);
  220. break;
  221. default:
  222. retcode = -EINVAL;
  223. break;
  224. }
  225. return retcode;
  226. }
  227. /* Implement basically the same security restrictions as hardware does
  228. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  229. *
  230. * Most of the calculations below involve calculating the size of a
  231. * particular instruction. It's important to get the size right as
  232. * that tells us where the next instruction to check is. Any illegal
  233. * instruction detected will be given a size of zero, which is a
  234. * signal to abort the rest of the buffer.
  235. */
  236. static int do_validate_cmd(int cmd)
  237. {
  238. switch (((cmd >> 29) & 0x7)) {
  239. case 0x0:
  240. switch ((cmd >> 23) & 0x3f) {
  241. case 0x0:
  242. return 1; /* MI_NOOP */
  243. case 0x4:
  244. return 1; /* MI_FLUSH */
  245. default:
  246. return 0; /* disallow everything else */
  247. }
  248. break;
  249. case 0x1:
  250. return 0; /* reserved */
  251. case 0x2:
  252. return (cmd & 0xff) + 2; /* 2d commands */
  253. case 0x3:
  254. if (((cmd >> 24) & 0x1f) <= 0x18)
  255. return 1;
  256. switch ((cmd >> 24) & 0x1f) {
  257. case 0x1c:
  258. return 1;
  259. case 0x1d:
  260. switch ((cmd >> 16) & 0xff) {
  261. case 0x3:
  262. return (cmd & 0x1f) + 2;
  263. case 0x4:
  264. return (cmd & 0xf) + 2;
  265. default:
  266. return (cmd & 0xffff) + 2;
  267. }
  268. case 0x1e:
  269. if (cmd & (1 << 23))
  270. return (cmd & 0xffff) + 1;
  271. else
  272. return 1;
  273. case 0x1f:
  274. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  275. return (cmd & 0x1ffff) + 2;
  276. else if (cmd & (1 << 17)) /* indirect random */
  277. if ((cmd & 0xffff) == 0)
  278. return 0; /* unknown length, too hard */
  279. else
  280. return (((cmd & 0xffff) + 1) / 2) + 1;
  281. else
  282. return 2; /* indirect sequential */
  283. default:
  284. return 0;
  285. }
  286. default:
  287. return 0;
  288. }
  289. return 0;
  290. }
  291. static int validate_cmd(int cmd)
  292. {
  293. int ret = do_validate_cmd(cmd);
  294. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  295. return ret;
  296. }
  297. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  298. {
  299. drm_i915_private_t *dev_priv = dev->dev_private;
  300. int i;
  301. RING_LOCALS;
  302. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  303. return -EINVAL;
  304. BEGIN_LP_RING((dwords+1)&~1);
  305. for (i = 0; i < dwords;) {
  306. int cmd, sz;
  307. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  308. return -EINVAL;
  309. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  310. return -EINVAL;
  311. OUT_RING(cmd);
  312. while (++i, --sz) {
  313. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  314. sizeof(cmd))) {
  315. return -EINVAL;
  316. }
  317. OUT_RING(cmd);
  318. }
  319. }
  320. if (dwords & 1)
  321. OUT_RING(0);
  322. ADVANCE_LP_RING();
  323. return 0;
  324. }
  325. int
  326. i915_emit_box(struct drm_device *dev,
  327. struct drm_clip_rect __user *boxes,
  328. int i, int DR1, int DR4)
  329. {
  330. drm_i915_private_t *dev_priv = dev->dev_private;
  331. struct drm_clip_rect box;
  332. RING_LOCALS;
  333. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  334. return -EFAULT;
  335. }
  336. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  337. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  338. box.x1, box.y1, box.x2, box.y2);
  339. return -EINVAL;
  340. }
  341. if (IS_I965G(dev)) {
  342. BEGIN_LP_RING(4);
  343. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  344. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  345. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  346. OUT_RING(DR4);
  347. ADVANCE_LP_RING();
  348. } else {
  349. BEGIN_LP_RING(6);
  350. OUT_RING(GFX_OP_DRAWRECT_INFO);
  351. OUT_RING(DR1);
  352. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  353. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  354. OUT_RING(DR4);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. return 0;
  359. }
  360. /* XXX: Emitting the counter should really be moved to part of the IRQ
  361. * emit. For now, do it in both places:
  362. */
  363. static void i915_emit_breadcrumb(struct drm_device *dev)
  364. {
  365. drm_i915_private_t *dev_priv = dev->dev_private;
  366. RING_LOCALS;
  367. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  368. if (dev_priv->counter > 0x7FFFFFFFUL)
  369. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  370. BEGIN_LP_RING(4);
  371. OUT_RING(MI_STORE_DWORD_INDEX);
  372. OUT_RING(5 << MI_STORE_DWORD_INDEX_SHIFT);
  373. OUT_RING(dev_priv->counter);
  374. OUT_RING(0);
  375. ADVANCE_LP_RING();
  376. }
  377. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  378. drm_i915_cmdbuffer_t * cmd)
  379. {
  380. int nbox = cmd->num_cliprects;
  381. int i = 0, count, ret;
  382. if (cmd->sz & 0x3) {
  383. DRM_ERROR("alignment");
  384. return -EINVAL;
  385. }
  386. i915_kernel_lost_context(dev);
  387. count = nbox ? nbox : 1;
  388. for (i = 0; i < count; i++) {
  389. if (i < nbox) {
  390. ret = i915_emit_box(dev, cmd->cliprects, i,
  391. cmd->DR1, cmd->DR4);
  392. if (ret)
  393. return ret;
  394. }
  395. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  396. if (ret)
  397. return ret;
  398. }
  399. i915_emit_breadcrumb(dev);
  400. return 0;
  401. }
  402. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  403. drm_i915_batchbuffer_t * batch)
  404. {
  405. drm_i915_private_t *dev_priv = dev->dev_private;
  406. struct drm_clip_rect __user *boxes = batch->cliprects;
  407. int nbox = batch->num_cliprects;
  408. int i = 0, count;
  409. RING_LOCALS;
  410. if ((batch->start | batch->used) & 0x7) {
  411. DRM_ERROR("alignment");
  412. return -EINVAL;
  413. }
  414. i915_kernel_lost_context(dev);
  415. count = nbox ? nbox : 1;
  416. for (i = 0; i < count; i++) {
  417. if (i < nbox) {
  418. int ret = i915_emit_box(dev, boxes, i,
  419. batch->DR1, batch->DR4);
  420. if (ret)
  421. return ret;
  422. }
  423. if (!IS_I830(dev) && !IS_845G(dev)) {
  424. BEGIN_LP_RING(2);
  425. if (IS_I965G(dev)) {
  426. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  427. OUT_RING(batch->start);
  428. } else {
  429. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  430. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  431. }
  432. ADVANCE_LP_RING();
  433. } else {
  434. BEGIN_LP_RING(4);
  435. OUT_RING(MI_BATCH_BUFFER);
  436. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  437. OUT_RING(batch->start + batch->used - 4);
  438. OUT_RING(0);
  439. ADVANCE_LP_RING();
  440. }
  441. }
  442. i915_emit_breadcrumb(dev);
  443. return 0;
  444. }
  445. static int i915_dispatch_flip(struct drm_device * dev)
  446. {
  447. drm_i915_private_t *dev_priv = dev->dev_private;
  448. RING_LOCALS;
  449. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  450. __func__,
  451. dev_priv->current_page,
  452. dev_priv->sarea_priv->pf_current_page);
  453. i915_kernel_lost_context(dev);
  454. BEGIN_LP_RING(2);
  455. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  456. OUT_RING(0);
  457. ADVANCE_LP_RING();
  458. BEGIN_LP_RING(6);
  459. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  460. OUT_RING(0);
  461. if (dev_priv->current_page == 0) {
  462. OUT_RING(dev_priv->back_offset);
  463. dev_priv->current_page = 1;
  464. } else {
  465. OUT_RING(dev_priv->front_offset);
  466. dev_priv->current_page = 0;
  467. }
  468. OUT_RING(0);
  469. ADVANCE_LP_RING();
  470. BEGIN_LP_RING(2);
  471. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  472. OUT_RING(0);
  473. ADVANCE_LP_RING();
  474. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  475. BEGIN_LP_RING(4);
  476. OUT_RING(MI_STORE_DWORD_INDEX);
  477. OUT_RING(5 << MI_STORE_DWORD_INDEX_SHIFT);
  478. OUT_RING(dev_priv->counter);
  479. OUT_RING(0);
  480. ADVANCE_LP_RING();
  481. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  482. return 0;
  483. }
  484. static int i915_quiescent(struct drm_device * dev)
  485. {
  486. drm_i915_private_t *dev_priv = dev->dev_private;
  487. i915_kernel_lost_context(dev);
  488. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  489. }
  490. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  491. struct drm_file *file_priv)
  492. {
  493. LOCK_TEST_WITH_RETURN(dev, file_priv);
  494. return i915_quiescent(dev);
  495. }
  496. static int i915_batchbuffer(struct drm_device *dev, void *data,
  497. struct drm_file *file_priv)
  498. {
  499. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  500. u32 *hw_status = dev_priv->hw_status_page;
  501. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  502. dev_priv->sarea_priv;
  503. drm_i915_batchbuffer_t *batch = data;
  504. int ret;
  505. if (!dev_priv->allow_batchbuffer) {
  506. DRM_ERROR("Batchbuffer ioctl disabled\n");
  507. return -EINVAL;
  508. }
  509. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  510. batch->start, batch->used, batch->num_cliprects);
  511. LOCK_TEST_WITH_RETURN(dev, file_priv);
  512. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  513. batch->num_cliprects *
  514. sizeof(struct drm_clip_rect)))
  515. return -EFAULT;
  516. ret = i915_dispatch_batchbuffer(dev, batch);
  517. sarea_priv->last_dispatch = (int)hw_status[5];
  518. return ret;
  519. }
  520. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  521. struct drm_file *file_priv)
  522. {
  523. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  524. u32 *hw_status = dev_priv->hw_status_page;
  525. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  526. dev_priv->sarea_priv;
  527. drm_i915_cmdbuffer_t *cmdbuf = data;
  528. int ret;
  529. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  530. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  531. LOCK_TEST_WITH_RETURN(dev, file_priv);
  532. if (cmdbuf->num_cliprects &&
  533. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  534. cmdbuf->num_cliprects *
  535. sizeof(struct drm_clip_rect))) {
  536. DRM_ERROR("Fault accessing cliprects\n");
  537. return -EFAULT;
  538. }
  539. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  540. if (ret) {
  541. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  542. return ret;
  543. }
  544. sarea_priv->last_dispatch = (int)hw_status[5];
  545. return 0;
  546. }
  547. static int i915_flip_bufs(struct drm_device *dev, void *data,
  548. struct drm_file *file_priv)
  549. {
  550. DRM_DEBUG("%s\n", __func__);
  551. LOCK_TEST_WITH_RETURN(dev, file_priv);
  552. return i915_dispatch_flip(dev);
  553. }
  554. static int i915_getparam(struct drm_device *dev, void *data,
  555. struct drm_file *file_priv)
  556. {
  557. drm_i915_private_t *dev_priv = dev->dev_private;
  558. drm_i915_getparam_t *param = data;
  559. int value;
  560. if (!dev_priv) {
  561. DRM_ERROR("called with no initialization\n");
  562. return -EINVAL;
  563. }
  564. switch (param->param) {
  565. case I915_PARAM_IRQ_ACTIVE:
  566. value = dev->pdev->irq ? 1 : 0;
  567. break;
  568. case I915_PARAM_ALLOW_BATCHBUFFER:
  569. value = dev_priv->allow_batchbuffer ? 1 : 0;
  570. break;
  571. case I915_PARAM_LAST_DISPATCH:
  572. value = READ_BREADCRUMB(dev_priv);
  573. break;
  574. case I915_PARAM_CHIPSET_ID:
  575. value = dev->pci_device;
  576. break;
  577. case I915_PARAM_HAS_GEM:
  578. value = 1;
  579. break;
  580. default:
  581. DRM_ERROR("Unknown parameter %d\n", param->param);
  582. return -EINVAL;
  583. }
  584. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  585. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  586. return -EFAULT;
  587. }
  588. return 0;
  589. }
  590. static int i915_setparam(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv)
  592. {
  593. drm_i915_private_t *dev_priv = dev->dev_private;
  594. drm_i915_setparam_t *param = data;
  595. if (!dev_priv) {
  596. DRM_ERROR("called with no initialization\n");
  597. return -EINVAL;
  598. }
  599. switch (param->param) {
  600. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  601. break;
  602. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  603. dev_priv->tex_lru_log_granularity = param->value;
  604. break;
  605. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  606. dev_priv->allow_batchbuffer = param->value;
  607. break;
  608. default:
  609. DRM_ERROR("unknown parameter %d\n", param->param);
  610. return -EINVAL;
  611. }
  612. return 0;
  613. }
  614. static int i915_set_status_page(struct drm_device *dev, void *data,
  615. struct drm_file *file_priv)
  616. {
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. drm_i915_hws_addr_t *hws = data;
  619. if (!I915_NEED_GFX_HWS(dev))
  620. return -EINVAL;
  621. if (!dev_priv) {
  622. DRM_ERROR("called with no initialization\n");
  623. return -EINVAL;
  624. }
  625. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  626. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  627. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  628. dev_priv->hws_map.size = 4*1024;
  629. dev_priv->hws_map.type = 0;
  630. dev_priv->hws_map.flags = 0;
  631. dev_priv->hws_map.mtrr = 0;
  632. drm_core_ioremap(&dev_priv->hws_map, dev);
  633. if (dev_priv->hws_map.handle == NULL) {
  634. i915_dma_cleanup(dev);
  635. dev_priv->status_gfx_addr = 0;
  636. DRM_ERROR("can not ioremap virtual address for"
  637. " G33 hw status page\n");
  638. return -ENOMEM;
  639. }
  640. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  641. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  642. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  643. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  644. dev_priv->status_gfx_addr);
  645. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  646. return 0;
  647. }
  648. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  649. {
  650. struct drm_i915_private *dev_priv = dev->dev_private;
  651. unsigned long base, size;
  652. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  653. /* i915 has 4 more counters */
  654. dev->counters += 4;
  655. dev->types[6] = _DRM_STAT_IRQ;
  656. dev->types[7] = _DRM_STAT_PRIMARY;
  657. dev->types[8] = _DRM_STAT_SECONDARY;
  658. dev->types[9] = _DRM_STAT_DMA;
  659. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  660. if (dev_priv == NULL)
  661. return -ENOMEM;
  662. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  663. dev->dev_private = (void *)dev_priv;
  664. dev_priv->dev = dev;
  665. /* Add register map (needed for suspend/resume) */
  666. base = drm_get_resource_start(dev, mmio_bar);
  667. size = drm_get_resource_len(dev, mmio_bar);
  668. ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
  669. _DRM_KERNEL | _DRM_DRIVER,
  670. &dev_priv->mmio_map);
  671. i915_gem_load(dev);
  672. /* Init HWS */
  673. if (!I915_NEED_GFX_HWS(dev)) {
  674. ret = i915_init_phys_hws(dev);
  675. if (ret != 0)
  676. return ret;
  677. }
  678. /* On the 945G/GM, the chipset reports the MSI capability on the
  679. * integrated graphics even though the support isn't actually there
  680. * according to the published specs. It doesn't appear to function
  681. * correctly in testing on 945G.
  682. * This may be a side effect of MSI having been made available for PEG
  683. * and the registers being closely associated.
  684. */
  685. if (!IS_I945G(dev) && !IS_I945GM(dev))
  686. if (pci_enable_msi(dev->pdev))
  687. DRM_ERROR("failed to enable MSI\n");
  688. intel_opregion_init(dev);
  689. spin_lock_init(&dev_priv->user_irq_lock);
  690. return ret;
  691. }
  692. int i915_driver_unload(struct drm_device *dev)
  693. {
  694. struct drm_i915_private *dev_priv = dev->dev_private;
  695. if (dev->pdev->msi_enabled)
  696. pci_disable_msi(dev->pdev);
  697. i915_free_hws(dev);
  698. if (dev_priv->mmio_map)
  699. drm_rmmap(dev, dev_priv->mmio_map);
  700. intel_opregion_free(dev);
  701. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  702. DRM_MEM_DRIVER);
  703. return 0;
  704. }
  705. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  706. {
  707. struct drm_i915_file_private *i915_file_priv;
  708. DRM_DEBUG("\n");
  709. i915_file_priv = (struct drm_i915_file_private *)
  710. drm_alloc(sizeof(*i915_file_priv), DRM_MEM_FILES);
  711. if (!i915_file_priv)
  712. return -ENOMEM;
  713. file_priv->driver_priv = i915_file_priv;
  714. i915_file_priv->mm.last_gem_seqno = 0;
  715. i915_file_priv->mm.last_gem_throttle_seqno = 0;
  716. return 0;
  717. }
  718. void i915_driver_lastclose(struct drm_device * dev)
  719. {
  720. drm_i915_private_t *dev_priv = dev->dev_private;
  721. if (!dev_priv)
  722. return;
  723. i915_gem_lastclose(dev);
  724. if (dev_priv->agp_heap)
  725. i915_mem_takedown(&(dev_priv->agp_heap));
  726. i915_dma_cleanup(dev);
  727. }
  728. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  729. {
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  732. }
  733. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  734. {
  735. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  736. drm_free(i915_file_priv, sizeof(*i915_file_priv), DRM_MEM_FILES);
  737. }
  738. struct drm_ioctl_desc i915_ioctls[] = {
  739. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  740. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  741. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  742. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  743. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  744. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  745. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  746. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  747. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  748. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  749. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  750. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  751. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  752. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  753. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  754. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  755. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
  756. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH),
  757. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  758. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  759. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  760. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  761. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  762. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH),
  763. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH),
  764. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  765. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  766. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  767. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  768. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  769. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  770. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  771. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  772. };
  773. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  774. /**
  775. * Determine if the device really is AGP or not.
  776. *
  777. * All Intel graphics chipsets are treated as AGP, even if they are really
  778. * PCI-e.
  779. *
  780. * \param dev The device to be tested.
  781. *
  782. * \returns
  783. * A value of 1 is always retured to indictate every i9x5 is AGP.
  784. */
  785. int i915_driver_device_is_agp(struct drm_device * dev)
  786. {
  787. return 1;
  788. }