hdmi.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/clk/tegra.h>
  18. #include <drm/drm_edid.h>
  19. #include "hdmi.h"
  20. #include "drm.h"
  21. #include "dc.h"
  22. #include "host1x_client.h"
  23. struct tegra_hdmi {
  24. struct host1x_client client;
  25. struct tegra_output output;
  26. struct device *dev;
  27. struct regulator *vdd;
  28. struct regulator *pll;
  29. void __iomem *regs;
  30. unsigned int irq;
  31. struct clk *clk_parent;
  32. struct clk *clk;
  33. unsigned int audio_source;
  34. unsigned int audio_freq;
  35. bool stereo;
  36. bool dvi;
  37. struct drm_info_list *debugfs_files;
  38. struct drm_minor *minor;
  39. struct dentry *debugfs;
  40. };
  41. static inline struct tegra_hdmi *
  42. host1x_client_to_hdmi(struct host1x_client *client)
  43. {
  44. return container_of(client, struct tegra_hdmi, client);
  45. }
  46. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  47. {
  48. return container_of(output, struct tegra_hdmi, output);
  49. }
  50. #define HDMI_AUDIOCLK_FREQ 216000000
  51. #define HDMI_REKEY_DEFAULT 56
  52. enum {
  53. AUTO = 0,
  54. SPDIF,
  55. HDA,
  56. };
  57. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  58. unsigned long reg)
  59. {
  60. return readl(hdmi->regs + (reg << 2));
  61. }
  62. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  63. unsigned long reg)
  64. {
  65. writel(val, hdmi->regs + (reg << 2));
  66. }
  67. struct tegra_hdmi_audio_config {
  68. unsigned int pclk;
  69. unsigned int n;
  70. unsigned int cts;
  71. unsigned int aval;
  72. };
  73. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  74. { 25200000, 4096, 25200, 24000 },
  75. { 27000000, 4096, 27000, 24000 },
  76. { 74250000, 4096, 74250, 24000 },
  77. { 148500000, 4096, 148500, 24000 },
  78. { 0, 0, 0, 0 },
  79. };
  80. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  81. { 25200000, 5880, 26250, 25000 },
  82. { 27000000, 5880, 28125, 25000 },
  83. { 74250000, 4704, 61875, 20000 },
  84. { 148500000, 4704, 123750, 20000 },
  85. { 0, 0, 0, 0 },
  86. };
  87. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  88. { 25200000, 6144, 25200, 24000 },
  89. { 27000000, 6144, 27000, 24000 },
  90. { 74250000, 6144, 74250, 24000 },
  91. { 148500000, 6144, 148500, 24000 },
  92. { 0, 0, 0, 0 },
  93. };
  94. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  95. { 25200000, 11760, 26250, 25000 },
  96. { 27000000, 11760, 28125, 25000 },
  97. { 74250000, 9408, 61875, 20000 },
  98. { 148500000, 9408, 123750, 20000 },
  99. { 0, 0, 0, 0 },
  100. };
  101. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  102. { 25200000, 12288, 25200, 24000 },
  103. { 27000000, 12288, 27000, 24000 },
  104. { 74250000, 12288, 74250, 24000 },
  105. { 148500000, 12288, 148500, 24000 },
  106. { 0, 0, 0, 0 },
  107. };
  108. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  109. { 25200000, 23520, 26250, 25000 },
  110. { 27000000, 23520, 28125, 25000 },
  111. { 74250000, 18816, 61875, 20000 },
  112. { 148500000, 18816, 123750, 20000 },
  113. { 0, 0, 0, 0 },
  114. };
  115. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  116. { 25200000, 24576, 25200, 24000 },
  117. { 27000000, 24576, 27000, 24000 },
  118. { 74250000, 24576, 74250, 24000 },
  119. { 148500000, 24576, 148500, 24000 },
  120. { 0, 0, 0, 0 },
  121. };
  122. struct tmds_config {
  123. unsigned int pclk;
  124. u32 pll0;
  125. u32 pll1;
  126. u32 pe_current;
  127. u32 drive_current;
  128. };
  129. static const struct tmds_config tegra2_tmds_config[] = {
  130. { /* slow pixel clock modes */
  131. .pclk = 27000000,
  132. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  133. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  134. SOR_PLL_TX_REG_LOAD(3),
  135. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  136. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  137. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  138. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  139. PE_CURRENT3(PE_CURRENT_0_0_mA),
  140. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  141. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  142. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  143. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  144. },
  145. { /* high pixel clock modes */
  146. .pclk = UINT_MAX,
  147. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  148. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  149. SOR_PLL_TX_REG_LOAD(3),
  150. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  151. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  152. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  153. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  154. PE_CURRENT3(PE_CURRENT_6_0_mA),
  155. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  156. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  157. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  158. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  159. },
  160. };
  161. static const struct tmds_config tegra3_tmds_config[] = {
  162. { /* 480p modes */
  163. .pclk = 27000000,
  164. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  165. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  166. SOR_PLL_TX_REG_LOAD(0),
  167. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  168. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  169. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  170. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  171. PE_CURRENT3(PE_CURRENT_0_0_mA),
  172. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  173. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  174. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  175. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  176. }, { /* 720p modes */
  177. .pclk = 74250000,
  178. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  179. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  180. SOR_PLL_TX_REG_LOAD(0),
  181. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  182. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  183. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  184. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  185. PE_CURRENT3(PE_CURRENT_5_0_mA),
  186. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  187. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  188. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  189. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  190. }, { /* 1080p modes */
  191. .pclk = UINT_MAX,
  192. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  193. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  194. SOR_PLL_TX_REG_LOAD(0),
  195. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  196. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  197. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  198. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  199. PE_CURRENT3(PE_CURRENT_5_0_mA),
  200. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  201. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  202. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  203. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  204. },
  205. };
  206. static const struct tegra_hdmi_audio_config *
  207. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  208. {
  209. const struct tegra_hdmi_audio_config *table;
  210. switch (audio_freq) {
  211. case 32000:
  212. table = tegra_hdmi_audio_32k;
  213. break;
  214. case 44100:
  215. table = tegra_hdmi_audio_44_1k;
  216. break;
  217. case 48000:
  218. table = tegra_hdmi_audio_48k;
  219. break;
  220. case 88200:
  221. table = tegra_hdmi_audio_88_2k;
  222. break;
  223. case 96000:
  224. table = tegra_hdmi_audio_96k;
  225. break;
  226. case 176400:
  227. table = tegra_hdmi_audio_176_4k;
  228. break;
  229. case 192000:
  230. table = tegra_hdmi_audio_192k;
  231. break;
  232. default:
  233. return NULL;
  234. }
  235. while (table->pclk) {
  236. if (table->pclk == pclk)
  237. return table;
  238. table++;
  239. }
  240. return NULL;
  241. }
  242. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  243. {
  244. const unsigned int freqs[] = {
  245. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  246. };
  247. unsigned int i;
  248. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  249. unsigned int f = freqs[i];
  250. unsigned int eight_half;
  251. unsigned long value;
  252. unsigned int delta;
  253. if (f > 96000)
  254. delta = 2;
  255. else if (f > 480000)
  256. delta = 6;
  257. else
  258. delta = 9;
  259. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  260. value = AUDIO_FS_LOW(eight_half - delta) |
  261. AUDIO_FS_HIGH(eight_half + delta);
  262. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  263. }
  264. }
  265. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  266. {
  267. struct device_node *node = hdmi->dev->of_node;
  268. const struct tegra_hdmi_audio_config *config;
  269. unsigned int offset = 0;
  270. unsigned long value;
  271. switch (hdmi->audio_source) {
  272. case HDA:
  273. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  274. break;
  275. case SPDIF:
  276. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  277. break;
  278. default:
  279. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  280. break;
  281. }
  282. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  283. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  284. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  285. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  286. } else {
  287. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  288. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  289. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  290. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  291. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  292. }
  293. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  294. if (!config) {
  295. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  296. hdmi->audio_freq, pclk);
  297. return -EINVAL;
  298. }
  299. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  300. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  301. AUDIO_N_VALUE(config->n - 1);
  302. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  303. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  304. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  305. value = ACR_SUBPACK_CTS(config->cts);
  306. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  307. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  308. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  309. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  310. value &= ~AUDIO_N_RESETF;
  311. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  312. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  313. switch (hdmi->audio_freq) {
  314. case 32000:
  315. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  316. break;
  317. case 44100:
  318. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  319. break;
  320. case 48000:
  321. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  322. break;
  323. case 88200:
  324. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  325. break;
  326. case 96000:
  327. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  328. break;
  329. case 176400:
  330. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  331. break;
  332. case 192000:
  333. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  334. break;
  335. }
  336. tegra_hdmi_writel(hdmi, config->aval, offset);
  337. }
  338. tegra_hdmi_setup_audio_fs_tables(hdmi);
  339. return 0;
  340. }
  341. static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
  342. {
  343. unsigned long value = 0;
  344. size_t i;
  345. for (i = size; i > 0; i--)
  346. value = (value << 8) | ptr[i - 1];
  347. return value;
  348. }
  349. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  350. size_t size)
  351. {
  352. const u8 *ptr = data;
  353. unsigned long offset;
  354. unsigned long value;
  355. size_t i, j;
  356. switch (ptr[0]) {
  357. case HDMI_INFOFRAME_TYPE_AVI:
  358. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  359. break;
  360. case HDMI_INFOFRAME_TYPE_AUDIO:
  361. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  362. break;
  363. case HDMI_INFOFRAME_TYPE_VENDOR:
  364. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  365. break;
  366. default:
  367. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  368. ptr[0]);
  369. return;
  370. }
  371. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  372. INFOFRAME_HEADER_VERSION(ptr[1]) |
  373. INFOFRAME_HEADER_LEN(ptr[2]);
  374. tegra_hdmi_writel(hdmi, value, offset);
  375. offset++;
  376. /*
  377. * Each subpack contains 7 bytes, divided into:
  378. * - subpack_low: bytes 0 - 3
  379. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  380. */
  381. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  382. size_t rem = size - i, num = min_t(size_t, rem, 4);
  383. value = tegra_hdmi_subpack(&ptr[i], num);
  384. tegra_hdmi_writel(hdmi, value, offset++);
  385. num = min_t(size_t, rem - num, 3);
  386. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  387. tegra_hdmi_writel(hdmi, value, offset++);
  388. }
  389. }
  390. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  391. struct drm_display_mode *mode)
  392. {
  393. struct hdmi_avi_infoframe frame;
  394. u8 buffer[17];
  395. ssize_t err;
  396. if (hdmi->dvi) {
  397. tegra_hdmi_writel(hdmi, 0,
  398. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  399. return;
  400. }
  401. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  402. if (err < 0) {
  403. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  404. return;
  405. }
  406. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  407. if (err < 0) {
  408. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  409. return;
  410. }
  411. tegra_hdmi_write_infopack(hdmi, buffer, err);
  412. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  413. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  414. }
  415. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  416. {
  417. struct hdmi_audio_infoframe frame;
  418. u8 buffer[14];
  419. ssize_t err;
  420. if (hdmi->dvi) {
  421. tegra_hdmi_writel(hdmi, 0,
  422. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  423. return;
  424. }
  425. err = hdmi_audio_infoframe_init(&frame);
  426. if (err < 0) {
  427. dev_err(hdmi->dev, "failed to initialize audio infoframe: %d\n",
  428. err);
  429. return;
  430. }
  431. frame.channels = 2;
  432. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  433. if (err < 0) {
  434. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  435. err);
  436. return;
  437. }
  438. /*
  439. * The audio infoframe has only one set of subpack registers, so the
  440. * infoframe needs to be truncated. One set of subpack registers can
  441. * contain 7 bytes. Including the 3 byte header only the first 10
  442. * bytes can be programmed.
  443. */
  444. tegra_hdmi_write_infopack(hdmi, buffer, min(10, err));
  445. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  446. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  447. }
  448. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  449. {
  450. struct hdmi_vendor_infoframe frame;
  451. unsigned long value;
  452. u8 buffer[10];
  453. ssize_t err;
  454. if (!hdmi->stereo) {
  455. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  456. value &= ~GENERIC_CTRL_ENABLE;
  457. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  458. return;
  459. }
  460. memset(&frame, 0, sizeof(frame));
  461. frame.type = HDMI_INFOFRAME_TYPE_VENDOR;
  462. frame.version = 0x01;
  463. frame.length = 6;
  464. frame.data[0] = 0x03; /* regid0 */
  465. frame.data[1] = 0x0c; /* regid1 */
  466. frame.data[2] = 0x00; /* regid2 */
  467. frame.data[3] = 0x02 << 5; /* video format */
  468. /* TODO: 74 MHz limit? */
  469. if (1) {
  470. frame.data[4] = 0x00 << 4; /* 3D structure */
  471. } else {
  472. frame.data[4] = 0x08 << 4; /* 3D structure */
  473. frame.data[5] = 0x00 << 4; /* 3D ext. data */
  474. }
  475. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  476. if (err < 0) {
  477. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  478. err);
  479. return;
  480. }
  481. tegra_hdmi_write_infopack(hdmi, buffer, err);
  482. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  483. value |= GENERIC_CTRL_ENABLE;
  484. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  485. }
  486. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  487. const struct tmds_config *tmds)
  488. {
  489. unsigned long value;
  490. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  491. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  492. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  493. value = tmds->drive_current | DRIVE_CURRENT_FUSE_OVERRIDE;
  494. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  495. }
  496. static int tegra_output_hdmi_enable(struct tegra_output *output)
  497. {
  498. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  499. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  500. struct drm_display_mode *mode = &dc->base.mode;
  501. struct tegra_hdmi *hdmi = to_hdmi(output);
  502. struct device_node *node = hdmi->dev->of_node;
  503. unsigned int pulse_start, div82, pclk;
  504. const struct tmds_config *tmds;
  505. unsigned int num_tmds;
  506. unsigned long value;
  507. int retries = 1000;
  508. int err;
  509. pclk = mode->clock * 1000;
  510. h_sync_width = mode->hsync_end - mode->hsync_start;
  511. h_back_porch = mode->htotal - mode->hsync_end;
  512. h_front_porch = mode->hsync_start - mode->hdisplay;
  513. err = regulator_enable(hdmi->vdd);
  514. if (err < 0) {
  515. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  516. return err;
  517. }
  518. err = regulator_enable(hdmi->pll);
  519. if (err < 0) {
  520. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  521. return err;
  522. }
  523. /*
  524. * This assumes that the display controller will divide its parent
  525. * clock by 2 to generate the pixel clock.
  526. */
  527. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  528. if (err < 0) {
  529. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  530. return err;
  531. }
  532. err = clk_set_rate(hdmi->clk, pclk);
  533. if (err < 0)
  534. return err;
  535. err = clk_enable(hdmi->clk);
  536. if (err < 0) {
  537. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  538. return err;
  539. }
  540. tegra_periph_reset_assert(hdmi->clk);
  541. usleep_range(1000, 2000);
  542. tegra_periph_reset_deassert(hdmi->clk);
  543. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  544. DC_DISP_DISP_TIMING_OPTIONS);
  545. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  546. DC_DISP_DISP_COLOR_CONTROL);
  547. /* video_preamble uses h_pulse2 */
  548. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  549. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  550. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  551. PULSE_LAST_END_A;
  552. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  553. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  554. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  555. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  556. VSYNC_WINDOW_ENABLE;
  557. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  558. if (dc->pipe)
  559. value = HDMI_SRC_DISPLAYB;
  560. else
  561. value = HDMI_SRC_DISPLAYA;
  562. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  563. (mode->vdisplay == 576)))
  564. tegra_hdmi_writel(hdmi,
  565. value | ARM_VIDEO_RANGE_FULL,
  566. HDMI_NV_PDISP_INPUT_CONTROL);
  567. else
  568. tegra_hdmi_writel(hdmi,
  569. value | ARM_VIDEO_RANGE_LIMITED,
  570. HDMI_NV_PDISP_INPUT_CONTROL);
  571. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  572. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  573. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  574. if (!hdmi->dvi) {
  575. err = tegra_hdmi_setup_audio(hdmi, pclk);
  576. if (err < 0)
  577. hdmi->dvi = true;
  578. }
  579. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  580. /*
  581. * TODO: add ELD support
  582. */
  583. }
  584. rekey = HDMI_REKEY_DEFAULT;
  585. value = HDMI_CTRL_REKEY(rekey);
  586. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  587. h_front_porch - rekey - 18) / 32);
  588. if (!hdmi->dvi)
  589. value |= HDMI_CTRL_ENABLE;
  590. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  591. if (hdmi->dvi)
  592. tegra_hdmi_writel(hdmi, 0x0,
  593. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  594. else
  595. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  596. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  597. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  598. tegra_hdmi_setup_audio_infoframe(hdmi);
  599. tegra_hdmi_setup_stereo_infoframe(hdmi);
  600. /* TMDS CONFIG */
  601. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  602. num_tmds = ARRAY_SIZE(tegra3_tmds_config);
  603. tmds = tegra3_tmds_config;
  604. } else {
  605. num_tmds = ARRAY_SIZE(tegra2_tmds_config);
  606. tmds = tegra2_tmds_config;
  607. }
  608. for (i = 0; i < num_tmds; i++) {
  609. if (pclk <= tmds[i].pclk) {
  610. tegra_hdmi_setup_tmds(hdmi, &tmds[i]);
  611. break;
  612. }
  613. }
  614. tegra_hdmi_writel(hdmi,
  615. SOR_SEQ_CTL_PU_PC(0) |
  616. SOR_SEQ_PU_PC_ALT(0) |
  617. SOR_SEQ_PD_PC(8) |
  618. SOR_SEQ_PD_PC_ALT(8),
  619. HDMI_NV_PDISP_SOR_SEQ_CTL);
  620. value = SOR_SEQ_INST_WAIT_TIME(1) |
  621. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  622. SOR_SEQ_INST_HALT |
  623. SOR_SEQ_INST_PIN_A_LOW |
  624. SOR_SEQ_INST_PIN_B_LOW |
  625. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  626. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  627. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  628. value = 0x1c800;
  629. value &= ~SOR_CSTM_ROTCLK(~0);
  630. value |= SOR_CSTM_ROTCLK(2);
  631. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  632. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  633. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  634. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  635. /* start SOR */
  636. tegra_hdmi_writel(hdmi,
  637. SOR_PWR_NORMAL_STATE_PU |
  638. SOR_PWR_NORMAL_START_NORMAL |
  639. SOR_PWR_SAFE_STATE_PD |
  640. SOR_PWR_SETTING_NEW_TRIGGER,
  641. HDMI_NV_PDISP_SOR_PWR);
  642. tegra_hdmi_writel(hdmi,
  643. SOR_PWR_NORMAL_STATE_PU |
  644. SOR_PWR_NORMAL_START_NORMAL |
  645. SOR_PWR_SAFE_STATE_PD |
  646. SOR_PWR_SETTING_NEW_DONE,
  647. HDMI_NV_PDISP_SOR_PWR);
  648. do {
  649. BUG_ON(--retries < 0);
  650. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  651. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  652. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  653. SOR_STATE_ASY_OWNER_HEAD0 |
  654. SOR_STATE_ASY_SUBOWNER_BOTH |
  655. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  656. SOR_STATE_ASY_DEPOL_POS;
  657. /* setup sync polarities */
  658. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  659. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  660. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  661. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  662. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  663. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  664. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  665. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  666. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  667. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  668. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  669. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  670. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  671. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  672. HDMI_NV_PDISP_SOR_STATE1);
  673. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  674. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  675. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  676. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  677. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  678. value = DISP_CTRL_MODE_C_DISPLAY;
  679. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  680. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  681. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  682. /* TODO: add HDCP support */
  683. return 0;
  684. }
  685. static int tegra_output_hdmi_disable(struct tegra_output *output)
  686. {
  687. struct tegra_hdmi *hdmi = to_hdmi(output);
  688. tegra_periph_reset_assert(hdmi->clk);
  689. clk_disable(hdmi->clk);
  690. regulator_disable(hdmi->pll);
  691. regulator_disable(hdmi->vdd);
  692. return 0;
  693. }
  694. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  695. struct clk *clk, unsigned long pclk)
  696. {
  697. struct tegra_hdmi *hdmi = to_hdmi(output);
  698. struct clk *base;
  699. int err;
  700. err = clk_set_parent(clk, hdmi->clk_parent);
  701. if (err < 0) {
  702. dev_err(output->dev, "failed to set parent: %d\n", err);
  703. return err;
  704. }
  705. base = clk_get_parent(hdmi->clk_parent);
  706. /*
  707. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  708. * respectively, each of which divides the base pll_d by 2.
  709. */
  710. err = clk_set_rate(base, pclk * 2);
  711. if (err < 0)
  712. dev_err(output->dev,
  713. "failed to set base clock rate to %lu Hz\n",
  714. pclk * 2);
  715. return 0;
  716. }
  717. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  718. struct drm_display_mode *mode,
  719. enum drm_mode_status *status)
  720. {
  721. struct tegra_hdmi *hdmi = to_hdmi(output);
  722. unsigned long pclk = mode->clock * 1000;
  723. struct clk *parent;
  724. long err;
  725. parent = clk_get_parent(hdmi->clk_parent);
  726. err = clk_round_rate(parent, pclk * 4);
  727. if (err < 0)
  728. *status = MODE_NOCLOCK;
  729. else
  730. *status = MODE_OK;
  731. return 0;
  732. }
  733. static const struct tegra_output_ops hdmi_ops = {
  734. .enable = tegra_output_hdmi_enable,
  735. .disable = tegra_output_hdmi_disable,
  736. .setup_clock = tegra_output_hdmi_setup_clock,
  737. .check_mode = tegra_output_hdmi_check_mode,
  738. };
  739. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  740. {
  741. struct drm_info_node *node = s->private;
  742. struct tegra_hdmi *hdmi = node->info_ent->data;
  743. #define DUMP_REG(name) \
  744. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  745. tegra_hdmi_readl(hdmi, name))
  746. DUMP_REG(HDMI_CTXSW);
  747. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  748. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  749. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  750. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  751. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  752. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  753. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  754. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  755. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  756. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  757. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  758. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  759. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  760. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  761. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  762. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  763. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  764. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  765. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  766. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  767. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  768. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  769. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  770. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  771. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  772. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  773. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  774. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  775. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  776. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  777. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  778. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  779. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  780. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  781. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  782. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  783. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  784. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  785. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  786. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  787. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  788. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  789. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  790. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  791. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  792. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  793. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  794. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  795. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  796. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  797. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  798. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  799. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  800. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  801. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  802. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  803. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  804. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  805. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  806. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  807. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  808. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  809. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  810. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  811. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  812. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  813. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  814. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  815. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  816. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  817. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  818. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  819. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  820. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  821. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  822. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  823. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  824. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  825. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  826. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  827. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  828. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  829. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  830. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  831. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  832. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  833. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  834. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  835. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  836. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  837. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  838. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  839. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  840. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  841. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  842. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  843. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  844. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  845. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  846. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  847. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  848. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  849. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  850. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  851. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  852. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  853. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  854. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  855. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  856. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  857. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  858. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  859. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  860. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  861. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  862. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  863. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  864. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  865. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  866. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  867. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  868. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  869. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  870. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  871. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  872. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  873. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  874. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  875. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  876. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  877. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  878. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  879. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  880. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  881. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  882. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  883. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  884. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  885. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  886. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  887. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  888. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  889. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  890. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  891. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  892. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  893. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  894. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  895. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  896. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  897. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  898. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  899. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  900. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  901. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  902. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  903. #undef DUMP_REG
  904. return 0;
  905. }
  906. static struct drm_info_list debugfs_files[] = {
  907. { "regs", tegra_hdmi_show_regs, 0, NULL },
  908. };
  909. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  910. struct drm_minor *minor)
  911. {
  912. unsigned int i;
  913. int err;
  914. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  915. if (!hdmi->debugfs)
  916. return -ENOMEM;
  917. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  918. GFP_KERNEL);
  919. if (!hdmi->debugfs_files) {
  920. err = -ENOMEM;
  921. goto remove;
  922. }
  923. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  924. hdmi->debugfs_files[i].data = hdmi;
  925. err = drm_debugfs_create_files(hdmi->debugfs_files,
  926. ARRAY_SIZE(debugfs_files),
  927. hdmi->debugfs, minor);
  928. if (err < 0)
  929. goto free;
  930. hdmi->minor = minor;
  931. return 0;
  932. free:
  933. kfree(hdmi->debugfs_files);
  934. hdmi->debugfs_files = NULL;
  935. remove:
  936. debugfs_remove(hdmi->debugfs);
  937. hdmi->debugfs = NULL;
  938. return err;
  939. }
  940. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  941. {
  942. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  943. hdmi->minor);
  944. hdmi->minor = NULL;
  945. kfree(hdmi->debugfs_files);
  946. hdmi->debugfs_files = NULL;
  947. debugfs_remove(hdmi->debugfs);
  948. hdmi->debugfs = NULL;
  949. return 0;
  950. }
  951. static int tegra_hdmi_drm_init(struct host1x_client *client,
  952. struct drm_device *drm)
  953. {
  954. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  955. int err;
  956. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  957. hdmi->output.dev = client->dev;
  958. hdmi->output.ops = &hdmi_ops;
  959. err = tegra_output_init(drm, &hdmi->output);
  960. if (err < 0) {
  961. dev_err(client->dev, "output setup failed: %d\n", err);
  962. return err;
  963. }
  964. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  965. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  966. if (err < 0)
  967. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  968. }
  969. return 0;
  970. }
  971. static int tegra_hdmi_drm_exit(struct host1x_client *client)
  972. {
  973. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  974. int err;
  975. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  976. err = tegra_hdmi_debugfs_exit(hdmi);
  977. if (err < 0)
  978. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  979. err);
  980. }
  981. err = tegra_output_disable(&hdmi->output);
  982. if (err < 0) {
  983. dev_err(client->dev, "output failed to disable: %d\n", err);
  984. return err;
  985. }
  986. err = tegra_output_exit(&hdmi->output);
  987. if (err < 0) {
  988. dev_err(client->dev, "output cleanup failed: %d\n", err);
  989. return err;
  990. }
  991. return 0;
  992. }
  993. static const struct host1x_client_ops hdmi_client_ops = {
  994. .drm_init = tegra_hdmi_drm_init,
  995. .drm_exit = tegra_hdmi_drm_exit,
  996. };
  997. static int tegra_hdmi_probe(struct platform_device *pdev)
  998. {
  999. struct host1x_drm *host1x = host1x_get_drm_data(pdev->dev.parent);
  1000. struct tegra_hdmi *hdmi;
  1001. struct resource *regs;
  1002. int err;
  1003. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1004. if (!hdmi)
  1005. return -ENOMEM;
  1006. hdmi->dev = &pdev->dev;
  1007. hdmi->audio_source = AUTO;
  1008. hdmi->audio_freq = 44100;
  1009. hdmi->stereo = false;
  1010. hdmi->dvi = false;
  1011. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1012. if (IS_ERR(hdmi->clk)) {
  1013. dev_err(&pdev->dev, "failed to get clock\n");
  1014. return PTR_ERR(hdmi->clk);
  1015. }
  1016. err = clk_prepare(hdmi->clk);
  1017. if (err < 0)
  1018. return err;
  1019. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1020. if (IS_ERR(hdmi->clk_parent))
  1021. return PTR_ERR(hdmi->clk_parent);
  1022. err = clk_prepare(hdmi->clk_parent);
  1023. if (err < 0)
  1024. return err;
  1025. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1026. if (err < 0) {
  1027. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1028. return err;
  1029. }
  1030. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1031. if (IS_ERR(hdmi->vdd)) {
  1032. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1033. return PTR_ERR(hdmi->vdd);
  1034. }
  1035. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1036. if (IS_ERR(hdmi->pll)) {
  1037. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1038. return PTR_ERR(hdmi->pll);
  1039. }
  1040. hdmi->output.dev = &pdev->dev;
  1041. err = tegra_output_parse_dt(&hdmi->output);
  1042. if (err < 0)
  1043. return err;
  1044. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1045. if (!regs)
  1046. return -ENXIO;
  1047. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1048. if (IS_ERR(hdmi->regs))
  1049. return PTR_ERR(hdmi->regs);
  1050. err = platform_get_irq(pdev, 0);
  1051. if (err < 0)
  1052. return err;
  1053. hdmi->irq = err;
  1054. hdmi->client.ops = &hdmi_client_ops;
  1055. INIT_LIST_HEAD(&hdmi->client.list);
  1056. hdmi->client.dev = &pdev->dev;
  1057. err = host1x_register_client(host1x, &hdmi->client);
  1058. if (err < 0) {
  1059. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1060. err);
  1061. return err;
  1062. }
  1063. platform_set_drvdata(pdev, hdmi);
  1064. return 0;
  1065. }
  1066. static int tegra_hdmi_remove(struct platform_device *pdev)
  1067. {
  1068. struct host1x_drm *host1x = host1x_get_drm_data(pdev->dev.parent);
  1069. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1070. int err;
  1071. err = host1x_unregister_client(host1x, &hdmi->client);
  1072. if (err < 0) {
  1073. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1074. err);
  1075. return err;
  1076. }
  1077. clk_unprepare(hdmi->clk_parent);
  1078. clk_unprepare(hdmi->clk);
  1079. return 0;
  1080. }
  1081. static struct of_device_id tegra_hdmi_of_match[] = {
  1082. { .compatible = "nvidia,tegra30-hdmi", },
  1083. { .compatible = "nvidia,tegra20-hdmi", },
  1084. { },
  1085. };
  1086. struct platform_driver tegra_hdmi_driver = {
  1087. .driver = {
  1088. .name = "tegra-hdmi",
  1089. .owner = THIS_MODULE,
  1090. .of_match_table = tegra_hdmi_of_match,
  1091. },
  1092. .probe = tegra_hdmi_probe,
  1093. .remove = tegra_hdmi_remove,
  1094. };