sid.h 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
  30. #define SI_MAX_SH_GPRS 256
  31. #define SI_MAX_TEMP_GPRS 16
  32. #define SI_MAX_SH_THREADS 256
  33. #define SI_MAX_SH_STACK_ENTRIES 4096
  34. #define SI_MAX_FRC_EOV_CNT 16384
  35. #define SI_MAX_BACKENDS 8
  36. #define SI_MAX_BACKENDS_MASK 0xFF
  37. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  38. #define SI_MAX_SIMDS 12
  39. #define SI_MAX_SIMDS_MASK 0x0FFF
  40. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  41. #define SI_MAX_PIPES 8
  42. #define SI_MAX_PIPES_MASK 0xFF
  43. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  44. #define SI_MAX_LDS_NUM 0xFFFF
  45. #define SI_MAX_TCC 16
  46. #define SI_MAX_TCC_MASK 0xFFFF
  47. /* SMC IND accessor regs */
  48. #define SMC_IND_INDEX_0 0x200
  49. #define SMC_IND_DATA_0 0x204
  50. #define SMC_IND_ACCESS_CNTL 0x228
  51. # define AUTO_INCREMENT_IND_0 (1 << 0)
  52. #define SMC_MESSAGE_0 0x22c
  53. #define SMC_RESP_0 0x230
  54. /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */
  55. #define SMC_CG_IND_START 0xc0030000
  56. #define SMC_CG_IND_END 0xc0040000
  57. #define CG_CGTT_LOCAL_0 0x400
  58. #define CG_CGTT_LOCAL_1 0x401
  59. /* SMC IND registers */
  60. #define SMC_SYSCON_RESET_CNTL 0x80000000
  61. # define RST_REG (1 << 0)
  62. #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
  63. # define CK_DISABLE (1 << 0)
  64. # define CKEN (1 << 24)
  65. #define VGA_HDP_CONTROL 0x328
  66. #define VGA_MEMORY_DISABLE (1 << 4)
  67. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  68. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  69. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  70. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  71. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  72. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  73. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  74. #define CG_SPLL_FUNC_CNTL 0x600
  75. #define SPLL_RESET (1 << 0)
  76. #define SPLL_SLEEP (1 << 1)
  77. #define SPLL_BYPASS_EN (1 << 3)
  78. #define SPLL_REF_DIV(x) ((x) << 4)
  79. #define SPLL_REF_DIV_MASK (0x3f << 4)
  80. #define SPLL_PDIV_A(x) ((x) << 20)
  81. #define SPLL_PDIV_A_MASK (0x7f << 20)
  82. #define SPLL_PDIV_A_SHIFT 20
  83. #define CG_SPLL_FUNC_CNTL_2 0x604
  84. #define SCLK_MUX_SEL(x) ((x) << 0)
  85. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  86. #define CG_SPLL_FUNC_CNTL_3 0x608
  87. #define SPLL_FB_DIV(x) ((x) << 0)
  88. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  89. #define SPLL_FB_DIV_SHIFT 0
  90. #define SPLL_DITHEN (1 << 28)
  91. #define CG_SPLL_FUNC_CNTL_4 0x60c
  92. #define SPLL_CNTL_MODE 0x618
  93. # define SPLL_REFCLK_SEL(x) ((x) << 8)
  94. # define SPLL_REFCLK_SEL_MASK 0xFF00
  95. #define CG_SPLL_SPREAD_SPECTRUM 0x620
  96. #define SSEN (1 << 0)
  97. #define CLK_S(x) ((x) << 4)
  98. #define CLK_S_MASK (0xfff << 4)
  99. #define CLK_S_SHIFT 4
  100. #define CG_SPLL_SPREAD_SPECTRUM_2 0x624
  101. #define CLK_V(x) ((x) << 0)
  102. #define CLK_V_MASK (0x3ffffff << 0)
  103. #define CLK_V_SHIFT 0
  104. #define CG_SPLL_AUTOSCALE_CNTL 0x62c
  105. # define AUTOSCALE_ON_SS_CLEAR (1 << 9)
  106. /* discrete uvd clocks */
  107. #define CG_UPLL_FUNC_CNTL 0x634
  108. # define UPLL_RESET_MASK 0x00000001
  109. # define UPLL_SLEEP_MASK 0x00000002
  110. # define UPLL_BYPASS_EN_MASK 0x00000004
  111. # define UPLL_CTLREQ_MASK 0x00000008
  112. # define UPLL_VCO_MODE_MASK 0x00000600
  113. # define UPLL_REF_DIV_MASK 0x003F0000
  114. # define UPLL_CTLACK_MASK 0x40000000
  115. # define UPLL_CTLACK2_MASK 0x80000000
  116. #define CG_UPLL_FUNC_CNTL_2 0x638
  117. # define UPLL_PDIV_A(x) ((x) << 0)
  118. # define UPLL_PDIV_A_MASK 0x0000007F
  119. # define UPLL_PDIV_B(x) ((x) << 8)
  120. # define UPLL_PDIV_B_MASK 0x00007F00
  121. # define VCLK_SRC_SEL(x) ((x) << 20)
  122. # define VCLK_SRC_SEL_MASK 0x01F00000
  123. # define DCLK_SRC_SEL(x) ((x) << 25)
  124. # define DCLK_SRC_SEL_MASK 0x3E000000
  125. #define CG_UPLL_FUNC_CNTL_3 0x63C
  126. # define UPLL_FB_DIV(x) ((x) << 0)
  127. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  128. #define CG_UPLL_FUNC_CNTL_4 0x644
  129. # define UPLL_SPARE_ISPARE9 0x00020000
  130. #define CG_UPLL_FUNC_CNTL_5 0x648
  131. # define RESET_ANTI_MUX_MASK 0x00000200
  132. #define CG_UPLL_SPREAD_SPECTRUM 0x650
  133. # define SSEN_MASK 0x00000001
  134. #define MPLL_BYPASSCLK_SEL 0x65c
  135. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  136. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  137. #define CG_CLKPIN_CNTL 0x660
  138. # define XTALIN_DIVIDE (1 << 1)
  139. # define BCLK_AS_XCLK (1 << 2)
  140. #define CG_CLKPIN_CNTL_2 0x664
  141. # define FORCE_BIF_REFCLK_EN (1 << 3)
  142. # define MUX_TCLK_TO_XCLK (1 << 8)
  143. #define THM_CLK_CNTL 0x66c
  144. # define CMON_CLK_SEL(x) ((x) << 0)
  145. # define CMON_CLK_SEL_MASK 0xFF
  146. # define TMON_CLK_SEL(x) ((x) << 8)
  147. # define TMON_CLK_SEL_MASK 0xFF00
  148. #define MISC_CLK_CNTL 0x670
  149. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  150. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  151. # define ZCLK_SEL(x) ((x) << 8)
  152. # define ZCLK_SEL_MASK 0xFF00
  153. #define CG_THERMAL_CTRL 0x700
  154. #define DPM_EVENT_SRC(x) ((x) << 0)
  155. #define DPM_EVENT_SRC_MASK (7 << 0)
  156. #define DIG_THERM_DPM(x) ((x) << 14)
  157. #define DIG_THERM_DPM_MASK 0x003FC000
  158. #define DIG_THERM_DPM_SHIFT 14
  159. #define CG_THERMAL_INT 0x708
  160. #define DIG_THERM_INTH(x) ((x) << 8)
  161. #define DIG_THERM_INTH_MASK 0x0000FF00
  162. #define DIG_THERM_INTH_SHIFT 8
  163. #define DIG_THERM_INTL(x) ((x) << 16)
  164. #define DIG_THERM_INTL_MASK 0x00FF0000
  165. #define DIG_THERM_INTL_SHIFT 16
  166. #define THERM_INT_MASK_HIGH (1 << 24)
  167. #define THERM_INT_MASK_LOW (1 << 25)
  168. #define CG_MULT_THERMAL_STATUS 0x714
  169. #define ASIC_MAX_TEMP(x) ((x) << 0)
  170. #define ASIC_MAX_TEMP_MASK 0x000001ff
  171. #define ASIC_MAX_TEMP_SHIFT 0
  172. #define CTF_TEMP(x) ((x) << 9)
  173. #define CTF_TEMP_MASK 0x0003fe00
  174. #define CTF_TEMP_SHIFT 9
  175. #define GENERAL_PWRMGT 0x780
  176. # define GLOBAL_PWRMGT_EN (1 << 0)
  177. # define STATIC_PM_EN (1 << 1)
  178. # define THERMAL_PROTECTION_DIS (1 << 2)
  179. # define THERMAL_PROTECTION_TYPE (1 << 3)
  180. # define SW_SMIO_INDEX(x) ((x) << 6)
  181. # define SW_SMIO_INDEX_MASK (1 << 6)
  182. # define SW_SMIO_INDEX_SHIFT 6
  183. # define VOLT_PWRMGT_EN (1 << 10)
  184. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  185. #define CG_TPC 0x784
  186. #define SCLK_PWRMGT_CNTL 0x788
  187. # define SCLK_PWRMGT_OFF (1 << 0)
  188. # define SCLK_LOW_D1 (1 << 1)
  189. # define FIR_RESET (1 << 4)
  190. # define FIR_FORCE_TREND_SEL (1 << 5)
  191. # define FIR_TREND_MODE (1 << 6)
  192. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  193. # define GFX_CLK_FORCE_ON (1 << 8)
  194. # define GFX_CLK_REQUEST_OFF (1 << 9)
  195. # define GFX_CLK_FORCE_OFF (1 << 10)
  196. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  197. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  198. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  199. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  200. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798
  201. # define CURRENT_STATE_INDEX_MASK (0xf << 4)
  202. # define CURRENT_STATE_INDEX_SHIFT 4
  203. #define CG_FTV 0x7bc
  204. #define CG_FFCT_0 0x7c0
  205. # define UTC_0(x) ((x) << 0)
  206. # define UTC_0_MASK (0x3ff << 0)
  207. # define DTC_0(x) ((x) << 10)
  208. # define DTC_0_MASK (0x3ff << 10)
  209. #define CG_BSP 0x7fc
  210. # define BSP(x) ((x) << 0)
  211. # define BSP_MASK (0xffff << 0)
  212. # define BSU(x) ((x) << 16)
  213. # define BSU_MASK (0xf << 16)
  214. #define CG_AT 0x800
  215. # define CG_R(x) ((x) << 0)
  216. # define CG_R_MASK (0xffff << 0)
  217. # define CG_L(x) ((x) << 16)
  218. # define CG_L_MASK (0xffff << 16)
  219. #define CG_GIT 0x804
  220. # define CG_GICST(x) ((x) << 0)
  221. # define CG_GICST_MASK (0xffff << 0)
  222. # define CG_GIPOT(x) ((x) << 16)
  223. # define CG_GIPOT_MASK (0xffff << 16)
  224. #define CG_SSP 0x80c
  225. # define SST(x) ((x) << 0)
  226. # define SST_MASK (0xffff << 0)
  227. # define SSTU(x) ((x) << 16)
  228. # define SSTU_MASK (0xf << 16)
  229. #define CG_DISPLAY_GAP_CNTL 0x828
  230. # define DISP1_GAP(x) ((x) << 0)
  231. # define DISP1_GAP_MASK (3 << 0)
  232. # define DISP2_GAP(x) ((x) << 2)
  233. # define DISP2_GAP_MASK (3 << 2)
  234. # define VBI_TIMER_COUNT(x) ((x) << 4)
  235. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  236. # define VBI_TIMER_UNIT(x) ((x) << 20)
  237. # define VBI_TIMER_UNIT_MASK (7 << 20)
  238. # define DISP1_GAP_MCHG(x) ((x) << 24)
  239. # define DISP1_GAP_MCHG_MASK (3 << 24)
  240. # define DISP2_GAP_MCHG(x) ((x) << 26)
  241. # define DISP2_GAP_MCHG_MASK (3 << 26)
  242. #define CG_ULV_CONTROL 0x878
  243. #define CG_ULV_PARAMETER 0x87c
  244. #define SMC_SCRATCH0 0x884
  245. #define CG_CAC_CTRL 0x8b8
  246. # define CAC_WINDOW(x) ((x) << 0)
  247. # define CAC_WINDOW_MASK 0x00ffffff
  248. #define DMIF_ADDR_CONFIG 0xBD4
  249. #define DMIF_ADDR_CALC 0xC00
  250. #define SRBM_STATUS 0xE50
  251. #define GRBM_RQ_PENDING (1 << 5)
  252. #define VMC_BUSY (1 << 8)
  253. #define MCB_BUSY (1 << 9)
  254. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  255. #define MCC_BUSY (1 << 11)
  256. #define MCD_BUSY (1 << 12)
  257. #define SEM_BUSY (1 << 14)
  258. #define IH_BUSY (1 << 17)
  259. #define SRBM_SOFT_RESET 0x0E60
  260. #define SOFT_RESET_BIF (1 << 1)
  261. #define SOFT_RESET_DC (1 << 5)
  262. #define SOFT_RESET_DMA1 (1 << 6)
  263. #define SOFT_RESET_GRBM (1 << 8)
  264. #define SOFT_RESET_HDP (1 << 9)
  265. #define SOFT_RESET_IH (1 << 10)
  266. #define SOFT_RESET_MC (1 << 11)
  267. #define SOFT_RESET_ROM (1 << 14)
  268. #define SOFT_RESET_SEM (1 << 15)
  269. #define SOFT_RESET_VMC (1 << 17)
  270. #define SOFT_RESET_DMA (1 << 20)
  271. #define SOFT_RESET_TST (1 << 21)
  272. #define SOFT_RESET_REGBB (1 << 22)
  273. #define SOFT_RESET_ORB (1 << 23)
  274. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  275. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  276. #define SRBM_STATUS2 0x0EC4
  277. #define DMA_BUSY (1 << 5)
  278. #define DMA1_BUSY (1 << 6)
  279. #define VM_L2_CNTL 0x1400
  280. #define ENABLE_L2_CACHE (1 << 0)
  281. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  282. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  283. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  284. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  285. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  286. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  287. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  288. #define VM_L2_CNTL2 0x1404
  289. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  290. #define INVALIDATE_L2_CACHE (1 << 1)
  291. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  292. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  293. #define INVALIDATE_ONLY_PTE_CACHES 1
  294. #define INVALIDATE_ONLY_PDE_CACHES 2
  295. #define VM_L2_CNTL3 0x1408
  296. #define BANK_SELECT(x) ((x) << 0)
  297. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  298. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  299. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  300. #define VM_L2_STATUS 0x140C
  301. #define L2_BUSY (1 << 0)
  302. #define VM_CONTEXT0_CNTL 0x1410
  303. #define ENABLE_CONTEXT (1 << 0)
  304. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  305. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  306. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  307. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  308. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  309. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  310. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  311. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  312. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  313. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  314. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  315. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  316. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  317. #define VM_CONTEXT1_CNTL 0x1414
  318. #define VM_CONTEXT0_CNTL2 0x1430
  319. #define VM_CONTEXT1_CNTL2 0x1434
  320. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  321. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  322. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  323. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  324. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  325. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  326. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  327. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  328. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  329. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  330. #define PROTECTIONS_MASK (0xf << 0)
  331. #define PROTECTIONS_SHIFT 0
  332. /* bit 0: range
  333. * bit 1: pde0
  334. * bit 2: valid
  335. * bit 3: read
  336. * bit 4: write
  337. */
  338. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  339. #define MEMORY_CLIENT_ID_SHIFT 12
  340. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  341. #define MEMORY_CLIENT_RW_SHIFT 24
  342. #define FAULT_VMID_MASK (0xf << 25)
  343. #define FAULT_VMID_SHIFT 25
  344. #define VM_INVALIDATE_REQUEST 0x1478
  345. #define VM_INVALIDATE_RESPONSE 0x147c
  346. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  347. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  348. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  349. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  350. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  351. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  352. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  353. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  354. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  355. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  356. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  357. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  358. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  359. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  360. #define VM_L2_CG 0x15c0
  361. #define MC_CG_ENABLE (1 << 18)
  362. #define MC_LS_ENABLE (1 << 19)
  363. #define MC_SHARED_CHMAP 0x2004
  364. #define NOOFCHAN_SHIFT 12
  365. #define NOOFCHAN_MASK 0x0000f000
  366. #define MC_SHARED_CHREMAP 0x2008
  367. #define MC_VM_FB_LOCATION 0x2024
  368. #define MC_VM_AGP_TOP 0x2028
  369. #define MC_VM_AGP_BOT 0x202C
  370. #define MC_VM_AGP_BASE 0x2030
  371. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  372. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  373. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  374. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  375. #define ENABLE_L1_TLB (1 << 0)
  376. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  377. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  378. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  379. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  380. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  381. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  382. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  383. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  384. #define MC_HUB_MISC_HUB_CG 0x20b8
  385. #define MC_HUB_MISC_VM_CG 0x20bc
  386. #define MC_HUB_MISC_SIP_CG 0x20c0
  387. #define MC_XPB_CLK_GAT 0x2478
  388. #define MC_CITF_MISC_RD_CG 0x2648
  389. #define MC_CITF_MISC_WR_CG 0x264c
  390. #define MC_CITF_MISC_VM_CG 0x2650
  391. #define MC_ARB_RAMCFG 0x2760
  392. #define NOOFBANK_SHIFT 0
  393. #define NOOFBANK_MASK 0x00000003
  394. #define NOOFRANK_SHIFT 2
  395. #define NOOFRANK_MASK 0x00000004
  396. #define NOOFROWS_SHIFT 3
  397. #define NOOFROWS_MASK 0x00000038
  398. #define NOOFCOLS_SHIFT 6
  399. #define NOOFCOLS_MASK 0x000000C0
  400. #define CHANSIZE_SHIFT 8
  401. #define CHANSIZE_MASK 0x00000100
  402. #define CHANSIZE_OVERRIDE (1 << 11)
  403. #define NOOFGROUPS_SHIFT 12
  404. #define NOOFGROUPS_MASK 0x00001000
  405. #define MC_ARB_DRAM_TIMING 0x2774
  406. #define MC_ARB_DRAM_TIMING2 0x2778
  407. #define MC_ARB_BURST_TIME 0x2808
  408. #define STATE0(x) ((x) << 0)
  409. #define STATE0_MASK (0x1f << 0)
  410. #define STATE0_SHIFT 0
  411. #define STATE1(x) ((x) << 5)
  412. #define STATE1_MASK (0x1f << 5)
  413. #define STATE1_SHIFT 5
  414. #define STATE2(x) ((x) << 10)
  415. #define STATE2_MASK (0x1f << 10)
  416. #define STATE2_SHIFT 10
  417. #define STATE3(x) ((x) << 15)
  418. #define STATE3_MASK (0x1f << 15)
  419. #define STATE3_SHIFT 15
  420. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
  421. #define TRAIN_DONE_D0 (1 << 30)
  422. #define TRAIN_DONE_D1 (1 << 31)
  423. #define MC_SEQ_SUP_CNTL 0x28c8
  424. #define RUN_MASK (1 << 0)
  425. #define MC_SEQ_SUP_PGM 0x28cc
  426. #define MC_PMG_AUTO_CMD 0x28d0
  427. #define MC_IO_PAD_CNTL_D0 0x29d0
  428. #define MEM_FALL_OUT_CMD (1 << 8)
  429. #define MC_SEQ_RAS_TIMING 0x28a0
  430. #define MC_SEQ_CAS_TIMING 0x28a4
  431. #define MC_SEQ_MISC_TIMING 0x28a8
  432. #define MC_SEQ_MISC_TIMING2 0x28ac
  433. #define MC_SEQ_PMG_TIMING 0x28b0
  434. #define MC_SEQ_RD_CTL_D0 0x28b4
  435. #define MC_SEQ_RD_CTL_D1 0x28b8
  436. #define MC_SEQ_WR_CTL_D0 0x28bc
  437. #define MC_SEQ_WR_CTL_D1 0x28c0
  438. #define MC_SEQ_MISC0 0x2a00
  439. #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
  440. #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
  441. #define MC_SEQ_MISC0_VEN_ID_VALUE 3
  442. #define MC_SEQ_MISC0_REV_ID_SHIFT 12
  443. #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
  444. #define MC_SEQ_MISC0_REV_ID_VALUE 1
  445. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  446. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  447. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  448. #define MC_SEQ_MISC1 0x2a04
  449. #define MC_SEQ_RESERVE_M 0x2a08
  450. #define MC_PMG_CMD_EMRS 0x2a0c
  451. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  452. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  453. #define MC_SEQ_MISC5 0x2a54
  454. #define MC_SEQ_MISC6 0x2a58
  455. #define MC_SEQ_MISC7 0x2a64
  456. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  457. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  458. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  459. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  460. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  461. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  462. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  463. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  464. #define MC_PMG_CMD_MRS 0x2aac
  465. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  466. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  467. #define MC_PMG_CMD_MRS1 0x2b44
  468. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  469. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  470. #define MC_SEQ_WR_CTL_2 0x2b54
  471. #define MC_SEQ_WR_CTL_2_LP 0x2b58
  472. #define MC_PMG_CMD_MRS2 0x2b5c
  473. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  474. #define MCLK_PWRMGT_CNTL 0x2ba0
  475. # define DLL_SPEED(x) ((x) << 0)
  476. # define DLL_SPEED_MASK (0x1f << 0)
  477. # define DLL_READY (1 << 6)
  478. # define MC_INT_CNTL (1 << 7)
  479. # define MRDCK0_PDNB (1 << 8)
  480. # define MRDCK1_PDNB (1 << 9)
  481. # define MRDCK0_RESET (1 << 16)
  482. # define MRDCK1_RESET (1 << 17)
  483. # define DLL_READY_READ (1 << 24)
  484. #define DLL_CNTL 0x2ba4
  485. # define MRDCK0_BYPASS (1 << 24)
  486. # define MRDCK1_BYPASS (1 << 25)
  487. #define MPLL_FUNC_CNTL 0x2bb4
  488. #define BWCTRL(x) ((x) << 20)
  489. #define BWCTRL_MASK (0xff << 20)
  490. #define MPLL_FUNC_CNTL_1 0x2bb8
  491. #define VCO_MODE(x) ((x) << 0)
  492. #define VCO_MODE_MASK (3 << 0)
  493. #define CLKFRAC(x) ((x) << 4)
  494. #define CLKFRAC_MASK (0xfff << 4)
  495. #define CLKF(x) ((x) << 16)
  496. #define CLKF_MASK (0xfff << 16)
  497. #define MPLL_FUNC_CNTL_2 0x2bbc
  498. #define MPLL_AD_FUNC_CNTL 0x2bc0
  499. #define YCLK_POST_DIV(x) ((x) << 0)
  500. #define YCLK_POST_DIV_MASK (7 << 0)
  501. #define MPLL_DQ_FUNC_CNTL 0x2bc4
  502. #define YCLK_SEL(x) ((x) << 4)
  503. #define YCLK_SEL_MASK (1 << 4)
  504. #define MPLL_SS1 0x2bcc
  505. #define CLKV(x) ((x) << 0)
  506. #define CLKV_MASK (0x3ffffff << 0)
  507. #define MPLL_SS2 0x2bd0
  508. #define CLKS(x) ((x) << 0)
  509. #define CLKS_MASK (0xfff << 0)
  510. #define HDP_HOST_PATH_CNTL 0x2C00
  511. #define HDP_NONSURFACE_BASE 0x2C04
  512. #define HDP_NONSURFACE_INFO 0x2C08
  513. #define HDP_NONSURFACE_SIZE 0x2C0C
  514. #define HDP_ADDR_CONFIG 0x2F48
  515. #define HDP_MISC_CNTL 0x2F4C
  516. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  517. #define ATC_MISC_CG 0x3350
  518. #define IH_RB_CNTL 0x3e00
  519. # define IH_RB_ENABLE (1 << 0)
  520. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  521. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  522. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  523. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  524. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  525. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  526. #define IH_RB_BASE 0x3e04
  527. #define IH_RB_RPTR 0x3e08
  528. #define IH_RB_WPTR 0x3e0c
  529. # define RB_OVERFLOW (1 << 0)
  530. # define WPTR_OFFSET_MASK 0x3fffc
  531. #define IH_RB_WPTR_ADDR_HI 0x3e10
  532. #define IH_RB_WPTR_ADDR_LO 0x3e14
  533. #define IH_CNTL 0x3e18
  534. # define ENABLE_INTR (1 << 0)
  535. # define IH_MC_SWAP(x) ((x) << 1)
  536. # define IH_MC_SWAP_NONE 0
  537. # define IH_MC_SWAP_16BIT 1
  538. # define IH_MC_SWAP_32BIT 2
  539. # define IH_MC_SWAP_64BIT 3
  540. # define RPTR_REARM (1 << 4)
  541. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  542. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  543. # define MC_VMID(x) ((x) << 25)
  544. #define CONFIG_MEMSIZE 0x5428
  545. #define INTERRUPT_CNTL 0x5468
  546. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  547. # define IH_DUMMY_RD_EN (1 << 1)
  548. # define IH_REQ_NONSNOOP_EN (1 << 3)
  549. # define GEN_IH_INT_EN (1 << 8)
  550. #define INTERRUPT_CNTL2 0x546c
  551. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  552. #define BIF_FB_EN 0x5490
  553. #define FB_READ_EN (1 << 0)
  554. #define FB_WRITE_EN (1 << 1)
  555. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  556. #define DC_LB_MEMORY_SPLIT 0x6b0c
  557. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  558. #define PRIORITY_A_CNT 0x6b18
  559. #define PRIORITY_MARK_MASK 0x7fff
  560. #define PRIORITY_OFF (1 << 16)
  561. #define PRIORITY_ALWAYS_ON (1 << 20)
  562. #define PRIORITY_B_CNT 0x6b1c
  563. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  564. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  565. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  566. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  567. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  568. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  569. #define VLINE_STATUS 0x6bb8
  570. # define VLINE_OCCURRED (1 << 0)
  571. # define VLINE_ACK (1 << 4)
  572. # define VLINE_STAT (1 << 12)
  573. # define VLINE_INTERRUPT (1 << 16)
  574. # define VLINE_INTERRUPT_TYPE (1 << 17)
  575. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  576. #define VBLANK_STATUS 0x6bbc
  577. # define VBLANK_OCCURRED (1 << 0)
  578. # define VBLANK_ACK (1 << 4)
  579. # define VBLANK_STAT (1 << 12)
  580. # define VBLANK_INTERRUPT (1 << 16)
  581. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  582. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  583. #define INT_MASK 0x6b40
  584. # define VBLANK_INT_MASK (1 << 0)
  585. # define VLINE_INT_MASK (1 << 4)
  586. #define DISP_INTERRUPT_STATUS 0x60f4
  587. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  588. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  589. # define DC_HPD1_INTERRUPT (1 << 17)
  590. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  591. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  592. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  593. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  594. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  595. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  596. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  597. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  598. # define DC_HPD2_INTERRUPT (1 << 17)
  599. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  600. # define DISP_TIMER_INTERRUPT (1 << 24)
  601. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  602. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  603. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  604. # define DC_HPD3_INTERRUPT (1 << 17)
  605. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  606. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  607. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  608. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  609. # define DC_HPD4_INTERRUPT (1 << 17)
  610. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  611. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  612. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  613. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  614. # define DC_HPD5_INTERRUPT (1 << 17)
  615. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  616. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  617. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  618. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  619. # define DC_HPD6_INTERRUPT (1 << 17)
  620. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  621. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  622. #define GRPH_INT_STATUS 0x6858
  623. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  624. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  625. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  626. #define GRPH_INT_CONTROL 0x685c
  627. # define GRPH_PFLIP_INT_MASK (1 << 0)
  628. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  629. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  630. #define DC_HPD1_INT_STATUS 0x601c
  631. #define DC_HPD2_INT_STATUS 0x6028
  632. #define DC_HPD3_INT_STATUS 0x6034
  633. #define DC_HPD4_INT_STATUS 0x6040
  634. #define DC_HPD5_INT_STATUS 0x604c
  635. #define DC_HPD6_INT_STATUS 0x6058
  636. # define DC_HPDx_INT_STATUS (1 << 0)
  637. # define DC_HPDx_SENSE (1 << 1)
  638. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  639. #define DC_HPD1_INT_CONTROL 0x6020
  640. #define DC_HPD2_INT_CONTROL 0x602c
  641. #define DC_HPD3_INT_CONTROL 0x6038
  642. #define DC_HPD4_INT_CONTROL 0x6044
  643. #define DC_HPD5_INT_CONTROL 0x6050
  644. #define DC_HPD6_INT_CONTROL 0x605c
  645. # define DC_HPDx_INT_ACK (1 << 0)
  646. # define DC_HPDx_INT_POLARITY (1 << 8)
  647. # define DC_HPDx_INT_EN (1 << 16)
  648. # define DC_HPDx_RX_INT_ACK (1 << 20)
  649. # define DC_HPDx_RX_INT_EN (1 << 24)
  650. #define DC_HPD1_CONTROL 0x6024
  651. #define DC_HPD2_CONTROL 0x6030
  652. #define DC_HPD3_CONTROL 0x603c
  653. #define DC_HPD4_CONTROL 0x6048
  654. #define DC_HPD5_CONTROL 0x6054
  655. #define DC_HPD6_CONTROL 0x6060
  656. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  657. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  658. # define DC_HPDx_EN (1 << 28)
  659. #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
  660. # define STUTTER_ENABLE (1 << 0)
  661. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  662. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  663. #define GRBM_CNTL 0x8000
  664. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  665. #define GRBM_STATUS2 0x8008
  666. #define RLC_RQ_PENDING (1 << 0)
  667. #define RLC_BUSY (1 << 8)
  668. #define TC_BUSY (1 << 9)
  669. #define GRBM_STATUS 0x8010
  670. #define CMDFIFO_AVAIL_MASK 0x0000000F
  671. #define RING2_RQ_PENDING (1 << 4)
  672. #define SRBM_RQ_PENDING (1 << 5)
  673. #define RING1_RQ_PENDING (1 << 6)
  674. #define CF_RQ_PENDING (1 << 7)
  675. #define PF_RQ_PENDING (1 << 8)
  676. #define GDS_DMA_RQ_PENDING (1 << 9)
  677. #define GRBM_EE_BUSY (1 << 10)
  678. #define DB_CLEAN (1 << 12)
  679. #define CB_CLEAN (1 << 13)
  680. #define TA_BUSY (1 << 14)
  681. #define GDS_BUSY (1 << 15)
  682. #define VGT_BUSY (1 << 17)
  683. #define IA_BUSY_NO_DMA (1 << 18)
  684. #define IA_BUSY (1 << 19)
  685. #define SX_BUSY (1 << 20)
  686. #define SPI_BUSY (1 << 22)
  687. #define BCI_BUSY (1 << 23)
  688. #define SC_BUSY (1 << 24)
  689. #define PA_BUSY (1 << 25)
  690. #define DB_BUSY (1 << 26)
  691. #define CP_COHERENCY_BUSY (1 << 28)
  692. #define CP_BUSY (1 << 29)
  693. #define CB_BUSY (1 << 30)
  694. #define GUI_ACTIVE (1 << 31)
  695. #define GRBM_STATUS_SE0 0x8014
  696. #define GRBM_STATUS_SE1 0x8018
  697. #define SE_DB_CLEAN (1 << 1)
  698. #define SE_CB_CLEAN (1 << 2)
  699. #define SE_BCI_BUSY (1 << 22)
  700. #define SE_VGT_BUSY (1 << 23)
  701. #define SE_PA_BUSY (1 << 24)
  702. #define SE_TA_BUSY (1 << 25)
  703. #define SE_SX_BUSY (1 << 26)
  704. #define SE_SPI_BUSY (1 << 27)
  705. #define SE_SC_BUSY (1 << 29)
  706. #define SE_DB_BUSY (1 << 30)
  707. #define SE_CB_BUSY (1 << 31)
  708. #define GRBM_SOFT_RESET 0x8020
  709. #define SOFT_RESET_CP (1 << 0)
  710. #define SOFT_RESET_CB (1 << 1)
  711. #define SOFT_RESET_RLC (1 << 2)
  712. #define SOFT_RESET_DB (1 << 3)
  713. #define SOFT_RESET_GDS (1 << 4)
  714. #define SOFT_RESET_PA (1 << 5)
  715. #define SOFT_RESET_SC (1 << 6)
  716. #define SOFT_RESET_BCI (1 << 7)
  717. #define SOFT_RESET_SPI (1 << 8)
  718. #define SOFT_RESET_SX (1 << 10)
  719. #define SOFT_RESET_TC (1 << 11)
  720. #define SOFT_RESET_TA (1 << 12)
  721. #define SOFT_RESET_VGT (1 << 14)
  722. #define SOFT_RESET_IA (1 << 15)
  723. #define GRBM_GFX_INDEX 0x802C
  724. #define INSTANCE_INDEX(x) ((x) << 0)
  725. #define SH_INDEX(x) ((x) << 8)
  726. #define SE_INDEX(x) ((x) << 16)
  727. #define SH_BROADCAST_WRITES (1 << 29)
  728. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  729. #define SE_BROADCAST_WRITES (1 << 31)
  730. #define GRBM_INT_CNTL 0x8060
  731. # define RDERR_INT_ENABLE (1 << 0)
  732. # define GUI_IDLE_INT_ENABLE (1 << 19)
  733. #define CP_STRMOUT_CNTL 0x84FC
  734. #define SCRATCH_REG0 0x8500
  735. #define SCRATCH_REG1 0x8504
  736. #define SCRATCH_REG2 0x8508
  737. #define SCRATCH_REG3 0x850C
  738. #define SCRATCH_REG4 0x8510
  739. #define SCRATCH_REG5 0x8514
  740. #define SCRATCH_REG6 0x8518
  741. #define SCRATCH_REG7 0x851C
  742. #define SCRATCH_UMSK 0x8540
  743. #define SCRATCH_ADDR 0x8544
  744. #define CP_SEM_WAIT_TIMER 0x85BC
  745. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  746. #define CP_ME_CNTL 0x86D8
  747. #define CP_CE_HALT (1 << 24)
  748. #define CP_PFP_HALT (1 << 26)
  749. #define CP_ME_HALT (1 << 28)
  750. #define CP_COHER_CNTL2 0x85E8
  751. #define CP_RB2_RPTR 0x86f8
  752. #define CP_RB1_RPTR 0x86fc
  753. #define CP_RB0_RPTR 0x8700
  754. #define CP_RB_WPTR_DELAY 0x8704
  755. #define CP_QUEUE_THRESHOLDS 0x8760
  756. #define ROQ_IB1_START(x) ((x) << 0)
  757. #define ROQ_IB2_START(x) ((x) << 8)
  758. #define CP_MEQ_THRESHOLDS 0x8764
  759. #define MEQ1_START(x) ((x) << 0)
  760. #define MEQ2_START(x) ((x) << 8)
  761. #define CP_PERFMON_CNTL 0x87FC
  762. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  763. #define VGT_CACHE_INVALIDATION 0x88C4
  764. #define CACHE_INVALIDATION(x) ((x) << 0)
  765. #define VC_ONLY 0
  766. #define TC_ONLY 1
  767. #define VC_AND_TC 2
  768. #define AUTO_INVLD_EN(x) ((x) << 6)
  769. #define NO_AUTO 0
  770. #define ES_AUTO 1
  771. #define GS_AUTO 2
  772. #define ES_AND_GS_AUTO 3
  773. #define VGT_ESGS_RING_SIZE 0x88C8
  774. #define VGT_GSVS_RING_SIZE 0x88CC
  775. #define VGT_GS_VERTEX_REUSE 0x88D4
  776. #define VGT_PRIMITIVE_TYPE 0x8958
  777. #define VGT_INDEX_TYPE 0x895C
  778. #define VGT_NUM_INDICES 0x8970
  779. #define VGT_NUM_INSTANCES 0x8974
  780. #define VGT_TF_RING_SIZE 0x8988
  781. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  782. #define VGT_TF_MEMORY_BASE 0x89B8
  783. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  784. #define INACTIVE_CUS_MASK 0xFFFF0000
  785. #define INACTIVE_CUS_SHIFT 16
  786. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  787. #define PA_CL_ENHANCE 0x8A14
  788. #define CLIP_VTX_REORDER_ENA (1 << 0)
  789. #define NUM_CLIP_SEQ(x) ((x) << 1)
  790. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  791. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  792. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  793. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  794. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  795. #define PA_SC_FIFO_SIZE 0x8BCC
  796. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  797. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  798. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  799. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  800. #define PA_SC_ENHANCE 0x8BF0
  801. #define SQ_CONFIG 0x8C00
  802. #define SQC_CACHES 0x8C08
  803. #define SQ_POWER_THROTTLE 0x8e58
  804. #define MIN_POWER(x) ((x) << 0)
  805. #define MIN_POWER_MASK (0x3fff << 0)
  806. #define MIN_POWER_SHIFT 0
  807. #define MAX_POWER(x) ((x) << 16)
  808. #define MAX_POWER_MASK (0x3fff << 16)
  809. #define MAX_POWER_SHIFT 0
  810. #define SQ_POWER_THROTTLE2 0x8e5c
  811. #define MAX_POWER_DELTA(x) ((x) << 0)
  812. #define MAX_POWER_DELTA_MASK (0x3fff << 0)
  813. #define MAX_POWER_DELTA_SHIFT 0
  814. #define STI_SIZE(x) ((x) << 16)
  815. #define STI_SIZE_MASK (0x3ff << 16)
  816. #define STI_SIZE_SHIFT 16
  817. #define LTI_RATIO(x) ((x) << 27)
  818. #define LTI_RATIO_MASK (0xf << 27)
  819. #define LTI_RATIO_SHIFT 27
  820. #define SX_DEBUG_1 0x9060
  821. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  822. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  823. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  824. #define SPI_PS_MAX_WAVE_ID 0x90EC
  825. #define SPI_CONFIG_CNTL 0x9100
  826. #define SPI_CONFIG_CNTL_1 0x913C
  827. #define VTX_DONE_DELAY(x) ((x) << 0)
  828. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  829. #define CGTS_TCC_DISABLE 0x9148
  830. #define CGTS_USER_TCC_DISABLE 0x914C
  831. #define TCC_DISABLE_MASK 0xFFFF0000
  832. #define TCC_DISABLE_SHIFT 16
  833. #define CGTS_SM_CTRL_REG 0x9150
  834. #define OVERRIDE (1 << 21)
  835. #define LS_OVERRIDE (1 << 22)
  836. #define SPI_LB_CU_MASK 0x9354
  837. #define TA_CNTL_AUX 0x9508
  838. #define CC_RB_BACKEND_DISABLE 0x98F4
  839. #define BACKEND_DISABLE(x) ((x) << 16)
  840. #define GB_ADDR_CONFIG 0x98F8
  841. #define NUM_PIPES(x) ((x) << 0)
  842. #define NUM_PIPES_MASK 0x00000007
  843. #define NUM_PIPES_SHIFT 0
  844. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  845. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  846. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  847. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  848. #define NUM_SHADER_ENGINES_MASK 0x00003000
  849. #define NUM_SHADER_ENGINES_SHIFT 12
  850. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  851. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  852. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  853. #define NUM_GPUS(x) ((x) << 20)
  854. #define NUM_GPUS_MASK 0x00700000
  855. #define NUM_GPUS_SHIFT 20
  856. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  857. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  858. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  859. #define ROW_SIZE(x) ((x) << 28)
  860. #define ROW_SIZE_MASK 0x30000000
  861. #define ROW_SIZE_SHIFT 28
  862. #define GB_TILE_MODE0 0x9910
  863. # define MICRO_TILE_MODE(x) ((x) << 0)
  864. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  865. # define ADDR_SURF_THIN_MICRO_TILING 1
  866. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  867. # define ARRAY_MODE(x) ((x) << 2)
  868. # define ARRAY_LINEAR_GENERAL 0
  869. # define ARRAY_LINEAR_ALIGNED 1
  870. # define ARRAY_1D_TILED_THIN1 2
  871. # define ARRAY_2D_TILED_THIN1 4
  872. # define PIPE_CONFIG(x) ((x) << 6)
  873. # define ADDR_SURF_P2 0
  874. # define ADDR_SURF_P4_8x16 4
  875. # define ADDR_SURF_P4_16x16 5
  876. # define ADDR_SURF_P4_16x32 6
  877. # define ADDR_SURF_P4_32x32 7
  878. # define ADDR_SURF_P8_16x16_8x16 8
  879. # define ADDR_SURF_P8_16x32_8x16 9
  880. # define ADDR_SURF_P8_32x32_8x16 10
  881. # define ADDR_SURF_P8_16x32_16x16 11
  882. # define ADDR_SURF_P8_32x32_16x16 12
  883. # define ADDR_SURF_P8_32x32_16x32 13
  884. # define ADDR_SURF_P8_32x64_32x32 14
  885. # define TILE_SPLIT(x) ((x) << 11)
  886. # define ADDR_SURF_TILE_SPLIT_64B 0
  887. # define ADDR_SURF_TILE_SPLIT_128B 1
  888. # define ADDR_SURF_TILE_SPLIT_256B 2
  889. # define ADDR_SURF_TILE_SPLIT_512B 3
  890. # define ADDR_SURF_TILE_SPLIT_1KB 4
  891. # define ADDR_SURF_TILE_SPLIT_2KB 5
  892. # define ADDR_SURF_TILE_SPLIT_4KB 6
  893. # define BANK_WIDTH(x) ((x) << 14)
  894. # define ADDR_SURF_BANK_WIDTH_1 0
  895. # define ADDR_SURF_BANK_WIDTH_2 1
  896. # define ADDR_SURF_BANK_WIDTH_4 2
  897. # define ADDR_SURF_BANK_WIDTH_8 3
  898. # define BANK_HEIGHT(x) ((x) << 16)
  899. # define ADDR_SURF_BANK_HEIGHT_1 0
  900. # define ADDR_SURF_BANK_HEIGHT_2 1
  901. # define ADDR_SURF_BANK_HEIGHT_4 2
  902. # define ADDR_SURF_BANK_HEIGHT_8 3
  903. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  904. # define ADDR_SURF_MACRO_ASPECT_1 0
  905. # define ADDR_SURF_MACRO_ASPECT_2 1
  906. # define ADDR_SURF_MACRO_ASPECT_4 2
  907. # define ADDR_SURF_MACRO_ASPECT_8 3
  908. # define NUM_BANKS(x) ((x) << 20)
  909. # define ADDR_SURF_2_BANK 0
  910. # define ADDR_SURF_4_BANK 1
  911. # define ADDR_SURF_8_BANK 2
  912. # define ADDR_SURF_16_BANK 3
  913. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  914. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  915. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  916. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  917. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  918. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  919. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  920. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  921. #define CB_CGTT_SCLK_CTRL 0x9a60
  922. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  923. #define BACKEND_DISABLE_MASK 0x00FF0000
  924. #define BACKEND_DISABLE_SHIFT 16
  925. #define TCP_CHAN_STEER_LO 0xac0c
  926. #define TCP_CHAN_STEER_HI 0xac10
  927. #define CP_RB0_BASE 0xC100
  928. #define CP_RB0_CNTL 0xC104
  929. #define RB_BUFSZ(x) ((x) << 0)
  930. #define RB_BLKSZ(x) ((x) << 8)
  931. #define BUF_SWAP_32BIT (2 << 16)
  932. #define RB_NO_UPDATE (1 << 27)
  933. #define RB_RPTR_WR_ENA (1 << 31)
  934. #define CP_RB0_RPTR_ADDR 0xC10C
  935. #define CP_RB0_RPTR_ADDR_HI 0xC110
  936. #define CP_RB0_WPTR 0xC114
  937. #define CP_PFP_UCODE_ADDR 0xC150
  938. #define CP_PFP_UCODE_DATA 0xC154
  939. #define CP_ME_RAM_RADDR 0xC158
  940. #define CP_ME_RAM_WADDR 0xC15C
  941. #define CP_ME_RAM_DATA 0xC160
  942. #define CP_CE_UCODE_ADDR 0xC168
  943. #define CP_CE_UCODE_DATA 0xC16C
  944. #define CP_RB1_BASE 0xC180
  945. #define CP_RB1_CNTL 0xC184
  946. #define CP_RB1_RPTR_ADDR 0xC188
  947. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  948. #define CP_RB1_WPTR 0xC190
  949. #define CP_RB2_BASE 0xC194
  950. #define CP_RB2_CNTL 0xC198
  951. #define CP_RB2_RPTR_ADDR 0xC19C
  952. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  953. #define CP_RB2_WPTR 0xC1A4
  954. #define CP_INT_CNTL_RING0 0xC1A8
  955. #define CP_INT_CNTL_RING1 0xC1AC
  956. #define CP_INT_CNTL_RING2 0xC1B0
  957. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  958. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  959. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  960. # define TIME_STAMP_INT_ENABLE (1 << 26)
  961. # define CP_RINGID2_INT_ENABLE (1 << 29)
  962. # define CP_RINGID1_INT_ENABLE (1 << 30)
  963. # define CP_RINGID0_INT_ENABLE (1 << 31)
  964. #define CP_INT_STATUS_RING0 0xC1B4
  965. #define CP_INT_STATUS_RING1 0xC1B8
  966. #define CP_INT_STATUS_RING2 0xC1BC
  967. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  968. # define TIME_STAMP_INT_STAT (1 << 26)
  969. # define CP_RINGID2_INT_STAT (1 << 29)
  970. # define CP_RINGID1_INT_STAT (1 << 30)
  971. # define CP_RINGID0_INT_STAT (1 << 31)
  972. #define CP_MEM_SLP_CNTL 0xC1E4
  973. # define CP_MEM_LS_EN (1 << 0)
  974. #define CP_DEBUG 0xC1FC
  975. #define RLC_CNTL 0xC300
  976. # define RLC_ENABLE (1 << 0)
  977. #define RLC_RL_BASE 0xC304
  978. #define RLC_RL_SIZE 0xC308
  979. #define RLC_LB_CNTL 0xC30C
  980. # define LOAD_BALANCE_ENABLE (1 << 0)
  981. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  982. #define RLC_LB_CNTR_MAX 0xC314
  983. #define RLC_LB_CNTR_INIT 0xC318
  984. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  985. #define RLC_UCODE_ADDR 0xC32C
  986. #define RLC_UCODE_DATA 0xC330
  987. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  988. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  989. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  990. #define RLC_MC_CNTL 0xC344
  991. #define RLC_UCODE_CNTL 0xC348
  992. #define RLC_STAT 0xC34C
  993. # define RLC_BUSY_STATUS (1 << 0)
  994. # define GFX_POWER_STATUS (1 << 1)
  995. # define GFX_CLOCK_STATUS (1 << 2)
  996. # define GFX_LS_STATUS (1 << 3)
  997. #define RLC_PG_CNTL 0xC35C
  998. # define GFX_PG_ENABLE (1 << 0)
  999. # define GFX_PG_SRC (1 << 1)
  1000. #define RLC_CGTT_MGCG_OVERRIDE 0xC400
  1001. #define RLC_CGCG_CGLS_CTRL 0xC404
  1002. # define CGCG_EN (1 << 0)
  1003. # define CGLS_EN (1 << 1)
  1004. #define RLC_TTOP_D 0xC414
  1005. # define RLC_PUD(x) ((x) << 0)
  1006. # define RLC_PUD_MASK (0xff << 0)
  1007. # define RLC_PDD(x) ((x) << 8)
  1008. # define RLC_PDD_MASK (0xff << 8)
  1009. # define RLC_TTPD(x) ((x) << 16)
  1010. # define RLC_TTPD_MASK (0xff << 16)
  1011. # define RLC_MSD(x) ((x) << 24)
  1012. # define RLC_MSD_MASK (0xff << 24)
  1013. #define RLC_LB_INIT_CU_MASK 0xC41C
  1014. #define RLC_PG_AO_CU_MASK 0xC42C
  1015. #define RLC_MAX_PG_CU 0xC430
  1016. # define MAX_PU_CU(x) ((x) << 0)
  1017. # define MAX_PU_CU_MASK (0xff << 0)
  1018. #define RLC_AUTO_PG_CTRL 0xC434
  1019. # define AUTO_PG_EN (1 << 0)
  1020. # define GRBM_REG_SGIT(x) ((x) << 3)
  1021. # define GRBM_REG_SGIT_MASK (0xffff << 3)
  1022. # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19)
  1023. # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19)
  1024. #define RLC_SERDES_WR_MASTER_MASK_0 0xC454
  1025. #define RLC_SERDES_WR_MASTER_MASK_1 0xC458
  1026. #define RLC_SERDES_WR_CTRL 0xC45C
  1027. #define RLC_SERDES_MASTER_BUSY_0 0xC464
  1028. #define RLC_SERDES_MASTER_BUSY_1 0xC468
  1029. #define RLC_GCPM_GENERAL_3 0xC478
  1030. #define DB_RENDER_CONTROL 0x28000
  1031. #define DB_DEPTH_INFO 0x2803c
  1032. #define PA_SC_RASTER_CONFIG 0x28350
  1033. # define RASTER_CONFIG_RB_MAP_0 0
  1034. # define RASTER_CONFIG_RB_MAP_1 1
  1035. # define RASTER_CONFIG_RB_MAP_2 2
  1036. # define RASTER_CONFIG_RB_MAP_3 3
  1037. #define VGT_EVENT_INITIATOR 0x28a90
  1038. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  1039. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  1040. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  1041. # define CACHE_FLUSH_TS (4 << 0)
  1042. # define CACHE_FLUSH (6 << 0)
  1043. # define CS_PARTIAL_FLUSH (7 << 0)
  1044. # define VGT_STREAMOUT_RESET (10 << 0)
  1045. # define END_OF_PIPE_INCR_DE (11 << 0)
  1046. # define END_OF_PIPE_IB_END (12 << 0)
  1047. # define RST_PIX_CNT (13 << 0)
  1048. # define VS_PARTIAL_FLUSH (15 << 0)
  1049. # define PS_PARTIAL_FLUSH (16 << 0)
  1050. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  1051. # define ZPASS_DONE (21 << 0)
  1052. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  1053. # define PERFCOUNTER_START (23 << 0)
  1054. # define PERFCOUNTER_STOP (24 << 0)
  1055. # define PIPELINESTAT_START (25 << 0)
  1056. # define PIPELINESTAT_STOP (26 << 0)
  1057. # define PERFCOUNTER_SAMPLE (27 << 0)
  1058. # define SAMPLE_PIPELINESTAT (30 << 0)
  1059. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  1060. # define RESET_VTX_CNT (33 << 0)
  1061. # define VGT_FLUSH (36 << 0)
  1062. # define BOTTOM_OF_PIPE_TS (40 << 0)
  1063. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  1064. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  1065. # define FLUSH_AND_INV_DB_META (44 << 0)
  1066. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  1067. # define FLUSH_AND_INV_CB_META (46 << 0)
  1068. # define CS_DONE (47 << 0)
  1069. # define PS_DONE (48 << 0)
  1070. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  1071. # define THREAD_TRACE_START (51 << 0)
  1072. # define THREAD_TRACE_STOP (52 << 0)
  1073. # define THREAD_TRACE_FLUSH (54 << 0)
  1074. # define THREAD_TRACE_FINISH (55 << 0)
  1075. /* PIF PHY0 registers idx/data 0x8/0xc */
  1076. #define PB0_PIF_CNTL 0x10
  1077. # define LS2_EXIT_TIME(x) ((x) << 17)
  1078. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  1079. # define LS2_EXIT_TIME_SHIFT 17
  1080. #define PB0_PIF_PAIRING 0x11
  1081. # define MULTI_PIF (1 << 25)
  1082. #define PB0_PIF_PWRDOWN_0 0x12
  1083. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  1084. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  1085. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  1086. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  1087. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  1088. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  1089. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  1090. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  1091. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  1092. #define PB0_PIF_PWRDOWN_1 0x13
  1093. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  1094. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  1095. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  1096. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  1097. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  1098. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  1099. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  1100. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  1101. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  1102. #define PB0_PIF_PWRDOWN_2 0x17
  1103. # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
  1104. # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
  1105. # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
  1106. # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
  1107. # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
  1108. # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
  1109. # define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
  1110. # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
  1111. # define PLL_RAMP_UP_TIME_2_SHIFT 24
  1112. #define PB0_PIF_PWRDOWN_3 0x18
  1113. # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
  1114. # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
  1115. # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
  1116. # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
  1117. # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
  1118. # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
  1119. # define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
  1120. # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
  1121. # define PLL_RAMP_UP_TIME_3_SHIFT 24
  1122. /* PIF PHY1 registers idx/data 0x10/0x14 */
  1123. #define PB1_PIF_CNTL 0x10
  1124. #define PB1_PIF_PAIRING 0x11
  1125. #define PB1_PIF_PWRDOWN_0 0x12
  1126. #define PB1_PIF_PWRDOWN_1 0x13
  1127. #define PB1_PIF_PWRDOWN_2 0x17
  1128. #define PB1_PIF_PWRDOWN_3 0x18
  1129. /* PCIE registers idx/data 0x30/0x34 */
  1130. #define PCIE_CNTL2 0x1c /* PCIE */
  1131. # define SLV_MEM_LS_EN (1 << 16)
  1132. # define MST_MEM_LS_EN (1 << 18)
  1133. # define REPLAY_MEM_LS_EN (1 << 19)
  1134. #define PCIE_LC_STATUS1 0x28 /* PCIE */
  1135. # define LC_REVERSE_RCVR (1 << 0)
  1136. # define LC_REVERSE_XMIT (1 << 1)
  1137. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  1138. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  1139. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  1140. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  1141. #define PCIE_P_CNTL 0x40 /* PCIE */
  1142. # define P_IGNORE_EDB_ERR (1 << 6)
  1143. /* PCIE PORT registers idx/data 0x38/0x3c */
  1144. #define PCIE_LC_CNTL 0xa0
  1145. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  1146. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  1147. # define LC_L0S_INACTIVITY_SHIFT 8
  1148. # define LC_L1_INACTIVITY(x) ((x) << 12)
  1149. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  1150. # define LC_L1_INACTIVITY_SHIFT 12
  1151. # define LC_PMI_TO_L1_DIS (1 << 16)
  1152. # define LC_ASPM_TO_L1_DIS (1 << 24)
  1153. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1154. # define LC_LINK_WIDTH_SHIFT 0
  1155. # define LC_LINK_WIDTH_MASK 0x7
  1156. # define LC_LINK_WIDTH_X0 0
  1157. # define LC_LINK_WIDTH_X1 1
  1158. # define LC_LINK_WIDTH_X2 2
  1159. # define LC_LINK_WIDTH_X4 3
  1160. # define LC_LINK_WIDTH_X8 4
  1161. # define LC_LINK_WIDTH_X16 6
  1162. # define LC_LINK_WIDTH_RD_SHIFT 4
  1163. # define LC_LINK_WIDTH_RD_MASK 0x70
  1164. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1165. # define LC_RECONFIG_NOW (1 << 8)
  1166. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1167. # define LC_RENEGOTIATE_EN (1 << 10)
  1168. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1169. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1170. # define LC_UPCONFIGURE_DIS (1 << 13)
  1171. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  1172. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  1173. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  1174. #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
  1175. # define LC_XMIT_N_FTS(x) ((x) << 0)
  1176. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  1177. # define LC_XMIT_N_FTS_SHIFT 0
  1178. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  1179. # define LC_N_FTS_MASK (0xff << 24)
  1180. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1181. # define LC_GEN2_EN_STRAP (1 << 0)
  1182. # define LC_GEN3_EN_STRAP (1 << 1)
  1183. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  1184. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  1185. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  1186. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  1187. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  1188. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  1189. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  1190. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  1191. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  1192. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  1193. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  1194. # define LC_CURRENT_DATA_RATE_SHIFT 13
  1195. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  1196. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  1197. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  1198. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  1199. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  1200. #define PCIE_LC_CNTL2 0xb1
  1201. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  1202. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  1203. #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
  1204. # define LC_GO_TO_RECOVERY (1 << 30)
  1205. #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
  1206. # define LC_REDO_EQ (1 << 5)
  1207. # define LC_SET_QUIESCE (1 << 13)
  1208. /*
  1209. * UVD
  1210. */
  1211. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  1212. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  1213. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  1214. #define UVD_RBC_RB_RPTR 0xF690
  1215. #define UVD_RBC_RB_WPTR 0xF694
  1216. #define UVD_CGC_CTRL 0xF4B0
  1217. # define DCM (1 << 0)
  1218. # define CG_DT(x) ((x) << 2)
  1219. # define CG_DT_MASK (0xf << 2)
  1220. # define CLK_OD(x) ((x) << 6)
  1221. # define CLK_OD_MASK (0x1f << 6)
  1222. /* UVD CTX indirect */
  1223. #define UVD_CGC_MEM_CTRL 0xC0
  1224. #define UVD_CGC_CTRL2 0xC1
  1225. # define DYN_OR_EN (1 << 0)
  1226. # define DYN_RR_EN (1 << 1)
  1227. # define G_DIV_ID(x) ((x) << 2)
  1228. # define G_DIV_ID_MASK (0x7 << 2)
  1229. /*
  1230. * PM4
  1231. */
  1232. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1233. (((reg) >> 2) & 0xFFFF) | \
  1234. ((n) & 0x3FFF) << 16)
  1235. #define CP_PACKET2 0x80000000
  1236. #define PACKET2_PAD_SHIFT 0
  1237. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1238. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1239. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1240. (((op) & 0xFF) << 8) | \
  1241. ((n) & 0x3FFF) << 16)
  1242. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  1243. /* Packet 3 types */
  1244. #define PACKET3_NOP 0x10
  1245. #define PACKET3_SET_BASE 0x11
  1246. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  1247. #define GDS_PARTITION_BASE 2
  1248. #define CE_PARTITION_BASE 3
  1249. #define PACKET3_CLEAR_STATE 0x12
  1250. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1251. #define PACKET3_DISPATCH_DIRECT 0x15
  1252. #define PACKET3_DISPATCH_INDIRECT 0x16
  1253. #define PACKET3_ALLOC_GDS 0x1B
  1254. #define PACKET3_WRITE_GDS_RAM 0x1C
  1255. #define PACKET3_ATOMIC_GDS 0x1D
  1256. #define PACKET3_ATOMIC 0x1E
  1257. #define PACKET3_OCCLUSION_QUERY 0x1F
  1258. #define PACKET3_SET_PREDICATION 0x20
  1259. #define PACKET3_REG_RMW 0x21
  1260. #define PACKET3_COND_EXEC 0x22
  1261. #define PACKET3_PRED_EXEC 0x23
  1262. #define PACKET3_DRAW_INDIRECT 0x24
  1263. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1264. #define PACKET3_INDEX_BASE 0x26
  1265. #define PACKET3_DRAW_INDEX_2 0x27
  1266. #define PACKET3_CONTEXT_CONTROL 0x28
  1267. #define PACKET3_INDEX_TYPE 0x2A
  1268. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  1269. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1270. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1271. #define PACKET3_NUM_INSTANCES 0x2F
  1272. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1273. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  1274. #define PACKET3_INDIRECT_BUFFER 0x32
  1275. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1276. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1277. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1278. #define PACKET3_WRITE_DATA 0x37
  1279. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  1280. /* 0 - register
  1281. * 1 - memory (sync - via GRBM)
  1282. * 2 - tc/l2
  1283. * 3 - gds
  1284. * 4 - reserved
  1285. * 5 - memory (async - direct)
  1286. */
  1287. #define WR_ONE_ADDR (1 << 16)
  1288. #define WR_CONFIRM (1 << 20)
  1289. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  1290. /* 0 - me
  1291. * 1 - pfp
  1292. * 2 - ce
  1293. */
  1294. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  1295. #define PACKET3_MEM_SEMAPHORE 0x39
  1296. #define PACKET3_MPEG_INDEX 0x3A
  1297. #define PACKET3_COPY_DW 0x3B
  1298. #define PACKET3_WAIT_REG_MEM 0x3C
  1299. #define PACKET3_MEM_WRITE 0x3D
  1300. #define PACKET3_COPY_DATA 0x40
  1301. #define PACKET3_CP_DMA 0x41
  1302. /* 1. header
  1303. * 2. SRC_ADDR_LO or DATA [31:0]
  1304. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1305. * SRC_ADDR_HI [7:0]
  1306. * 4. DST_ADDR_LO [31:0]
  1307. * 5. DST_ADDR_HI [7:0]
  1308. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  1309. */
  1310. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1311. /* 0 - SRC_ADDR
  1312. * 1 - GDS
  1313. */
  1314. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1315. /* 0 - ME
  1316. * 1 - PFP
  1317. */
  1318. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1319. /* 0 - SRC_ADDR
  1320. * 1 - GDS
  1321. * 2 - DATA
  1322. */
  1323. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1324. /* COMMAND */
  1325. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1326. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  1327. /* 0 - none
  1328. * 1 - 8 in 16
  1329. * 2 - 8 in 32
  1330. * 3 - 8 in 64
  1331. */
  1332. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1333. /* 0 - none
  1334. * 1 - 8 in 16
  1335. * 2 - 8 in 32
  1336. * 3 - 8 in 64
  1337. */
  1338. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1339. /* 0 - memory
  1340. * 1 - register
  1341. */
  1342. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1343. /* 0 - memory
  1344. * 1 - register
  1345. */
  1346. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1347. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1348. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  1349. #define PACKET3_PFP_SYNC_ME 0x42
  1350. #define PACKET3_SURFACE_SYNC 0x43
  1351. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1352. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1353. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1354. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1355. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1356. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1357. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1358. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1359. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1360. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1361. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1362. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1363. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1364. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1365. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1366. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1367. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1368. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1369. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1370. #define PACKET3_ME_INITIALIZE 0x44
  1371. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1372. #define PACKET3_COND_WRITE 0x45
  1373. #define PACKET3_EVENT_WRITE 0x46
  1374. #define EVENT_TYPE(x) ((x) << 0)
  1375. #define EVENT_INDEX(x) ((x) << 8)
  1376. /* 0 - any non-TS event
  1377. * 1 - ZPASS_DONE
  1378. * 2 - SAMPLE_PIPELINESTAT
  1379. * 3 - SAMPLE_STREAMOUTSTAT*
  1380. * 4 - *S_PARTIAL_FLUSH
  1381. * 5 - EOP events
  1382. * 6 - EOS events
  1383. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  1384. */
  1385. #define INV_L2 (1 << 20)
  1386. /* INV TC L2 cache when EVENT_INDEX = 7 */
  1387. #define PACKET3_EVENT_WRITE_EOP 0x47
  1388. #define DATA_SEL(x) ((x) << 29)
  1389. /* 0 - discard
  1390. * 1 - send low 32bit data
  1391. * 2 - send 64bit data
  1392. * 3 - send 64bit counter value
  1393. */
  1394. #define INT_SEL(x) ((x) << 24)
  1395. /* 0 - none
  1396. * 1 - interrupt only (DATA_SEL = 0)
  1397. * 2 - interrupt when data write is confirmed
  1398. */
  1399. #define PACKET3_EVENT_WRITE_EOS 0x48
  1400. #define PACKET3_PREAMBLE_CNTL 0x4A
  1401. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1402. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1403. #define PACKET3_ONE_REG_WRITE 0x57
  1404. #define PACKET3_LOAD_CONFIG_REG 0x5F
  1405. #define PACKET3_LOAD_CONTEXT_REG 0x60
  1406. #define PACKET3_LOAD_SH_REG 0x61
  1407. #define PACKET3_SET_CONFIG_REG 0x68
  1408. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1409. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1410. #define PACKET3_SET_CONTEXT_REG 0x69
  1411. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1412. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1413. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1414. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1415. #define PACKET3_SET_SH_REG 0x76
  1416. #define PACKET3_SET_SH_REG_START 0x0000b000
  1417. #define PACKET3_SET_SH_REG_END 0x0000c000
  1418. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1419. #define PACKET3_ME_WRITE 0x7A
  1420. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1421. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1422. #define PACKET3_CE_WRITE 0x7F
  1423. #define PACKET3_LOAD_CONST_RAM 0x80
  1424. #define PACKET3_WRITE_CONST_RAM 0x81
  1425. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  1426. #define PACKET3_DUMP_CONST_RAM 0x83
  1427. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1428. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1429. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1430. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  1431. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1432. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  1433. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  1434. #define PACKET3_SWITCH_BUFFER 0x8B
  1435. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1436. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1437. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1438. #define DMA_RB_CNTL 0xd000
  1439. # define DMA_RB_ENABLE (1 << 0)
  1440. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1441. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1442. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1443. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1444. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1445. #define DMA_RB_BASE 0xd004
  1446. #define DMA_RB_RPTR 0xd008
  1447. #define DMA_RB_WPTR 0xd00c
  1448. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1449. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1450. #define DMA_IB_CNTL 0xd024
  1451. # define DMA_IB_ENABLE (1 << 0)
  1452. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1453. #define DMA_IB_RPTR 0xd028
  1454. #define DMA_CNTL 0xd02c
  1455. # define TRAP_ENABLE (1 << 0)
  1456. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1457. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1458. # define DATA_SWAP_ENABLE (1 << 3)
  1459. # define FENCE_SWAP_ENABLE (1 << 4)
  1460. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1461. #define DMA_STATUS_REG 0xd034
  1462. # define DMA_IDLE (1 << 0)
  1463. #define DMA_TILING_CONFIG 0xd0b8
  1464. #define DMA_PG 0xd0d4
  1465. # define PG_CNTL_ENABLE (1 << 0)
  1466. #define DMA_PGFSM_CONFIG 0xd0d8
  1467. #define DMA_PGFSM_WRITE 0xd0dc
  1468. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  1469. (((b) & 0x1) << 26) | \
  1470. (((t) & 0x1) << 23) | \
  1471. (((s) & 0x1) << 22) | \
  1472. (((n) & 0xFFFFF) << 0))
  1473. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1474. (((vmid) & 0xF) << 20) | \
  1475. (((n) & 0xFFFFF) << 0))
  1476. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1477. (1 << 26) | \
  1478. (1 << 21) | \
  1479. (((n) & 0xFFFFF) << 0))
  1480. /* async DMA Packet types */
  1481. #define DMA_PACKET_WRITE 0x2
  1482. #define DMA_PACKET_COPY 0x3
  1483. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1484. #define DMA_PACKET_SEMAPHORE 0x5
  1485. #define DMA_PACKET_FENCE 0x6
  1486. #define DMA_PACKET_TRAP 0x7
  1487. #define DMA_PACKET_SRBM_WRITE 0x9
  1488. #define DMA_PACKET_CONSTANT_FILL 0xd
  1489. #define DMA_PACKET_NOP 0xf
  1490. #endif