rv770d.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #ifndef RV770_H
  28. #define RV770_H
  29. #define R7XX_MAX_SH_GPRS 256
  30. #define R7XX_MAX_TEMP_GPRS 16
  31. #define R7XX_MAX_SH_THREADS 256
  32. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  33. #define R7XX_MAX_BACKENDS 8
  34. #define R7XX_MAX_BACKENDS_MASK 0xff
  35. #define R7XX_MAX_SIMDS 16
  36. #define R7XX_MAX_SIMDS_MASK 0xffff
  37. #define R7XX_MAX_PIPES 8
  38. #define R7XX_MAX_PIPES_MASK 0xff
  39. /* discrete uvd clocks */
  40. #define CG_UPLL_FUNC_CNTL 0x718
  41. # define UPLL_RESET_MASK 0x00000001
  42. # define UPLL_SLEEP_MASK 0x00000002
  43. # define UPLL_BYPASS_EN_MASK 0x00000004
  44. # define UPLL_CTLREQ_MASK 0x00000008
  45. # define UPLL_REF_DIV(x) ((x) << 16)
  46. # define UPLL_REF_DIV_MASK 0x003F0000
  47. # define UPLL_CTLACK_MASK 0x40000000
  48. # define UPLL_CTLACK2_MASK 0x80000000
  49. #define CG_UPLL_FUNC_CNTL_2 0x71c
  50. # define UPLL_SW_HILEN(x) ((x) << 0)
  51. # define UPLL_SW_LOLEN(x) ((x) << 4)
  52. # define UPLL_SW_HILEN2(x) ((x) << 8)
  53. # define UPLL_SW_LOLEN2(x) ((x) << 12)
  54. # define UPLL_SW_MASK 0x0000FFFF
  55. # define VCLK_SRC_SEL(x) ((x) << 20)
  56. # define VCLK_SRC_SEL_MASK 0x01F00000
  57. # define DCLK_SRC_SEL(x) ((x) << 25)
  58. # define DCLK_SRC_SEL_MASK 0x3E000000
  59. #define CG_UPLL_FUNC_CNTL_3 0x720
  60. # define UPLL_FB_DIV(x) ((x) << 0)
  61. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  62. /* pm registers */
  63. #define SMC_SRAM_ADDR 0x200
  64. #define SMC_SRAM_AUTO_INC_DIS (1 << 16)
  65. #define SMC_SRAM_DATA 0x204
  66. #define SMC_IO 0x208
  67. #define SMC_RST_N (1 << 0)
  68. #define SMC_STOP_MODE (1 << 2)
  69. #define SMC_CLK_EN (1 << 11)
  70. #define SMC_MSG 0x20c
  71. #define HOST_SMC_MSG(x) ((x) << 0)
  72. #define HOST_SMC_MSG_MASK (0xff << 0)
  73. #define HOST_SMC_MSG_SHIFT 0
  74. #define HOST_SMC_RESP(x) ((x) << 8)
  75. #define HOST_SMC_RESP_MASK (0xff << 8)
  76. #define HOST_SMC_RESP_SHIFT 8
  77. #define SMC_HOST_MSG(x) ((x) << 16)
  78. #define SMC_HOST_MSG_MASK (0xff << 16)
  79. #define SMC_HOST_MSG_SHIFT 16
  80. #define SMC_HOST_RESP(x) ((x) << 24)
  81. #define SMC_HOST_RESP_MASK (0xff << 24)
  82. #define SMC_HOST_RESP_SHIFT 24
  83. #define SMC_ISR_FFD8_FFDB 0x218
  84. #define CG_SPLL_FUNC_CNTL 0x600
  85. #define SPLL_RESET (1 << 0)
  86. #define SPLL_SLEEP (1 << 1)
  87. #define SPLL_DIVEN (1 << 2)
  88. #define SPLL_BYPASS_EN (1 << 3)
  89. #define SPLL_REF_DIV(x) ((x) << 4)
  90. #define SPLL_REF_DIV_MASK (0x3f << 4)
  91. #define SPLL_HILEN(x) ((x) << 12)
  92. #define SPLL_HILEN_MASK (0xf << 12)
  93. #define SPLL_LOLEN(x) ((x) << 16)
  94. #define SPLL_LOLEN_MASK (0xf << 16)
  95. #define CG_SPLL_FUNC_CNTL_2 0x604
  96. #define SCLK_MUX_SEL(x) ((x) << 0)
  97. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  98. #define CG_SPLL_FUNC_CNTL_3 0x608
  99. #define SPLL_FB_DIV(x) ((x) << 0)
  100. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  101. #define SPLL_DITHEN (1 << 28)
  102. #define SPLL_CNTL_MODE 0x610
  103. #define SPLL_DIV_SYNC (1 << 5)
  104. #define MPLL_AD_FUNC_CNTL 0x624
  105. #define CLKF(x) ((x) << 0)
  106. #define CLKF_MASK (0x7f << 0)
  107. #define CLKR(x) ((x) << 7)
  108. #define CLKR_MASK (0x1f << 7)
  109. #define CLKFRAC(x) ((x) << 12)
  110. #define CLKFRAC_MASK (0x1f << 12)
  111. #define YCLK_POST_DIV(x) ((x) << 17)
  112. #define YCLK_POST_DIV_MASK (3 << 17)
  113. #define IBIAS(x) ((x) << 20)
  114. #define IBIAS_MASK (0x3ff << 20)
  115. #define RESET (1 << 30)
  116. #define PDNB (1 << 31)
  117. #define MPLL_AD_FUNC_CNTL_2 0x628
  118. #define BYPASS (1 << 19)
  119. #define BIAS_GEN_PDNB (1 << 24)
  120. #define RESET_EN (1 << 25)
  121. #define VCO_MODE (1 << 29)
  122. #define MPLL_DQ_FUNC_CNTL 0x62c
  123. #define MPLL_DQ_FUNC_CNTL_2 0x630
  124. #define GENERAL_PWRMGT 0x63c
  125. # define GLOBAL_PWRMGT_EN (1 << 0)
  126. # define STATIC_PM_EN (1 << 1)
  127. # define THERMAL_PROTECTION_DIS (1 << 2)
  128. # define THERMAL_PROTECTION_TYPE (1 << 3)
  129. # define ENABLE_GEN2PCIE (1 << 4)
  130. # define ENABLE_GEN2XSP (1 << 5)
  131. # define SW_SMIO_INDEX(x) ((x) << 6)
  132. # define SW_SMIO_INDEX_MASK (3 << 6)
  133. # define SW_SMIO_INDEX_SHIFT 6
  134. # define LOW_VOLT_D2_ACPI (1 << 8)
  135. # define LOW_VOLT_D3_ACPI (1 << 9)
  136. # define VOLT_PWRMGT_EN (1 << 10)
  137. # define BACKBIAS_PAD_EN (1 << 18)
  138. # define BACKBIAS_VALUE (1 << 19)
  139. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  140. # define AC_DC_SW (1 << 24)
  141. #define CG_TPC 0x640
  142. #define SCLK_PWRMGT_CNTL 0x644
  143. # define SCLK_PWRMGT_OFF (1 << 0)
  144. # define SCLK_LOW_D1 (1 << 1)
  145. # define FIR_RESET (1 << 4)
  146. # define FIR_FORCE_TREND_SEL (1 << 5)
  147. # define FIR_TREND_MODE (1 << 6)
  148. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  149. # define GFX_CLK_FORCE_ON (1 << 8)
  150. # define GFX_CLK_REQUEST_OFF (1 << 9)
  151. # define GFX_CLK_FORCE_OFF (1 << 10)
  152. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  153. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  154. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  155. #define MCLK_PWRMGT_CNTL 0x648
  156. # define DLL_SPEED(x) ((x) << 0)
  157. # define DLL_SPEED_MASK (0x1f << 0)
  158. # define MPLL_PWRMGT_OFF (1 << 5)
  159. # define DLL_READY (1 << 6)
  160. # define MC_INT_CNTL (1 << 7)
  161. # define MRDCKA0_SLEEP (1 << 8)
  162. # define MRDCKA1_SLEEP (1 << 9)
  163. # define MRDCKB0_SLEEP (1 << 10)
  164. # define MRDCKB1_SLEEP (1 << 11)
  165. # define MRDCKC0_SLEEP (1 << 12)
  166. # define MRDCKC1_SLEEP (1 << 13)
  167. # define MRDCKD0_SLEEP (1 << 14)
  168. # define MRDCKD1_SLEEP (1 << 15)
  169. # define MRDCKA0_RESET (1 << 16)
  170. # define MRDCKA1_RESET (1 << 17)
  171. # define MRDCKB0_RESET (1 << 18)
  172. # define MRDCKB1_RESET (1 << 19)
  173. # define MRDCKC0_RESET (1 << 20)
  174. # define MRDCKC1_RESET (1 << 21)
  175. # define MRDCKD0_RESET (1 << 22)
  176. # define MRDCKD1_RESET (1 << 23)
  177. # define DLL_READY_READ (1 << 24)
  178. # define USE_DISPLAY_GAP (1 << 25)
  179. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  180. # define MPLL_TURNOFF_D2 (1 << 28)
  181. #define DLL_CNTL 0x64c
  182. # define MRDCKA0_BYPASS (1 << 24)
  183. # define MRDCKA1_BYPASS (1 << 25)
  184. # define MRDCKB0_BYPASS (1 << 26)
  185. # define MRDCKB1_BYPASS (1 << 27)
  186. # define MRDCKC0_BYPASS (1 << 28)
  187. # define MRDCKC1_BYPASS (1 << 29)
  188. # define MRDCKD0_BYPASS (1 << 30)
  189. # define MRDCKD1_BYPASS (1 << 31)
  190. #define MPLL_TIME 0x654
  191. # define MPLL_LOCK_TIME(x) ((x) << 0)
  192. # define MPLL_LOCK_TIME_MASK (0xffff << 0)
  193. # define MPLL_RESET_TIME(x) ((x) << 16)
  194. # define MPLL_RESET_TIME_MASK (0xffff << 16)
  195. #define CG_CLKPIN_CNTL 0x660
  196. # define MUX_TCLK_TO_XCLK (1 << 8)
  197. # define XTALIN_DIVIDE (1 << 9)
  198. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c
  199. # define CURRENT_PROFILE_INDEX_MASK (0xf << 4)
  200. # define CURRENT_PROFILE_INDEX_SHIFT 4
  201. #define S0_VID_LOWER_SMIO_CNTL 0x678
  202. #define S1_VID_LOWER_SMIO_CNTL 0x67c
  203. #define S2_VID_LOWER_SMIO_CNTL 0x680
  204. #define S3_VID_LOWER_SMIO_CNTL 0x684
  205. #define CG_FTV 0x690
  206. #define CG_FFCT_0 0x694
  207. # define UTC_0(x) ((x) << 0)
  208. # define UTC_0_MASK (0x3ff << 0)
  209. # define DTC_0(x) ((x) << 10)
  210. # define DTC_0_MASK (0x3ff << 10)
  211. #define CG_BSP 0x6d0
  212. # define BSP(x) ((x) << 0)
  213. # define BSP_MASK (0xffff << 0)
  214. # define BSU(x) ((x) << 16)
  215. # define BSU_MASK (0xf << 16)
  216. #define CG_AT 0x6d4
  217. # define CG_R(x) ((x) << 0)
  218. # define CG_R_MASK (0xffff << 0)
  219. # define CG_L(x) ((x) << 16)
  220. # define CG_L_MASK (0xffff << 16)
  221. #define CG_GIT 0x6d8
  222. # define CG_GICST(x) ((x) << 0)
  223. # define CG_GICST_MASK (0xffff << 0)
  224. # define CG_GIPOT(x) ((x) << 16)
  225. # define CG_GIPOT_MASK (0xffff << 16)
  226. #define CG_SSP 0x6e8
  227. # define SST(x) ((x) << 0)
  228. # define SST_MASK (0xffff << 0)
  229. # define SSTU(x) ((x) << 16)
  230. # define SSTU_MASK (0xf << 16)
  231. #define CG_DISPLAY_GAP_CNTL 0x714
  232. # define DISP1_GAP(x) ((x) << 0)
  233. # define DISP1_GAP_MASK (3 << 0)
  234. # define DISP2_GAP(x) ((x) << 2)
  235. # define DISP2_GAP_MASK (3 << 2)
  236. # define VBI_TIMER_COUNT(x) ((x) << 4)
  237. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  238. # define VBI_TIMER_UNIT(x) ((x) << 20)
  239. # define VBI_TIMER_UNIT_MASK (7 << 20)
  240. # define DISP1_GAP_MCHG(x) ((x) << 24)
  241. # define DISP1_GAP_MCHG_MASK (3 << 24)
  242. # define DISP2_GAP_MCHG(x) ((x) << 26)
  243. # define DISP2_GAP_MCHG_MASK (3 << 26)
  244. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  245. #define SSEN (1 << 0)
  246. #define CLKS(x) ((x) << 4)
  247. #define CLKS_MASK (0xfff << 4)
  248. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  249. #define CLKV(x) ((x) << 0)
  250. #define CLKV_MASK (0x3ffffff << 0)
  251. #define CG_MPLL_SPREAD_SPECTRUM 0x798
  252. #define CG_UPLL_SPREAD_SPECTRUM 0x79c
  253. # define SSEN_MASK 0x00000001
  254. #define CG_CGTT_LOCAL_0 0x7d0
  255. #define CG_CGTT_LOCAL_1 0x7d4
  256. #define BIOS_SCRATCH_4 0x1734
  257. #define MC_SEQ_MISC0 0x2a00
  258. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  259. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  260. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  261. #define MC_ARB_SQM_RATIO 0x2770
  262. #define STATE0(x) ((x) << 0)
  263. #define STATE0_MASK (0xff << 0)
  264. #define STATE1(x) ((x) << 8)
  265. #define STATE1_MASK (0xff << 8)
  266. #define STATE2(x) ((x) << 16)
  267. #define STATE2_MASK (0xff << 16)
  268. #define STATE3(x) ((x) << 24)
  269. #define STATE3_MASK (0xff << 24)
  270. #define MC_ARB_RFSH_RATE 0x27b0
  271. #define POWERMODE0(x) ((x) << 0)
  272. #define POWERMODE0_MASK (0xff << 0)
  273. #define POWERMODE1(x) ((x) << 8)
  274. #define POWERMODE1_MASK (0xff << 8)
  275. #define POWERMODE2(x) ((x) << 16)
  276. #define POWERMODE2_MASK (0xff << 16)
  277. #define POWERMODE3(x) ((x) << 24)
  278. #define POWERMODE3_MASK (0xff << 24)
  279. #define CGTS_SM_CTRL_REG 0x9150
  280. /* Registers */
  281. #define CB_COLOR0_BASE 0x28040
  282. #define CB_COLOR1_BASE 0x28044
  283. #define CB_COLOR2_BASE 0x28048
  284. #define CB_COLOR3_BASE 0x2804C
  285. #define CB_COLOR4_BASE 0x28050
  286. #define CB_COLOR5_BASE 0x28054
  287. #define CB_COLOR6_BASE 0x28058
  288. #define CB_COLOR7_BASE 0x2805C
  289. #define CB_COLOR7_FRAG 0x280FC
  290. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  291. #define CC_RB_BACKEND_DISABLE 0x98F4
  292. #define BACKEND_DISABLE(x) ((x) << 16)
  293. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  294. #define CGTS_SYS_TCC_DISABLE 0x3F90
  295. #define CGTS_TCC_DISABLE 0x9148
  296. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  297. #define CGTS_USER_TCC_DISABLE 0x914C
  298. #define CONFIG_MEMSIZE 0x5428
  299. #define CP_ME_CNTL 0x86D8
  300. #define CP_ME_HALT (1 << 28)
  301. #define CP_PFP_HALT (1 << 26)
  302. #define CP_ME_RAM_DATA 0xC160
  303. #define CP_ME_RAM_RADDR 0xC158
  304. #define CP_ME_RAM_WADDR 0xC15C
  305. #define CP_MEQ_THRESHOLDS 0x8764
  306. #define STQ_SPLIT(x) ((x) << 0)
  307. #define CP_PERFMON_CNTL 0x87FC
  308. #define CP_PFP_UCODE_ADDR 0xC150
  309. #define CP_PFP_UCODE_DATA 0xC154
  310. #define CP_QUEUE_THRESHOLDS 0x8760
  311. #define ROQ_IB1_START(x) ((x) << 0)
  312. #define ROQ_IB2_START(x) ((x) << 8)
  313. #define CP_RB_CNTL 0xC104
  314. #define RB_BUFSZ(x) ((x) << 0)
  315. #define RB_BLKSZ(x) ((x) << 8)
  316. #define RB_NO_UPDATE (1 << 27)
  317. #define RB_RPTR_WR_ENA (1 << 31)
  318. #define BUF_SWAP_32BIT (2 << 16)
  319. #define CP_RB_RPTR 0x8700
  320. #define CP_RB_RPTR_ADDR 0xC10C
  321. #define CP_RB_RPTR_ADDR_HI 0xC110
  322. #define CP_RB_RPTR_WR 0xC108
  323. #define CP_RB_WPTR 0xC114
  324. #define CP_RB_WPTR_ADDR 0xC118
  325. #define CP_RB_WPTR_ADDR_HI 0xC11C
  326. #define CP_RB_WPTR_DELAY 0x8704
  327. #define CP_SEM_WAIT_TIMER 0x85BC
  328. #define DB_DEBUG3 0x98B0
  329. #define DB_CLK_OFF_DELAY(x) ((x) << 11)
  330. #define DB_DEBUG4 0x9B8C
  331. #define DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
  332. #define DCP_TILING_CONFIG 0x6CA0
  333. #define PIPE_TILING(x) ((x) << 1)
  334. #define BANK_TILING(x) ((x) << 4)
  335. #define GROUP_SIZE(x) ((x) << 6)
  336. #define ROW_TILING(x) ((x) << 8)
  337. #define BANK_SWAPS(x) ((x) << 11)
  338. #define SAMPLE_SPLIT(x) ((x) << 14)
  339. #define BACKEND_MAP(x) ((x) << 16)
  340. #define GB_TILING_CONFIG 0x98F0
  341. #define PIPE_TILING__SHIFT 1
  342. #define PIPE_TILING__MASK 0x0000000e
  343. #define DMA_TILING_CONFIG 0x3ec8
  344. #define DMA_TILING_CONFIG2 0xd0b8
  345. /* RV730 only */
  346. #define UVD_UDEC_TILING_CONFIG 0xef40
  347. #define UVD_UDEC_DB_TILING_CONFIG 0xef44
  348. #define UVD_UDEC_DBW_TILING_CONFIG 0xef48
  349. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  350. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  351. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  352. #define INACTIVE_QD_PIPES_SHIFT 8
  353. #define INACTIVE_SIMDS(x) ((x) << 16)
  354. #define INACTIVE_SIMDS_MASK 0x00FF0000
  355. #define GRBM_CNTL 0x8000
  356. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  357. #define GRBM_SOFT_RESET 0x8020
  358. #define SOFT_RESET_CP (1<<0)
  359. #define GRBM_STATUS 0x8010
  360. #define CMDFIFO_AVAIL_MASK 0x0000000F
  361. #define GUI_ACTIVE (1<<31)
  362. #define GRBM_STATUS2 0x8014
  363. #define CG_THERMAL_CTRL 0x72C
  364. #define DPM_EVENT_SRC(x) ((x) << 0)
  365. #define DPM_EVENT_SRC_MASK (7 << 0)
  366. #define DIG_THERM_DPM(x) ((x) << 14)
  367. #define DIG_THERM_DPM_MASK 0x003FC000
  368. #define DIG_THERM_DPM_SHIFT 14
  369. #define CG_THERMAL_INT 0x734
  370. #define DIG_THERM_INTH(x) ((x) << 8)
  371. #define DIG_THERM_INTH_MASK 0x0000FF00
  372. #define DIG_THERM_INTH_SHIFT 8
  373. #define DIG_THERM_INTL(x) ((x) << 16)
  374. #define DIG_THERM_INTL_MASK 0x00FF0000
  375. #define DIG_THERM_INTL_SHIFT 16
  376. #define THERM_INT_MASK_HIGH (1 << 24)
  377. #define THERM_INT_MASK_LOW (1 << 25)
  378. #define CG_MULT_THERMAL_STATUS 0x740
  379. #define ASIC_T(x) ((x) << 16)
  380. #define ASIC_T_MASK 0x3FF0000
  381. #define ASIC_T_SHIFT 16
  382. #define HDP_HOST_PATH_CNTL 0x2C00
  383. #define HDP_NONSURFACE_BASE 0x2C04
  384. #define HDP_NONSURFACE_INFO 0x2C08
  385. #define HDP_NONSURFACE_SIZE 0x2C0C
  386. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  387. #define HDP_TILING_CONFIG 0x2F3C
  388. #define HDP_DEBUG1 0x2F34
  389. #define MC_SHARED_CHMAP 0x2004
  390. #define NOOFCHAN_SHIFT 12
  391. #define NOOFCHAN_MASK 0x00003000
  392. #define MC_SHARED_CHREMAP 0x2008
  393. #define MC_ARB_RAMCFG 0x2760
  394. #define NOOFBANK_SHIFT 0
  395. #define NOOFBANK_MASK 0x00000003
  396. #define NOOFRANK_SHIFT 2
  397. #define NOOFRANK_MASK 0x00000004
  398. #define NOOFROWS_SHIFT 3
  399. #define NOOFROWS_MASK 0x00000038
  400. #define NOOFCOLS_SHIFT 6
  401. #define NOOFCOLS_MASK 0x000000C0
  402. #define CHANSIZE_SHIFT 8
  403. #define CHANSIZE_MASK 0x00000100
  404. #define BURSTLENGTH_SHIFT 9
  405. #define BURSTLENGTH_MASK 0x00000200
  406. #define CHANSIZE_OVERRIDE (1 << 11)
  407. #define MC_VM_AGP_TOP 0x2028
  408. #define MC_VM_AGP_BOT 0x202C
  409. #define MC_VM_AGP_BASE 0x2030
  410. #define MC_VM_FB_LOCATION 0x2024
  411. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  412. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  413. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  414. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  415. #define ENABLE_L1_TLB (1 << 0)
  416. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  417. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  418. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  419. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  420. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  421. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  422. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  423. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  424. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  425. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  426. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  427. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  428. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  429. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  430. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  431. #define PA_CL_ENHANCE 0x8A14
  432. #define CLIP_VTX_REORDER_ENA (1 << 0)
  433. #define NUM_CLIP_SEQ(x) ((x) << 1)
  434. #define PA_SC_AA_CONFIG 0x28C04
  435. #define PA_SC_CLIPRECT_RULE 0x2820C
  436. #define PA_SC_EDGERULE 0x28230
  437. #define PA_SC_FIFO_SIZE 0x8BCC
  438. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  439. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  440. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  441. #define FORCE_EOV_MAX_CLK_CNT(x) ((x)<<0)
  442. #define FORCE_EOV_MAX_REZ_CNT(x) ((x)<<16)
  443. #define PA_SC_LINE_STIPPLE 0x28A0C
  444. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  445. #define PA_SC_MODE_CNTL 0x28A4C
  446. #define PA_SC_MULTI_CHIP_CNTL 0x8B20
  447. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  448. #define SCRATCH_REG0 0x8500
  449. #define SCRATCH_REG1 0x8504
  450. #define SCRATCH_REG2 0x8508
  451. #define SCRATCH_REG3 0x850C
  452. #define SCRATCH_REG4 0x8510
  453. #define SCRATCH_REG5 0x8514
  454. #define SCRATCH_REG6 0x8518
  455. #define SCRATCH_REG7 0x851C
  456. #define SCRATCH_UMSK 0x8540
  457. #define SCRATCH_ADDR 0x8544
  458. #define SMX_SAR_CTL0 0xA008
  459. #define SMX_DC_CTL0 0xA020
  460. #define USE_HASH_FUNCTION (1 << 0)
  461. #define CACHE_DEPTH(x) ((x) << 1)
  462. #define FLUSH_ALL_ON_EVENT (1 << 10)
  463. #define STALL_ON_EVENT (1 << 11)
  464. #define SMX_EVENT_CTL 0xA02C
  465. #define ES_FLUSH_CTL(x) ((x) << 0)
  466. #define GS_FLUSH_CTL(x) ((x) << 3)
  467. #define ACK_FLUSH_CTL(x) ((x) << 6)
  468. #define SYNC_FLUSH_CTL (1 << 8)
  469. #define SPI_CONFIG_CNTL 0x9100
  470. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  471. #define DISABLE_INTERP_1 (1 << 5)
  472. #define SPI_CONFIG_CNTL_1 0x913C
  473. #define VTX_DONE_DELAY(x) ((x) << 0)
  474. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  475. #define SPI_INPUT_Z 0x286D8
  476. #define SPI_PS_IN_CONTROL_0 0x286CC
  477. #define NUM_INTERP(x) ((x)<<0)
  478. #define POSITION_ENA (1<<8)
  479. #define POSITION_CENTROID (1<<9)
  480. #define POSITION_ADDR(x) ((x)<<10)
  481. #define PARAM_GEN(x) ((x)<<15)
  482. #define PARAM_GEN_ADDR(x) ((x)<<19)
  483. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  484. #define PERSP_GRADIENT_ENA (1<<28)
  485. #define LINEAR_GRADIENT_ENA (1<<29)
  486. #define POSITION_SAMPLE (1<<30)
  487. #define BARYC_AT_SAMPLE_ENA (1<<31)
  488. #define SQ_CONFIG 0x8C00
  489. #define VC_ENABLE (1 << 0)
  490. #define EXPORT_SRC_C (1 << 1)
  491. #define DX9_CONSTS (1 << 2)
  492. #define ALU_INST_PREFER_VECTOR (1 << 3)
  493. #define DX10_CLAMP (1 << 4)
  494. #define CLAUSE_SEQ_PRIO(x) ((x) << 8)
  495. #define PS_PRIO(x) ((x) << 24)
  496. #define VS_PRIO(x) ((x) << 26)
  497. #define GS_PRIO(x) ((x) << 28)
  498. #define SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8DB0
  499. #define SIMDA_RING0(x) ((x)<<0)
  500. #define SIMDA_RING1(x) ((x)<<8)
  501. #define SIMDB_RING0(x) ((x)<<16)
  502. #define SIMDB_RING1(x) ((x)<<24)
  503. #define SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8DB4
  504. #define SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8DB8
  505. #define SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8DBC
  506. #define SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8DC0
  507. #define SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8DC4
  508. #define SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8DC8
  509. #define SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8DCC
  510. #define ES_PRIO(x) ((x) << 30)
  511. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  512. #define NUM_PS_GPRS(x) ((x) << 0)
  513. #define NUM_VS_GPRS(x) ((x) << 16)
  514. #define DYN_GPR_ENABLE (1 << 27)
  515. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  516. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  517. #define NUM_GS_GPRS(x) ((x) << 0)
  518. #define NUM_ES_GPRS(x) ((x) << 16)
  519. #define SQ_MS_FIFO_SIZES 0x8CF0
  520. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  521. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  522. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  523. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  524. #define SQ_STACK_RESOURCE_MGMT_1 0x8C10
  525. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  526. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  527. #define SQ_STACK_RESOURCE_MGMT_2 0x8C14
  528. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  529. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  530. #define SQ_THREAD_RESOURCE_MGMT 0x8C0C
  531. #define NUM_PS_THREADS(x) ((x) << 0)
  532. #define NUM_VS_THREADS(x) ((x) << 8)
  533. #define NUM_GS_THREADS(x) ((x) << 16)
  534. #define NUM_ES_THREADS(x) ((x) << 24)
  535. #define SX_DEBUG_1 0x9058
  536. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  537. #define SX_EXPORT_BUFFER_SIZES 0x900C
  538. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  539. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  540. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  541. #define SX_MISC 0x28350
  542. #define TA_CNTL_AUX 0x9508
  543. #define DISABLE_CUBE_WRAP (1 << 0)
  544. #define DISABLE_CUBE_ANISO (1 << 1)
  545. #define SYNC_GRADIENT (1 << 24)
  546. #define SYNC_WALKER (1 << 25)
  547. #define SYNC_ALIGNER (1 << 26)
  548. #define BILINEAR_PRECISION_6_BIT (0 << 31)
  549. #define BILINEAR_PRECISION_8_BIT (1 << 31)
  550. #define TCP_CNTL 0x9610
  551. #define TCP_CHAN_STEER 0x9614
  552. #define VC_ENHANCE 0x9714
  553. #define VGT_CACHE_INVALIDATION 0x88C4
  554. #define CACHE_INVALIDATION(x) ((x)<<0)
  555. #define VC_ONLY 0
  556. #define TC_ONLY 1
  557. #define VC_AND_TC 2
  558. #define AUTO_INVLD_EN(x) ((x) << 6)
  559. #define NO_AUTO 0
  560. #define ES_AUTO 1
  561. #define GS_AUTO 2
  562. #define ES_AND_GS_AUTO 3
  563. #define VGT_ES_PER_GS 0x88CC
  564. #define VGT_GS_PER_ES 0x88C8
  565. #define VGT_GS_PER_VS 0x88E8
  566. #define VGT_GS_VERTEX_REUSE 0x88D4
  567. #define VGT_NUM_INSTANCES 0x8974
  568. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  569. #define DEALLOC_DIST_MASK 0x0000007F
  570. #define VGT_STRMOUT_EN 0x28AB0
  571. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  572. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  573. #define VM_CONTEXT0_CNTL 0x1410
  574. #define ENABLE_CONTEXT (1 << 0)
  575. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  576. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  577. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  578. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  579. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  580. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  581. #define VM_L2_CNTL 0x1400
  582. #define ENABLE_L2_CACHE (1 << 0)
  583. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  584. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  585. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  586. #define VM_L2_CNTL2 0x1404
  587. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  588. #define INVALIDATE_L2_CACHE (1 << 1)
  589. #define VM_L2_CNTL3 0x1408
  590. #define BANK_SELECT(x) ((x) << 0)
  591. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  592. #define VM_L2_STATUS 0x140C
  593. #define L2_BUSY (1 << 0)
  594. #define WAIT_UNTIL 0x8040
  595. /* async DMA */
  596. #define DMA_RB_RPTR 0xd008
  597. #define DMA_RB_WPTR 0xd00c
  598. /* async DMA packets */
  599. #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
  600. (((t) & 0x1) << 23) | \
  601. (((s) & 0x1) << 22) | \
  602. (((n) & 0xFFFF) << 0))
  603. /* async DMA Packet types */
  604. #define DMA_PACKET_WRITE 0x2
  605. #define DMA_PACKET_COPY 0x3
  606. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  607. #define DMA_PACKET_SEMAPHORE 0x5
  608. #define DMA_PACKET_FENCE 0x6
  609. #define DMA_PACKET_TRAP 0x7
  610. #define DMA_PACKET_CONSTANT_FILL 0xd
  611. #define DMA_PACKET_NOP 0xf
  612. #define SRBM_STATUS 0x0E50
  613. /* DCE 3.2 HDMI */
  614. #define HDMI_CONTROL 0x7400
  615. # define HDMI_KEEPOUT_MODE (1 << 0)
  616. # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
  617. # define HDMI_ERROR_ACK (1 << 8)
  618. # define HDMI_ERROR_MASK (1 << 9)
  619. #define HDMI_STATUS 0x7404
  620. # define HDMI_ACTIVE_AVMUTE (1 << 0)
  621. # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
  622. # define HDMI_VBI_PACKET_ERROR (1 << 20)
  623. #define HDMI_AUDIO_PACKET_CONTROL 0x7408
  624. # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
  625. # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
  626. #define HDMI_ACR_PACKET_CONTROL 0x740c
  627. # define HDMI_ACR_SEND (1 << 0)
  628. # define HDMI_ACR_CONT (1 << 1)
  629. # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
  630. # define HDMI_ACR_HW 0
  631. # define HDMI_ACR_32 1
  632. # define HDMI_ACR_44 2
  633. # define HDMI_ACR_48 3
  634. # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
  635. # define HDMI_ACR_AUTO_SEND (1 << 12)
  636. #define HDMI_VBI_PACKET_CONTROL 0x7410
  637. # define HDMI_NULL_SEND (1 << 0)
  638. # define HDMI_GC_SEND (1 << 4)
  639. # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
  640. #define HDMI_INFOFRAME_CONTROL0 0x7414
  641. # define HDMI_AVI_INFO_SEND (1 << 0)
  642. # define HDMI_AVI_INFO_CONT (1 << 1)
  643. # define HDMI_AUDIO_INFO_SEND (1 << 4)
  644. # define HDMI_AUDIO_INFO_CONT (1 << 5)
  645. # define HDMI_MPEG_INFO_SEND (1 << 8)
  646. # define HDMI_MPEG_INFO_CONT (1 << 9)
  647. #define HDMI_INFOFRAME_CONTROL1 0x7418
  648. # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
  649. # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
  650. # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
  651. #define HDMI_GENERIC_PACKET_CONTROL 0x741c
  652. # define HDMI_GENERIC0_SEND (1 << 0)
  653. # define HDMI_GENERIC0_CONT (1 << 1)
  654. # define HDMI_GENERIC1_SEND (1 << 4)
  655. # define HDMI_GENERIC1_CONT (1 << 5)
  656. # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
  657. # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
  658. #define HDMI_GC 0x7428
  659. # define HDMI_GC_AVMUTE (1 << 0)
  660. #define AFMT_AUDIO_PACKET_CONTROL2 0x742c
  661. # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
  662. # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
  663. # define AFMT_60958_CS_SOURCE (1 << 4)
  664. # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
  665. # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
  666. #define AFMT_AVI_INFO0 0x7454
  667. # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  668. # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
  669. # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
  670. # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
  671. # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
  672. # define AFMT_AVI_INFO_Y_RGB 0
  673. # define AFMT_AVI_INFO_Y_YCBCR422 1
  674. # define AFMT_AVI_INFO_Y_YCBCR444 2
  675. # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
  676. # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
  677. # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
  678. # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
  679. # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
  680. # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
  681. # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
  682. # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
  683. # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
  684. # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
  685. #define AFMT_AVI_INFO1 0x7458
  686. # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
  687. # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
  688. # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
  689. #define AFMT_AVI_INFO2 0x745c
  690. # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
  691. # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
  692. #define AFMT_AVI_INFO3 0x7460
  693. # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
  694. # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
  695. #define AFMT_MPEG_INFO0 0x7464
  696. # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  697. # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
  698. # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
  699. # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
  700. #define AFMT_MPEG_INFO1 0x7468
  701. # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
  702. # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
  703. # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
  704. #define AFMT_GENERIC0_HDR 0x746c
  705. #define AFMT_GENERIC0_0 0x7470
  706. #define AFMT_GENERIC0_1 0x7474
  707. #define AFMT_GENERIC0_2 0x7478
  708. #define AFMT_GENERIC0_3 0x747c
  709. #define AFMT_GENERIC0_4 0x7480
  710. #define AFMT_GENERIC0_5 0x7484
  711. #define AFMT_GENERIC0_6 0x7488
  712. #define AFMT_GENERIC1_HDR 0x748c
  713. #define AFMT_GENERIC1_0 0x7490
  714. #define AFMT_GENERIC1_1 0x7494
  715. #define AFMT_GENERIC1_2 0x7498
  716. #define AFMT_GENERIC1_3 0x749c
  717. #define AFMT_GENERIC1_4 0x74a0
  718. #define AFMT_GENERIC1_5 0x74a4
  719. #define AFMT_GENERIC1_6 0x74a8
  720. #define HDMI_ACR_32_0 0x74ac
  721. # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
  722. #define HDMI_ACR_32_1 0x74b0
  723. # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
  724. #define HDMI_ACR_44_0 0x74b4
  725. # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
  726. #define HDMI_ACR_44_1 0x74b8
  727. # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
  728. #define HDMI_ACR_48_0 0x74bc
  729. # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
  730. #define HDMI_ACR_48_1 0x74c0
  731. # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
  732. #define HDMI_ACR_STATUS_0 0x74c4
  733. #define HDMI_ACR_STATUS_1 0x74c8
  734. #define AFMT_AUDIO_INFO0 0x74cc
  735. # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  736. # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
  737. # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
  738. #define AFMT_AUDIO_INFO1 0x74d0
  739. # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
  740. # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
  741. # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
  742. # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
  743. #define AFMT_60958_0 0x74d4
  744. # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
  745. # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
  746. # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
  747. # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
  748. # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
  749. # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
  750. # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
  751. # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
  752. # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
  753. # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
  754. #define AFMT_60958_1 0x74d8
  755. # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
  756. # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
  757. # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
  758. # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
  759. # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
  760. #define AFMT_AUDIO_CRC_CONTROL 0x74dc
  761. # define AFMT_AUDIO_CRC_EN (1 << 0)
  762. #define AFMT_RAMP_CONTROL0 0x74e0
  763. # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
  764. # define AFMT_RAMP_DATA_SIGN (1 << 31)
  765. #define AFMT_RAMP_CONTROL1 0x74e4
  766. # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
  767. # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
  768. #define AFMT_RAMP_CONTROL2 0x74e8
  769. # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
  770. #define AFMT_RAMP_CONTROL3 0x74ec
  771. # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
  772. #define AFMT_60958_2 0x74f0
  773. # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
  774. # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
  775. # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
  776. # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
  777. # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
  778. # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
  779. #define AFMT_STATUS 0x7600
  780. # define AFMT_AUDIO_ENABLE (1 << 4)
  781. # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
  782. # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
  783. # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
  784. #define AFMT_AUDIO_PACKET_CONTROL 0x7604
  785. # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
  786. # define AFMT_AUDIO_TEST_EN (1 << 12)
  787. # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
  788. # define AFMT_60958_CS_UPDATE (1 << 26)
  789. # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
  790. # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
  791. # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
  792. # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
  793. #define AFMT_VBI_PACKET_CONTROL 0x7608
  794. # define AFMT_GENERIC0_UPDATE (1 << 2)
  795. #define AFMT_INFOFRAME_CONTROL0 0x760c
  796. # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hmdi regs */
  797. # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
  798. # define AFMT_MPEG_INFO_UPDATE (1 << 10)
  799. #define AFMT_GENERIC0_7 0x7610
  800. /* second instance starts at 0x7800 */
  801. #define HDMI_OFFSET0 (0x7400 - 0x7400)
  802. #define HDMI_OFFSET1 (0x7800 - 0x7400)
  803. /* DCE3.2 ELD audio interface */
  804. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */
  805. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */
  806. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */
  807. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */
  808. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */
  809. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */
  810. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */
  811. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */
  812. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */
  813. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */
  814. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */
  815. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */
  816. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */
  817. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */
  818. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  819. /* max channels minus one. 7 = 8 channels */
  820. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  821. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  822. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  823. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  824. * bit0 = 32 kHz
  825. * bit1 = 44.1 kHz
  826. * bit2 = 48 kHz
  827. * bit3 = 88.2 kHz
  828. * bit4 = 96 kHz
  829. * bit5 = 176.4 kHz
  830. * bit6 = 192 kHz
  831. */
  832. #define AZ_HOT_PLUG_CONTROL 0x7300
  833. # define AZ_FORCE_CODEC_WAKE (1 << 0)
  834. # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
  835. # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
  836. # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
  837. # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
  838. # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
  839. # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
  840. # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
  841. # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
  842. # define CODEC_HOT_PLUG_ENABLE (1 << 12)
  843. # define PIN0_AUDIO_ENABLED (1 << 24)
  844. # define PIN1_AUDIO_ENABLED (1 << 25)
  845. # define PIN2_AUDIO_ENABLED (1 << 26)
  846. # define PIN3_AUDIO_ENABLED (1 << 27)
  847. # define AUDIO_ENABLED (1 << 31)
  848. #define D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110
  849. #define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914
  850. #define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114
  851. #define D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118
  852. #define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c
  853. #define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c
  854. /* PCIE indirect regs */
  855. #define PCIE_P_CNTL 0x40
  856. # define P_PLL_PWRDN_IN_L1L23 (1 << 3)
  857. # define P_PLL_BUF_PDNB (1 << 4)
  858. # define P_PLL_PDNB (1 << 9)
  859. # define P_ALLOW_PRX_FRONTEND_SHUTOFF (1 << 12)
  860. /* PCIE PORT regs */
  861. #define PCIE_LC_CNTL 0xa0
  862. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  863. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  864. # define LC_L0S_INACTIVITY_SHIFT 8
  865. # define LC_L1_INACTIVITY(x) ((x) << 12)
  866. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  867. # define LC_L1_INACTIVITY_SHIFT 12
  868. # define LC_PMI_TO_L1_DIS (1 << 16)
  869. # define LC_ASPM_TO_L1_DIS (1 << 24)
  870. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  871. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  872. # define LC_LINK_WIDTH_SHIFT 0
  873. # define LC_LINK_WIDTH_MASK 0x7
  874. # define LC_LINK_WIDTH_X0 0
  875. # define LC_LINK_WIDTH_X1 1
  876. # define LC_LINK_WIDTH_X2 2
  877. # define LC_LINK_WIDTH_X4 3
  878. # define LC_LINK_WIDTH_X8 4
  879. # define LC_LINK_WIDTH_X16 6
  880. # define LC_LINK_WIDTH_RD_SHIFT 4
  881. # define LC_LINK_WIDTH_RD_MASK 0x70
  882. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  883. # define LC_RECONFIG_NOW (1 << 8)
  884. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  885. # define LC_RENEGOTIATE_EN (1 << 10)
  886. # define LC_SHORT_RECONFIG_EN (1 << 11)
  887. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  888. # define LC_UPCONFIGURE_DIS (1 << 13)
  889. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  890. # define LC_GEN2_EN_STRAP (1 << 0)
  891. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  892. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  893. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  894. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  895. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  896. # define LC_CURRENT_DATA_RATE (1 << 11)
  897. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  898. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  899. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  900. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  901. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  902. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  903. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  904. #define MM_CFGREGS_CNTL 0x544c
  905. # define MM_WR_TO_CFG_EN (1 << 3)
  906. #define LINK_CNTL2 0x88 /* F0 */
  907. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  908. # define SELECTABLE_DEEMPHASIS (1 << 6)
  909. /* UVD */
  910. #define UVD_LMI_EXT40_ADDR 0xf498
  911. #define UVD_VCPU_CHIP_ID 0xf4d4
  912. #define UVD_VCPU_CACHE_OFFSET0 0xf4d8
  913. #define UVD_VCPU_CACHE_SIZE0 0xf4dc
  914. #define UVD_VCPU_CACHE_OFFSET1 0xf4e0
  915. #define UVD_VCPU_CACHE_SIZE1 0xf4e4
  916. #define UVD_VCPU_CACHE_OFFSET2 0xf4e8
  917. #define UVD_VCPU_CACHE_SIZE2 0xf4ec
  918. #define UVD_LMI_ADDR_EXT 0xf594
  919. #define UVD_RBC_RB_RPTR 0xf690
  920. #define UVD_RBC_RB_WPTR 0xf694
  921. #endif