rs780_dpm.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "rs780d.h"
  27. #include "r600_dpm.h"
  28. #include "rs780_dpm.h"
  29. #include "atom.h"
  30. #include <linux/seq_file.h>
  31. static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
  32. {
  33. struct igp_ps *ps = rps->ps_priv;
  34. return ps;
  35. }
  36. static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
  37. {
  38. struct igp_power_info *pi = rdev->pm.dpm.priv;
  39. return pi;
  40. }
  41. static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
  42. {
  43. struct igp_power_info *pi = rs780_get_pi(rdev);
  44. struct radeon_mode_info *minfo = &rdev->mode_info;
  45. struct drm_crtc *crtc;
  46. struct radeon_crtc *radeon_crtc;
  47. int i;
  48. /* defaults */
  49. pi->crtc_id = 0;
  50. pi->refresh_rate = 60;
  51. for (i = 0; i < rdev->num_crtc; i++) {
  52. crtc = (struct drm_crtc *)minfo->crtcs[i];
  53. if (crtc && crtc->enabled) {
  54. radeon_crtc = to_radeon_crtc(crtc);
  55. pi->crtc_id = radeon_crtc->crtc_id;
  56. if (crtc->mode.htotal && crtc->mode.vtotal)
  57. pi->refresh_rate =
  58. (crtc->mode.clock * 1000) /
  59. (crtc->mode.htotal * crtc->mode.vtotal);
  60. break;
  61. }
  62. }
  63. }
  64. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
  65. static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
  66. struct radeon_ps *boot_ps)
  67. {
  68. struct atom_clock_dividers dividers;
  69. struct igp_ps *default_state = rs780_get_ps(boot_ps);
  70. int i, ret;
  71. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  72. default_state->sclk_low, false, &dividers);
  73. if (ret)
  74. return ret;
  75. r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
  76. r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
  77. r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
  78. if (dividers.enable_post_div)
  79. r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
  80. else
  81. r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
  82. r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
  83. r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
  84. r600_engine_clock_entry_enable(rdev, 0, true);
  85. for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
  86. r600_engine_clock_entry_enable(rdev, i, false);
  87. r600_enable_mclk_control(rdev, false);
  88. r600_voltage_control_enable_pins(rdev, 0);
  89. return 0;
  90. }
  91. static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
  92. struct radeon_ps *boot_ps)
  93. {
  94. int ret = 0;
  95. int i;
  96. r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
  97. r600_set_at(rdev, 0, 0, 0, 0);
  98. r600_set_git(rdev, R600_GICST_DFLT);
  99. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  100. r600_set_tc(rdev, i, 0, 0);
  101. r600_select_td(rdev, R600_TD_DFLT);
  102. r600_set_vrc(rdev, 0);
  103. r600_set_tpu(rdev, R600_TPU_DFLT);
  104. r600_set_tpc(rdev, R600_TPC_DFLT);
  105. r600_set_sstu(rdev, R600_SSTU_DFLT);
  106. r600_set_sst(rdev, R600_SST_DFLT);
  107. r600_set_fctu(rdev, R600_FCTU_DFLT);
  108. r600_set_fct(rdev, R600_FCT_DFLT);
  109. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  110. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  111. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  112. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  113. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  114. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  115. r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
  116. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  117. ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
  118. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  119. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  120. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  121. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  122. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  123. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  124. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  125. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  126. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  127. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
  128. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
  129. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
  130. r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
  131. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  132. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  133. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  134. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
  135. r600_set_vrc(rdev, RS780_CGFTV_DFLT);
  136. return ret;
  137. }
  138. static void rs780_start_dpm(struct radeon_device *rdev)
  139. {
  140. r600_enable_sclk_control(rdev, false);
  141. r600_enable_mclk_control(rdev, false);
  142. r600_dynamicpm_enable(rdev, true);
  143. radeon_wait_for_vblank(rdev, 0);
  144. radeon_wait_for_vblank(rdev, 1);
  145. r600_enable_spll_bypass(rdev, true);
  146. r600_wait_for_spll_change(rdev);
  147. r600_enable_spll_bypass(rdev, false);
  148. r600_wait_for_spll_change(rdev);
  149. r600_enable_spll_bypass(rdev, true);
  150. r600_wait_for_spll_change(rdev);
  151. r600_enable_spll_bypass(rdev, false);
  152. r600_wait_for_spll_change(rdev);
  153. r600_enable_sclk_control(rdev, true);
  154. }
  155. static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
  156. {
  157. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
  158. ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
  159. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
  160. RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
  161. ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
  162. }
  163. static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
  164. {
  165. u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  166. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
  167. ~STARTING_FEEDBACK_DIV_MASK);
  168. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
  169. ~FORCED_FEEDBACK_DIV_MASK);
  170. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  171. }
  172. static void rs780_voltage_scaling_init(struct radeon_device *rdev)
  173. {
  174. struct igp_power_info *pi = rs780_get_pi(rdev);
  175. struct drm_device *dev = rdev->ddev;
  176. u32 fv_throt_pwm_fb_div_range[3];
  177. u32 fv_throt_pwm_range[4];
  178. if (dev->pdev->device == 0x9614) {
  179. fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  180. fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  181. fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  182. } else if ((dev->pdev->device == 0x9714) ||
  183. (dev->pdev->device == 0x9715)) {
  184. fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  185. fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  186. fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  187. } else {
  188. fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  189. fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  190. fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  191. }
  192. if (pi->pwm_voltage_control) {
  193. fv_throt_pwm_range[0] = pi->min_voltage;
  194. fv_throt_pwm_range[1] = pi->min_voltage;
  195. fv_throt_pwm_range[2] = pi->max_voltage;
  196. fv_throt_pwm_range[3] = pi->max_voltage;
  197. } else {
  198. fv_throt_pwm_range[0] = pi->invert_pwm_required ?
  199. RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
  200. fv_throt_pwm_range[1] = pi->invert_pwm_required ?
  201. RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
  202. fv_throt_pwm_range[2] = pi->invert_pwm_required ?
  203. RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
  204. fv_throt_pwm_range[3] = pi->invert_pwm_required ?
  205. RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
  206. }
  207. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  208. STARTING_PWM_HIGHTIME(pi->max_voltage),
  209. ~STARTING_PWM_HIGHTIME_MASK);
  210. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  211. NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
  212. ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
  213. WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
  214. ~FORCE_STARTING_PWM_HIGHTIME);
  215. if (pi->invert_pwm_required)
  216. WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
  217. else
  218. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
  219. rs780_voltage_scaling_enable(rdev, true);
  220. WREG32(FVTHROT_PWM_CTRL_REG1,
  221. (MIN_PWM_HIGHTIME(pi->min_voltage) |
  222. MAX_PWM_HIGHTIME(pi->max_voltage)));
  223. WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
  224. WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
  225. WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
  226. WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
  227. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  228. RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
  229. ~RANGE0_PWM_FEEDBACK_DIV_MASK);
  230. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
  231. (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
  232. RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
  233. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
  234. (RANGE0_PWM(fv_throt_pwm_range[1]) |
  235. RANGE1_PWM(fv_throt_pwm_range[2])));
  236. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
  237. (RANGE2_PWM(fv_throt_pwm_range[1]) |
  238. RANGE3_PWM(fv_throt_pwm_range[2])));
  239. }
  240. static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
  241. {
  242. if (enable)
  243. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
  244. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  245. else
  246. WREG32_P(FVTHROT_CNTRL_REG, 0,
  247. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  248. }
  249. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
  250. {
  251. if (enable)
  252. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
  253. else
  254. WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
  255. }
  256. static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
  257. {
  258. WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
  259. WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
  260. WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
  261. WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
  262. WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
  263. WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
  264. WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
  265. WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
  266. WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
  267. WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
  268. }
  269. static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
  270. {
  271. WREG32_P(FVTHROT_FBDIV_REG2,
  272. FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
  273. ~FB_DIV_TIMER_VAL_MASK);
  274. WREG32_P(FVTHROT_CNTRL_REG,
  275. REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
  276. ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
  277. }
  278. static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
  279. {
  280. WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
  281. }
  282. static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
  283. {
  284. WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
  285. WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
  286. WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
  287. WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
  288. WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
  289. }
  290. static void rs780_program_at(struct radeon_device *rdev)
  291. {
  292. struct igp_power_info *pi = rs780_get_pi(rdev);
  293. WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
  294. WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
  295. WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
  296. WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
  297. WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
  298. }
  299. static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
  300. {
  301. WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
  302. }
  303. static void rs780_force_voltage_to_high(struct radeon_device *rdev)
  304. {
  305. struct igp_power_info *pi = rs780_get_pi(rdev);
  306. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  307. if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  308. (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  309. return;
  310. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  311. udelay(1);
  312. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  313. STARTING_PWM_HIGHTIME(pi->max_voltage),
  314. ~STARTING_PWM_HIGHTIME_MASK);
  315. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  316. FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
  317. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
  318. ~RANGE_PWM_FEEDBACK_DIV_EN);
  319. udelay(1);
  320. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  321. }
  322. static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
  323. struct radeon_ps *new_ps,
  324. struct radeon_ps *old_ps)
  325. {
  326. struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
  327. struct igp_ps *new_state = rs780_get_ps(new_ps);
  328. struct igp_ps *old_state = rs780_get_ps(old_ps);
  329. int ret;
  330. if ((new_state->sclk_high == old_state->sclk_high) &&
  331. (new_state->sclk_low == old_state->sclk_low))
  332. return 0;
  333. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  334. new_state->sclk_low, false, &min_dividers);
  335. if (ret)
  336. return ret;
  337. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  338. new_state->sclk_high, false, &max_dividers);
  339. if (ret)
  340. return ret;
  341. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  342. old_state->sclk_high, false, &current_max_dividers);
  343. if (ret)
  344. return ret;
  345. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  346. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(max_dividers.fb_div),
  347. ~FORCED_FEEDBACK_DIV_MASK);
  348. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(max_dividers.fb_div),
  349. ~STARTING_FEEDBACK_DIV_MASK);
  350. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  351. udelay(100);
  352. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  353. if (max_dividers.fb_div > min_dividers.fb_div) {
  354. WREG32_P(FVTHROT_FBDIV_REG0,
  355. MIN_FEEDBACK_DIV(min_dividers.fb_div) |
  356. MAX_FEEDBACK_DIV(max_dividers.fb_div),
  357. ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
  358. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  359. }
  360. return 0;
  361. }
  362. static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
  363. struct radeon_ps *new_ps,
  364. struct radeon_ps *old_ps)
  365. {
  366. struct igp_ps *new_state = rs780_get_ps(new_ps);
  367. struct igp_ps *old_state = rs780_get_ps(old_ps);
  368. struct igp_power_info *pi = rs780_get_pi(rdev);
  369. if ((new_state->sclk_high == old_state->sclk_high) &&
  370. (new_state->sclk_low == old_state->sclk_low))
  371. return;
  372. if (pi->crtc_id == 0)
  373. WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
  374. else
  375. WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
  376. }
  377. static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
  378. struct radeon_ps *new_ps,
  379. struct radeon_ps *old_ps)
  380. {
  381. struct igp_ps *new_state = rs780_get_ps(new_ps);
  382. struct igp_ps *old_state = rs780_get_ps(old_ps);
  383. if ((new_state->sclk_high == old_state->sclk_high) &&
  384. (new_state->sclk_low == old_state->sclk_low))
  385. return;
  386. rs780_clk_scaling_enable(rdev, true);
  387. }
  388. static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
  389. enum rs780_vddc_level vddc)
  390. {
  391. struct igp_power_info *pi = rs780_get_pi(rdev);
  392. if (vddc == RS780_VDDC_LEVEL_HIGH)
  393. return pi->max_voltage;
  394. else if (vddc == RS780_VDDC_LEVEL_LOW)
  395. return pi->min_voltage;
  396. else
  397. return pi->max_voltage;
  398. }
  399. static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
  400. struct radeon_ps *new_ps)
  401. {
  402. struct igp_ps *new_state = rs780_get_ps(new_ps);
  403. struct igp_power_info *pi = rs780_get_pi(rdev);
  404. enum rs780_vddc_level vddc_high, vddc_low;
  405. udelay(100);
  406. if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  407. (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  408. return;
  409. vddc_high = rs780_get_voltage_for_vddc_level(rdev,
  410. new_state->max_voltage);
  411. vddc_low = rs780_get_voltage_for_vddc_level(rdev,
  412. new_state->min_voltage);
  413. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  414. udelay(1);
  415. if (vddc_high > vddc_low) {
  416. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  417. RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
  418. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
  419. } else if (vddc_high == vddc_low) {
  420. if (pi->max_voltage != vddc_high) {
  421. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  422. STARTING_PWM_HIGHTIME(vddc_high),
  423. ~STARTING_PWM_HIGHTIME_MASK);
  424. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  425. FORCE_STARTING_PWM_HIGHTIME,
  426. ~FORCE_STARTING_PWM_HIGHTIME);
  427. }
  428. }
  429. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  430. }
  431. static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  432. struct radeon_ps *new_ps,
  433. struct radeon_ps *old_ps)
  434. {
  435. struct igp_ps *new_state = rs780_get_ps(new_ps);
  436. struct igp_ps *current_state = rs780_get_ps(old_ps);
  437. if ((new_ps->vclk == old_ps->vclk) &&
  438. (new_ps->dclk == old_ps->dclk))
  439. return;
  440. if (new_state->sclk_high >= current_state->sclk_high)
  441. return;
  442. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  443. }
  444. static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  445. struct radeon_ps *new_ps,
  446. struct radeon_ps *old_ps)
  447. {
  448. struct igp_ps *new_state = rs780_get_ps(new_ps);
  449. struct igp_ps *current_state = rs780_get_ps(old_ps);
  450. if ((new_ps->vclk == old_ps->vclk) &&
  451. (new_ps->dclk == old_ps->dclk))
  452. return;
  453. if (new_state->sclk_high < current_state->sclk_high)
  454. return;
  455. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  456. }
  457. int rs780_dpm_enable(struct radeon_device *rdev)
  458. {
  459. struct igp_power_info *pi = rs780_get_pi(rdev);
  460. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  461. int ret;
  462. rs780_get_pm_mode_parameters(rdev);
  463. rs780_disable_vbios_powersaving(rdev);
  464. if (r600_dynamicpm_enabled(rdev))
  465. return -EINVAL;
  466. ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
  467. if (ret)
  468. return ret;
  469. rs780_start_dpm(rdev);
  470. rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
  471. rs780_preset_starting_fbdiv(rdev);
  472. if (pi->voltage_control)
  473. rs780_voltage_scaling_init(rdev);
  474. rs780_clk_scaling_enable(rdev, true);
  475. rs780_set_engine_clock_sc(rdev);
  476. rs780_set_engine_clock_wfc(rdev);
  477. rs780_program_at(rdev);
  478. rs780_set_engine_clock_tdc(rdev);
  479. rs780_set_engine_clock_ssc(rdev);
  480. if (pi->gfx_clock_gating)
  481. r600_gfx_clockgating_enable(rdev, true);
  482. if (rdev->irq.installed && (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  483. ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  484. if (ret)
  485. return ret;
  486. rdev->irq.dpm_thermal = true;
  487. radeon_irq_set(rdev);
  488. }
  489. return 0;
  490. }
  491. void rs780_dpm_disable(struct radeon_device *rdev)
  492. {
  493. struct igp_power_info *pi = rs780_get_pi(rdev);
  494. r600_dynamicpm_enable(rdev, false);
  495. rs780_clk_scaling_enable(rdev, false);
  496. rs780_voltage_scaling_enable(rdev, false);
  497. if (pi->gfx_clock_gating)
  498. r600_gfx_clockgating_enable(rdev, false);
  499. if (rdev->irq.installed &&
  500. (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  501. rdev->irq.dpm_thermal = false;
  502. radeon_irq_set(rdev);
  503. }
  504. }
  505. int rs780_dpm_set_power_state(struct radeon_device *rdev)
  506. {
  507. struct igp_power_info *pi = rs780_get_pi(rdev);
  508. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  509. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  510. int ret;
  511. rs780_get_pm_mode_parameters(rdev);
  512. rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  513. if (pi->voltage_control) {
  514. rs780_force_voltage_to_high(rdev);
  515. mdelay(5);
  516. }
  517. ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
  518. if (ret)
  519. return ret;
  520. rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
  521. rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
  522. if (pi->voltage_control)
  523. rs780_enable_voltage_scaling(rdev, new_ps);
  524. rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  525. return 0;
  526. }
  527. void rs780_dpm_setup_asic(struct radeon_device *rdev)
  528. {
  529. }
  530. void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
  531. {
  532. rs780_get_pm_mode_parameters(rdev);
  533. rs780_program_at(rdev);
  534. }
  535. union igp_info {
  536. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  537. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  538. };
  539. union power_info {
  540. struct _ATOM_POWERPLAY_INFO info;
  541. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  542. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  543. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  544. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  545. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  546. };
  547. union pplib_clock_info {
  548. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  549. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  550. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  551. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  552. };
  553. union pplib_power_state {
  554. struct _ATOM_PPLIB_STATE v1;
  555. struct _ATOM_PPLIB_STATE_V2 v2;
  556. };
  557. static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
  558. struct radeon_ps *rps,
  559. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  560. u8 table_rev)
  561. {
  562. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  563. rps->class = le16_to_cpu(non_clock_info->usClassification);
  564. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  565. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  566. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  567. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  568. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  569. rps->vclk = RS780_DEFAULT_VCLK_FREQ;
  570. rps->dclk = RS780_DEFAULT_DCLK_FREQ;
  571. } else {
  572. rps->vclk = 0;
  573. rps->dclk = 0;
  574. }
  575. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  576. rdev->pm.dpm.boot_ps = rps;
  577. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  578. rdev->pm.dpm.uvd_ps = rps;
  579. }
  580. static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
  581. struct radeon_ps *rps,
  582. union pplib_clock_info *clock_info)
  583. {
  584. struct igp_ps *ps = rs780_get_ps(rps);
  585. u32 sclk;
  586. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  587. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  588. ps->sclk_low = sclk;
  589. sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
  590. sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
  591. ps->sclk_high = sclk;
  592. switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
  593. case ATOM_PPLIB_RS780_VOLTAGE_NONE:
  594. default:
  595. ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  596. ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  597. break;
  598. case ATOM_PPLIB_RS780_VOLTAGE_LOW:
  599. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  600. ps->max_voltage = RS780_VDDC_LEVEL_LOW;
  601. break;
  602. case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
  603. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  604. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  605. break;
  606. case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
  607. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  608. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  609. break;
  610. }
  611. ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
  612. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  613. ps->sclk_low = rdev->clock.default_sclk;
  614. ps->sclk_high = rdev->clock.default_sclk;
  615. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  616. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  617. }
  618. }
  619. static int rs780_parse_power_table(struct radeon_device *rdev)
  620. {
  621. struct radeon_mode_info *mode_info = &rdev->mode_info;
  622. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  623. union pplib_power_state *power_state;
  624. int i;
  625. union pplib_clock_info *clock_info;
  626. union power_info *power_info;
  627. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  628. u16 data_offset;
  629. u8 frev, crev;
  630. struct igp_ps *ps;
  631. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  632. &frev, &crev, &data_offset))
  633. return -EINVAL;
  634. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  635. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  636. power_info->pplib.ucNumStates, GFP_KERNEL);
  637. if (!rdev->pm.dpm.ps)
  638. return -ENOMEM;
  639. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  640. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  641. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  642. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  643. power_state = (union pplib_power_state *)
  644. (mode_info->atom_context->bios + data_offset +
  645. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  646. i * power_info->pplib.ucStateEntrySize);
  647. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  648. (mode_info->atom_context->bios + data_offset +
  649. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  650. (power_state->v1.ucNonClockStateIndex *
  651. power_info->pplib.ucNonClockSize));
  652. if (power_info->pplib.ucStateEntrySize - 1) {
  653. clock_info = (union pplib_clock_info *)
  654. (mode_info->atom_context->bios + data_offset +
  655. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  656. (power_state->v1.ucClockStateIndices[0] *
  657. power_info->pplib.ucClockInfoSize));
  658. ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
  659. if (ps == NULL) {
  660. kfree(rdev->pm.dpm.ps);
  661. return -ENOMEM;
  662. }
  663. rdev->pm.dpm.ps[i].ps_priv = ps;
  664. rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  665. non_clock_info,
  666. power_info->pplib.ucNonClockSize);
  667. rs780_parse_pplib_clock_info(rdev,
  668. &rdev->pm.dpm.ps[i],
  669. clock_info);
  670. }
  671. }
  672. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  673. return 0;
  674. }
  675. int rs780_dpm_init(struct radeon_device *rdev)
  676. {
  677. struct igp_power_info *pi;
  678. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  679. union igp_info *info;
  680. u16 data_offset;
  681. u8 frev, crev;
  682. int ret;
  683. pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
  684. if (pi == NULL)
  685. return -ENOMEM;
  686. rdev->pm.dpm.priv = pi;
  687. ret = rs780_parse_power_table(rdev);
  688. if (ret)
  689. return ret;
  690. pi->voltage_control = false;
  691. pi->gfx_clock_gating = true;
  692. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  693. &frev, &crev, &data_offset)) {
  694. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  695. /* Get various system informations from bios */
  696. switch (crev) {
  697. case 1:
  698. pi->num_of_cycles_in_period =
  699. info->info.ucNumberOfCyclesInPeriod;
  700. pi->num_of_cycles_in_period |=
  701. info->info.ucNumberOfCyclesInPeriodHi << 8;
  702. pi->invert_pwm_required =
  703. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  704. pi->boot_voltage = info->info.ucStartingPWM_HighTime;
  705. pi->max_voltage = info->info.ucMaxNBVoltage;
  706. pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
  707. pi->min_voltage = info->info.ucMinNBVoltage;
  708. pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
  709. pi->inter_voltage_low =
  710. le16_to_cpu(info->info.usInterNBVoltageLow);
  711. pi->inter_voltage_high =
  712. le16_to_cpu(info->info.usInterNBVoltageHigh);
  713. pi->voltage_control = true;
  714. pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
  715. break;
  716. case 2:
  717. pi->num_of_cycles_in_period =
  718. le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
  719. pi->invert_pwm_required =
  720. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  721. pi->boot_voltage =
  722. le16_to_cpu(info->info_2.usBootUpNBVoltage);
  723. pi->max_voltage =
  724. le16_to_cpu(info->info_2.usMaxNBVoltage);
  725. pi->min_voltage =
  726. le16_to_cpu(info->info_2.usMinNBVoltage);
  727. pi->system_config =
  728. le32_to_cpu(info->info_2.ulSystemConfig);
  729. pi->pwm_voltage_control =
  730. (pi->system_config & 0x4) ? true : false;
  731. pi->voltage_control = true;
  732. pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
  733. break;
  734. default:
  735. DRM_ERROR("No integrated system info for your GPU\n");
  736. return -EINVAL;
  737. }
  738. if (pi->min_voltage > pi->max_voltage)
  739. pi->voltage_control = false;
  740. if (pi->pwm_voltage_control) {
  741. if ((pi->num_of_cycles_in_period == 0) ||
  742. (pi->max_voltage == 0) ||
  743. (pi->min_voltage == 0))
  744. pi->voltage_control = false;
  745. } else {
  746. if ((pi->num_of_cycles_in_period == 0) ||
  747. (pi->max_voltage == 0))
  748. pi->voltage_control = false;
  749. }
  750. return 0;
  751. }
  752. radeon_dpm_fini(rdev);
  753. return -EINVAL;
  754. }
  755. void rs780_dpm_print_power_state(struct radeon_device *rdev,
  756. struct radeon_ps *rps)
  757. {
  758. struct igp_ps *ps = rs780_get_ps(rps);
  759. r600_dpm_print_class_info(rps->class, rps->class2);
  760. r600_dpm_print_cap_info(rps->caps);
  761. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  762. printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
  763. ps->sclk_low, ps->min_voltage);
  764. printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
  765. ps->sclk_high, ps->max_voltage);
  766. r600_dpm_print_ps_status(rdev, rps);
  767. }
  768. void rs780_dpm_fini(struct radeon_device *rdev)
  769. {
  770. int i;
  771. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  772. kfree(rdev->pm.dpm.ps[i].ps_priv);
  773. }
  774. kfree(rdev->pm.dpm.ps);
  775. kfree(rdev->pm.dpm.priv);
  776. }
  777. u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
  778. {
  779. struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  780. if (low)
  781. return requested_state->sclk_low;
  782. else
  783. return requested_state->sclk_high;
  784. }
  785. u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
  786. {
  787. struct igp_power_info *pi = rs780_get_pi(rdev);
  788. return pi->bootup_uma_clk;
  789. }
  790. void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  791. struct seq_file *m)
  792. {
  793. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  794. struct igp_ps *ps = rs780_get_ps(rps);
  795. u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
  796. u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  797. u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
  798. u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
  799. ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
  800. u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
  801. (post_div * ref_div);
  802. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  803. /* guess based on the current sclk */
  804. if (sclk < (ps->sclk_low + 500))
  805. seq_printf(m, "power level 0 sclk: %u vddc_index: %d\n",
  806. ps->sclk_low, ps->min_voltage);
  807. else
  808. seq_printf(m, "power level 1 sclk: %u vddc_index: %d\n",
  809. ps->sclk_high, ps->max_voltage);
  810. }