radeon_ring.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/radeon_drm.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "atom.h"
  36. /*
  37. * IB
  38. * IBs (Indirect Buffers) and areas of GPU accessible memory where
  39. * commands are stored. You can put a pointer to the IB in the
  40. * command ring and the hw will fetch the commands from the IB
  41. * and execute them. Generally userspace acceleration drivers
  42. * produce command buffers which are send to the kernel and
  43. * put in IBs for execution by the requested ring.
  44. */
  45. static int radeon_debugfs_sa_init(struct radeon_device *rdev);
  46. /**
  47. * radeon_ib_get - request an IB (Indirect Buffer)
  48. *
  49. * @rdev: radeon_device pointer
  50. * @ring: ring index the IB is associated with
  51. * @ib: IB object returned
  52. * @size: requested IB size
  53. *
  54. * Request an IB (all asics). IBs are allocated using the
  55. * suballocator.
  56. * Returns 0 on success, error on failure.
  57. */
  58. int radeon_ib_get(struct radeon_device *rdev, int ring,
  59. struct radeon_ib *ib, struct radeon_vm *vm,
  60. unsigned size)
  61. {
  62. int i, r;
  63. r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true);
  64. if (r) {
  65. dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
  66. return r;
  67. }
  68. r = radeon_semaphore_create(rdev, &ib->semaphore);
  69. if (r) {
  70. return r;
  71. }
  72. ib->ring = ring;
  73. ib->fence = NULL;
  74. ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
  75. ib->vm = vm;
  76. if (vm) {
  77. /* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address
  78. * space and soffset is the offset inside the pool bo
  79. */
  80. ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET;
  81. } else {
  82. ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
  83. }
  84. ib->is_const_ib = false;
  85. for (i = 0; i < RADEON_NUM_RINGS; ++i)
  86. ib->sync_to[i] = NULL;
  87. return 0;
  88. }
  89. /**
  90. * radeon_ib_free - free an IB (Indirect Buffer)
  91. *
  92. * @rdev: radeon_device pointer
  93. * @ib: IB object to free
  94. *
  95. * Free an IB (all asics).
  96. */
  97. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
  98. {
  99. radeon_semaphore_free(rdev, &ib->semaphore, ib->fence);
  100. radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
  101. radeon_fence_unref(&ib->fence);
  102. }
  103. /**
  104. * radeon_ib_sync_to - sync to fence before executing the IB
  105. *
  106. * @ib: IB object to add fence to
  107. * @fence: fence to sync to
  108. *
  109. * Sync to the fence before executing the IB
  110. */
  111. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence)
  112. {
  113. struct radeon_fence *other;
  114. if (!fence)
  115. return;
  116. other = ib->sync_to[fence->ring];
  117. ib->sync_to[fence->ring] = radeon_fence_later(fence, other);
  118. }
  119. /**
  120. * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
  121. *
  122. * @rdev: radeon_device pointer
  123. * @ib: IB object to schedule
  124. * @const_ib: Const IB to schedule (SI only)
  125. *
  126. * Schedule an IB on the associated ring (all asics).
  127. * Returns 0 on success, error on failure.
  128. *
  129. * On SI, there are two parallel engines fed from the primary ring,
  130. * the CE (Constant Engine) and the DE (Drawing Engine). Since
  131. * resource descriptors have moved to memory, the CE allows you to
  132. * prime the caches while the DE is updating register state so that
  133. * the resource descriptors will be already in cache when the draw is
  134. * processed. To accomplish this, the userspace driver submits two
  135. * IBs, one for the CE and one for the DE. If there is a CE IB (called
  136. * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
  137. * to SI there was just a DE IB.
  138. */
  139. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  140. struct radeon_ib *const_ib)
  141. {
  142. struct radeon_ring *ring = &rdev->ring[ib->ring];
  143. bool need_sync = false;
  144. int i, r = 0;
  145. if (!ib->length_dw || !ring->ready) {
  146. /* TODO: Nothings in the ib we should report. */
  147. dev_err(rdev->dev, "couldn't schedule ib\n");
  148. return -EINVAL;
  149. }
  150. /* 64 dwords should be enough for fence too */
  151. r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_RINGS * 8);
  152. if (r) {
  153. dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
  154. return r;
  155. }
  156. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  157. struct radeon_fence *fence = ib->sync_to[i];
  158. if (radeon_fence_need_sync(fence, ib->ring)) {
  159. need_sync = true;
  160. radeon_semaphore_sync_rings(rdev, ib->semaphore,
  161. fence->ring, ib->ring);
  162. radeon_fence_note_sync(fence, ib->ring);
  163. }
  164. }
  165. /* immediately free semaphore when we don't need to sync */
  166. if (!need_sync) {
  167. radeon_semaphore_free(rdev, &ib->semaphore, NULL);
  168. }
  169. /* if we can't remember our last VM flush then flush now! */
  170. /* XXX figure out why we have to flush for every IB */
  171. if (ib->vm /*&& !ib->vm->last_flush*/) {
  172. radeon_ring_vm_flush(rdev, ib->ring, ib->vm);
  173. }
  174. if (const_ib) {
  175. radeon_ring_ib_execute(rdev, const_ib->ring, const_ib);
  176. radeon_semaphore_free(rdev, &const_ib->semaphore, NULL);
  177. }
  178. radeon_ring_ib_execute(rdev, ib->ring, ib);
  179. r = radeon_fence_emit(rdev, &ib->fence, ib->ring);
  180. if (r) {
  181. dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r);
  182. radeon_ring_unlock_undo(rdev, ring);
  183. return r;
  184. }
  185. if (const_ib) {
  186. const_ib->fence = radeon_fence_ref(ib->fence);
  187. }
  188. /* we just flushed the VM, remember that */
  189. if (ib->vm && !ib->vm->last_flush) {
  190. ib->vm->last_flush = radeon_fence_ref(ib->fence);
  191. }
  192. radeon_ring_unlock_commit(rdev, ring);
  193. return 0;
  194. }
  195. /**
  196. * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
  197. *
  198. * @rdev: radeon_device pointer
  199. *
  200. * Initialize the suballocator to manage a pool of memory
  201. * for use as IBs (all asics).
  202. * Returns 0 on success, error on failure.
  203. */
  204. int radeon_ib_pool_init(struct radeon_device *rdev)
  205. {
  206. int r;
  207. if (rdev->ib_pool_ready) {
  208. return 0;
  209. }
  210. r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
  211. RADEON_IB_POOL_SIZE*64*1024,
  212. RADEON_GPU_PAGE_SIZE,
  213. RADEON_GEM_DOMAIN_GTT);
  214. if (r) {
  215. return r;
  216. }
  217. r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
  218. if (r) {
  219. return r;
  220. }
  221. rdev->ib_pool_ready = true;
  222. if (radeon_debugfs_sa_init(rdev)) {
  223. dev_err(rdev->dev, "failed to register debugfs file for SA\n");
  224. }
  225. return 0;
  226. }
  227. /**
  228. * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
  229. *
  230. * @rdev: radeon_device pointer
  231. *
  232. * Tear down the suballocator managing the pool of memory
  233. * for use as IBs (all asics).
  234. */
  235. void radeon_ib_pool_fini(struct radeon_device *rdev)
  236. {
  237. if (rdev->ib_pool_ready) {
  238. radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
  239. radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
  240. rdev->ib_pool_ready = false;
  241. }
  242. }
  243. /**
  244. * radeon_ib_ring_tests - test IBs on the rings
  245. *
  246. * @rdev: radeon_device pointer
  247. *
  248. * Test an IB (Indirect Buffer) on each ring.
  249. * If the test fails, disable the ring.
  250. * Returns 0 on success, error if the primary GFX ring
  251. * IB test fails.
  252. */
  253. int radeon_ib_ring_tests(struct radeon_device *rdev)
  254. {
  255. unsigned i;
  256. int r;
  257. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  258. struct radeon_ring *ring = &rdev->ring[i];
  259. if (!ring->ready)
  260. continue;
  261. r = radeon_ib_test(rdev, i, ring);
  262. if (r) {
  263. ring->ready = false;
  264. if (i == RADEON_RING_TYPE_GFX_INDEX) {
  265. /* oh, oh, that's really bad */
  266. DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
  267. rdev->accel_working = false;
  268. return r;
  269. } else {
  270. /* still not good, but we can live with it */
  271. DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
  272. }
  273. }
  274. }
  275. return 0;
  276. }
  277. /*
  278. * Rings
  279. * Most engines on the GPU are fed via ring buffers. Ring
  280. * buffers are areas of GPU accessible memory that the host
  281. * writes commands into and the GPU reads commands out of.
  282. * There is a rptr (read pointer) that determines where the
  283. * GPU is currently reading, and a wptr (write pointer)
  284. * which determines where the host has written. When the
  285. * pointers are equal, the ring is idle. When the host
  286. * writes commands to the ring buffer, it increments the
  287. * wptr. The GPU then starts fetching commands and executes
  288. * them until the pointers are equal again.
  289. */
  290. static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
  291. /**
  292. * radeon_ring_write - write a value to the ring
  293. *
  294. * @ring: radeon_ring structure holding ring information
  295. * @v: dword (dw) value to write
  296. *
  297. * Write a value to the requested ring buffer (all asics).
  298. */
  299. void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  300. {
  301. #if DRM_DEBUG_CODE
  302. if (ring->count_dw <= 0) {
  303. DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
  304. }
  305. #endif
  306. ring->ring[ring->wptr++] = v;
  307. ring->wptr &= ring->ptr_mask;
  308. ring->count_dw--;
  309. ring->ring_free_dw--;
  310. }
  311. /**
  312. * radeon_ring_supports_scratch_reg - check if the ring supports
  313. * writing to scratch registers
  314. *
  315. * @rdev: radeon_device pointer
  316. * @ring: radeon_ring structure holding ring information
  317. *
  318. * Check if a specific ring supports writing to scratch registers (all asics).
  319. * Returns true if the ring supports writing to scratch regs, false if not.
  320. */
  321. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  322. struct radeon_ring *ring)
  323. {
  324. switch (ring->idx) {
  325. case RADEON_RING_TYPE_GFX_INDEX:
  326. case CAYMAN_RING_TYPE_CP1_INDEX:
  327. case CAYMAN_RING_TYPE_CP2_INDEX:
  328. return true;
  329. default:
  330. return false;
  331. }
  332. }
  333. u32 radeon_ring_generic_get_rptr(struct radeon_device *rdev,
  334. struct radeon_ring *ring)
  335. {
  336. u32 rptr;
  337. if (rdev->wb.enabled && ring != &rdev->ring[R600_RING_TYPE_UVD_INDEX])
  338. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  339. else
  340. rptr = RREG32(ring->rptr_reg);
  341. rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  342. return rptr;
  343. }
  344. u32 radeon_ring_generic_get_wptr(struct radeon_device *rdev,
  345. struct radeon_ring *ring)
  346. {
  347. u32 wptr;
  348. wptr = RREG32(ring->wptr_reg);
  349. wptr = (wptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  350. return wptr;
  351. }
  352. void radeon_ring_generic_set_wptr(struct radeon_device *rdev,
  353. struct radeon_ring *ring)
  354. {
  355. WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
  356. (void)RREG32(ring->wptr_reg);
  357. }
  358. /**
  359. * radeon_ring_free_size - update the free size
  360. *
  361. * @rdev: radeon_device pointer
  362. * @ring: radeon_ring structure holding ring information
  363. *
  364. * Update the free dw slots in the ring buffer (all asics).
  365. */
  366. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
  367. {
  368. ring->rptr = radeon_ring_get_rptr(rdev, ring);
  369. /* This works because ring_size is a power of 2 */
  370. ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
  371. ring->ring_free_dw -= ring->wptr;
  372. ring->ring_free_dw &= ring->ptr_mask;
  373. if (!ring->ring_free_dw) {
  374. ring->ring_free_dw = ring->ring_size / 4;
  375. }
  376. }
  377. /**
  378. * radeon_ring_alloc - allocate space on the ring buffer
  379. *
  380. * @rdev: radeon_device pointer
  381. * @ring: radeon_ring structure holding ring information
  382. * @ndw: number of dwords to allocate in the ring buffer
  383. *
  384. * Allocate @ndw dwords in the ring buffer (all asics).
  385. * Returns 0 on success, error on failure.
  386. */
  387. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
  388. {
  389. int r;
  390. /* make sure we aren't trying to allocate more space than there is on the ring */
  391. if (ndw > (ring->ring_size / 4))
  392. return -ENOMEM;
  393. /* Align requested size with padding so unlock_commit can
  394. * pad safely */
  395. radeon_ring_free_size(rdev, ring);
  396. if (ring->ring_free_dw == (ring->ring_size / 4)) {
  397. /* This is an empty ring update lockup info to avoid
  398. * false positive.
  399. */
  400. radeon_ring_lockup_update(ring);
  401. }
  402. ndw = (ndw + ring->align_mask) & ~ring->align_mask;
  403. while (ndw > (ring->ring_free_dw - 1)) {
  404. radeon_ring_free_size(rdev, ring);
  405. if (ndw < ring->ring_free_dw) {
  406. break;
  407. }
  408. r = radeon_fence_wait_next_locked(rdev, ring->idx);
  409. if (r)
  410. return r;
  411. }
  412. ring->count_dw = ndw;
  413. ring->wptr_old = ring->wptr;
  414. return 0;
  415. }
  416. /**
  417. * radeon_ring_lock - lock the ring and allocate space on it
  418. *
  419. * @rdev: radeon_device pointer
  420. * @ring: radeon_ring structure holding ring information
  421. * @ndw: number of dwords to allocate in the ring buffer
  422. *
  423. * Lock the ring and allocate @ndw dwords in the ring buffer
  424. * (all asics).
  425. * Returns 0 on success, error on failure.
  426. */
  427. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
  428. {
  429. int r;
  430. mutex_lock(&rdev->ring_lock);
  431. r = radeon_ring_alloc(rdev, ring, ndw);
  432. if (r) {
  433. mutex_unlock(&rdev->ring_lock);
  434. return r;
  435. }
  436. return 0;
  437. }
  438. /**
  439. * radeon_ring_commit - tell the GPU to execute the new
  440. * commands on the ring buffer
  441. *
  442. * @rdev: radeon_device pointer
  443. * @ring: radeon_ring structure holding ring information
  444. *
  445. * Update the wptr (write pointer) to tell the GPU to
  446. * execute new commands on the ring buffer (all asics).
  447. */
  448. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
  449. {
  450. /* We pad to match fetch size */
  451. while (ring->wptr & ring->align_mask) {
  452. radeon_ring_write(ring, ring->nop);
  453. }
  454. DRM_MEMORYBARRIER();
  455. radeon_ring_set_wptr(rdev, ring);
  456. }
  457. /**
  458. * radeon_ring_unlock_commit - tell the GPU to execute the new
  459. * commands on the ring buffer and unlock it
  460. *
  461. * @rdev: radeon_device pointer
  462. * @ring: radeon_ring structure holding ring information
  463. *
  464. * Call radeon_ring_commit() then unlock the ring (all asics).
  465. */
  466. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
  467. {
  468. radeon_ring_commit(rdev, ring);
  469. mutex_unlock(&rdev->ring_lock);
  470. }
  471. /**
  472. * radeon_ring_undo - reset the wptr
  473. *
  474. * @ring: radeon_ring structure holding ring information
  475. *
  476. * Reset the driver's copy of the wptr (all asics).
  477. */
  478. void radeon_ring_undo(struct radeon_ring *ring)
  479. {
  480. ring->wptr = ring->wptr_old;
  481. }
  482. /**
  483. * radeon_ring_unlock_undo - reset the wptr and unlock the ring
  484. *
  485. * @ring: radeon_ring structure holding ring information
  486. *
  487. * Call radeon_ring_undo() then unlock the ring (all asics).
  488. */
  489. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
  490. {
  491. radeon_ring_undo(ring);
  492. mutex_unlock(&rdev->ring_lock);
  493. }
  494. /**
  495. * radeon_ring_force_activity - add some nop packets to the ring
  496. *
  497. * @rdev: radeon_device pointer
  498. * @ring: radeon_ring structure holding ring information
  499. *
  500. * Add some nop packets to the ring to force activity (all asics).
  501. * Used for lockup detection to see if the rptr is advancing.
  502. */
  503. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring)
  504. {
  505. int r;
  506. radeon_ring_free_size(rdev, ring);
  507. if (ring->rptr == ring->wptr) {
  508. r = radeon_ring_alloc(rdev, ring, 1);
  509. if (!r) {
  510. radeon_ring_write(ring, ring->nop);
  511. radeon_ring_commit(rdev, ring);
  512. }
  513. }
  514. }
  515. /**
  516. * radeon_ring_lockup_update - update lockup variables
  517. *
  518. * @ring: radeon_ring structure holding ring information
  519. *
  520. * Update the last rptr value and timestamp (all asics).
  521. */
  522. void radeon_ring_lockup_update(struct radeon_ring *ring)
  523. {
  524. ring->last_rptr = ring->rptr;
  525. ring->last_activity = jiffies;
  526. }
  527. /**
  528. * radeon_ring_test_lockup() - check if ring is lockedup by recording information
  529. * @rdev: radeon device structure
  530. * @ring: radeon_ring structure holding ring information
  531. *
  532. * We don't need to initialize the lockup tracking information as we will either
  533. * have CP rptr to a different value of jiffies wrap around which will force
  534. * initialization of the lockup tracking informations.
  535. *
  536. * A possible false positivie is if we get call after while and last_cp_rptr ==
  537. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  538. * if the elapsed time since last call is bigger than 2 second than we return
  539. * false and update the tracking information. Due to this the caller must call
  540. * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
  541. * the fencing code should be cautious about that.
  542. *
  543. * Caller should write to the ring to force CP to do something so we don't get
  544. * false positive when CP is just gived nothing to do.
  545. *
  546. **/
  547. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  548. {
  549. unsigned long cjiffies, elapsed;
  550. cjiffies = jiffies;
  551. if (!time_after(cjiffies, ring->last_activity)) {
  552. /* likely a wrap around */
  553. radeon_ring_lockup_update(ring);
  554. return false;
  555. }
  556. ring->rptr = radeon_ring_get_rptr(rdev, ring);
  557. if (ring->rptr != ring->last_rptr) {
  558. /* CP is still working no lockup */
  559. radeon_ring_lockup_update(ring);
  560. return false;
  561. }
  562. elapsed = jiffies_to_msecs(cjiffies - ring->last_activity);
  563. if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
  564. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  565. return true;
  566. }
  567. /* give a chance to the GPU ... */
  568. return false;
  569. }
  570. /**
  571. * radeon_ring_backup - Back up the content of a ring
  572. *
  573. * @rdev: radeon_device pointer
  574. * @ring: the ring we want to back up
  575. *
  576. * Saves all unprocessed commits from a ring, returns the number of dwords saved.
  577. */
  578. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  579. uint32_t **data)
  580. {
  581. unsigned size, ptr, i;
  582. /* just in case lock the ring */
  583. mutex_lock(&rdev->ring_lock);
  584. *data = NULL;
  585. if (ring->ring_obj == NULL) {
  586. mutex_unlock(&rdev->ring_lock);
  587. return 0;
  588. }
  589. /* it doesn't make sense to save anything if all fences are signaled */
  590. if (!radeon_fence_count_emitted(rdev, ring->idx)) {
  591. mutex_unlock(&rdev->ring_lock);
  592. return 0;
  593. }
  594. /* calculate the number of dw on the ring */
  595. if (ring->rptr_save_reg)
  596. ptr = RREG32(ring->rptr_save_reg);
  597. else if (rdev->wb.enabled)
  598. ptr = le32_to_cpu(*ring->next_rptr_cpu_addr);
  599. else {
  600. /* no way to read back the next rptr */
  601. mutex_unlock(&rdev->ring_lock);
  602. return 0;
  603. }
  604. size = ring->wptr + (ring->ring_size / 4);
  605. size -= ptr;
  606. size &= ring->ptr_mask;
  607. if (size == 0) {
  608. mutex_unlock(&rdev->ring_lock);
  609. return 0;
  610. }
  611. /* and then save the content of the ring */
  612. *data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
  613. if (!*data) {
  614. mutex_unlock(&rdev->ring_lock);
  615. return 0;
  616. }
  617. for (i = 0; i < size; ++i) {
  618. (*data)[i] = ring->ring[ptr++];
  619. ptr &= ring->ptr_mask;
  620. }
  621. mutex_unlock(&rdev->ring_lock);
  622. return size;
  623. }
  624. /**
  625. * radeon_ring_restore - append saved commands to the ring again
  626. *
  627. * @rdev: radeon_device pointer
  628. * @ring: ring to append commands to
  629. * @size: number of dwords we want to write
  630. * @data: saved commands
  631. *
  632. * Allocates space on the ring and restore the previously saved commands.
  633. */
  634. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  635. unsigned size, uint32_t *data)
  636. {
  637. int i, r;
  638. if (!size || !data)
  639. return 0;
  640. /* restore the saved ring content */
  641. r = radeon_ring_lock(rdev, ring, size);
  642. if (r)
  643. return r;
  644. for (i = 0; i < size; ++i) {
  645. radeon_ring_write(ring, data[i]);
  646. }
  647. radeon_ring_unlock_commit(rdev, ring);
  648. kfree(data);
  649. return 0;
  650. }
  651. /**
  652. * radeon_ring_init - init driver ring struct.
  653. *
  654. * @rdev: radeon_device pointer
  655. * @ring: radeon_ring structure holding ring information
  656. * @ring_size: size of the ring
  657. * @rptr_offs: offset of the rptr writeback location in the WB buffer
  658. * @rptr_reg: MMIO offset of the rptr register
  659. * @wptr_reg: MMIO offset of the wptr register
  660. * @ptr_reg_shift: bit offset of the rptr/wptr values
  661. * @ptr_reg_mask: bit mask of the rptr/wptr values
  662. * @nop: nop packet for this ring
  663. *
  664. * Initialize the driver information for the selected ring (all asics).
  665. * Returns 0 on success, error on failure.
  666. */
  667. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
  668. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  669. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
  670. {
  671. int r;
  672. ring->ring_size = ring_size;
  673. ring->rptr_offs = rptr_offs;
  674. ring->rptr_reg = rptr_reg;
  675. ring->wptr_reg = wptr_reg;
  676. ring->ptr_reg_shift = ptr_reg_shift;
  677. ring->ptr_reg_mask = ptr_reg_mask;
  678. ring->nop = nop;
  679. /* Allocate ring buffer */
  680. if (ring->ring_obj == NULL) {
  681. r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
  682. RADEON_GEM_DOMAIN_GTT,
  683. NULL, &ring->ring_obj);
  684. if (r) {
  685. dev_err(rdev->dev, "(%d) ring create failed\n", r);
  686. return r;
  687. }
  688. r = radeon_bo_reserve(ring->ring_obj, false);
  689. if (unlikely(r != 0))
  690. return r;
  691. r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
  692. &ring->gpu_addr);
  693. if (r) {
  694. radeon_bo_unreserve(ring->ring_obj);
  695. dev_err(rdev->dev, "(%d) ring pin failed\n", r);
  696. return r;
  697. }
  698. r = radeon_bo_kmap(ring->ring_obj,
  699. (void **)&ring->ring);
  700. radeon_bo_unreserve(ring->ring_obj);
  701. if (r) {
  702. dev_err(rdev->dev, "(%d) ring map failed\n", r);
  703. return r;
  704. }
  705. }
  706. ring->ptr_mask = (ring->ring_size / 4) - 1;
  707. ring->ring_free_dw = ring->ring_size / 4;
  708. if (rdev->wb.enabled) {
  709. u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4);
  710. ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index;
  711. ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4];
  712. }
  713. if (radeon_debugfs_ring_init(rdev, ring)) {
  714. DRM_ERROR("Failed to register debugfs file for rings !\n");
  715. }
  716. radeon_ring_lockup_update(ring);
  717. return 0;
  718. }
  719. /**
  720. * radeon_ring_fini - tear down the driver ring struct.
  721. *
  722. * @rdev: radeon_device pointer
  723. * @ring: radeon_ring structure holding ring information
  724. *
  725. * Tear down the driver information for the selected ring (all asics).
  726. */
  727. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
  728. {
  729. int r;
  730. struct radeon_bo *ring_obj;
  731. mutex_lock(&rdev->ring_lock);
  732. ring_obj = ring->ring_obj;
  733. ring->ready = false;
  734. ring->ring = NULL;
  735. ring->ring_obj = NULL;
  736. mutex_unlock(&rdev->ring_lock);
  737. if (ring_obj) {
  738. r = radeon_bo_reserve(ring_obj, false);
  739. if (likely(r == 0)) {
  740. radeon_bo_kunmap(ring_obj);
  741. radeon_bo_unpin(ring_obj);
  742. radeon_bo_unreserve(ring_obj);
  743. }
  744. radeon_bo_unref(&ring_obj);
  745. }
  746. }
  747. /*
  748. * Debugfs info
  749. */
  750. #if defined(CONFIG_DEBUG_FS)
  751. static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
  752. {
  753. struct drm_info_node *node = (struct drm_info_node *) m->private;
  754. struct drm_device *dev = node->minor->dev;
  755. struct radeon_device *rdev = dev->dev_private;
  756. int ridx = *(int*)node->info_ent->data;
  757. struct radeon_ring *ring = &rdev->ring[ridx];
  758. unsigned count, i, j;
  759. u32 tmp;
  760. radeon_ring_free_size(rdev, ring);
  761. count = (ring->ring_size / 4) - ring->ring_free_dw;
  762. tmp = radeon_ring_get_wptr(rdev, ring);
  763. seq_printf(m, "wptr(0x%04x): 0x%08x [%5d]\n", ring->wptr_reg, tmp, tmp);
  764. tmp = radeon_ring_get_rptr(rdev, ring);
  765. seq_printf(m, "rptr(0x%04x): 0x%08x [%5d]\n", ring->rptr_reg, tmp, tmp);
  766. if (ring->rptr_save_reg) {
  767. seq_printf(m, "rptr next(0x%04x): 0x%08x\n", ring->rptr_save_reg,
  768. RREG32(ring->rptr_save_reg));
  769. }
  770. seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n", ring->wptr, ring->wptr);
  771. seq_printf(m, "driver's copy of the rptr: 0x%08x [%5d]\n", ring->rptr, ring->rptr);
  772. seq_printf(m, "last semaphore signal addr : 0x%016llx\n", ring->last_semaphore_signal_addr);
  773. seq_printf(m, "last semaphore wait addr : 0x%016llx\n", ring->last_semaphore_wait_addr);
  774. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  775. seq_printf(m, "%u dwords in ring\n", count);
  776. /* print 8 dw before current rptr as often it's the last executed
  777. * packet that is the root issue
  778. */
  779. i = (ring->rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask;
  780. for (j = 0; j <= (count + 32); j++) {
  781. seq_printf(m, "r[%5d]=0x%08x\n", i, ring->ring[i]);
  782. i = (i + 1) & ring->ptr_mask;
  783. }
  784. return 0;
  785. }
  786. static int radeon_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
  787. static int cayman_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
  788. static int cayman_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
  789. static int radeon_dma1_index = R600_RING_TYPE_DMA_INDEX;
  790. static int radeon_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX;
  791. static int r600_uvd_index = R600_RING_TYPE_UVD_INDEX;
  792. static struct drm_info_list radeon_debugfs_ring_info_list[] = {
  793. {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_gfx_index},
  794. {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_cp1_index},
  795. {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_cp2_index},
  796. {"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_dma1_index},
  797. {"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_dma2_index},
  798. {"radeon_ring_uvd", radeon_debugfs_ring_info, 0, &r600_uvd_index},
  799. };
  800. static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
  801. {
  802. struct drm_info_node *node = (struct drm_info_node *) m->private;
  803. struct drm_device *dev = node->minor->dev;
  804. struct radeon_device *rdev = dev->dev_private;
  805. radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
  806. return 0;
  807. }
  808. static struct drm_info_list radeon_debugfs_sa_list[] = {
  809. {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
  810. };
  811. #endif
  812. static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
  813. {
  814. #if defined(CONFIG_DEBUG_FS)
  815. unsigned i;
  816. for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
  817. struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
  818. int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
  819. unsigned r;
  820. if (&rdev->ring[ridx] != ring)
  821. continue;
  822. r = radeon_debugfs_add_files(rdev, info, 1);
  823. if (r)
  824. return r;
  825. }
  826. #endif
  827. return 0;
  828. }
  829. static int radeon_debugfs_sa_init(struct radeon_device *rdev)
  830. {
  831. #if defined(CONFIG_DEBUG_FS)
  832. return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
  833. #else
  834. return 0;
  835. #endif
  836. }