radeon_pm.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  65. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  66. mutex_lock(&rdev->pm.mutex);
  67. radeon_pm_update_profile(rdev);
  68. radeon_pm_set_clocks(rdev);
  69. mutex_unlock(&rdev->pm.mutex);
  70. }
  71. }
  72. }
  73. static void radeon_pm_update_profile(struct radeon_device *rdev)
  74. {
  75. switch (rdev->pm.profile) {
  76. case PM_PROFILE_DEFAULT:
  77. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  78. break;
  79. case PM_PROFILE_AUTO:
  80. if (power_supply_is_system_supplied() > 0) {
  81. if (rdev->pm.active_crtc_count > 1)
  82. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  83. else
  84. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  85. } else {
  86. if (rdev->pm.active_crtc_count > 1)
  87. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  88. else
  89. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  90. }
  91. break;
  92. case PM_PROFILE_LOW:
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  97. break;
  98. case PM_PROFILE_MID:
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  103. break;
  104. case PM_PROFILE_HIGH:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  109. break;
  110. }
  111. if (rdev->pm.active_crtc_count == 0) {
  112. rdev->pm.requested_power_state_index =
  113. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  114. rdev->pm.requested_clock_mode_index =
  115. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  116. } else {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  119. rdev->pm.requested_clock_mode_index =
  120. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  121. }
  122. }
  123. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  124. {
  125. struct radeon_bo *bo, *n;
  126. if (list_empty(&rdev->gem.objects))
  127. return;
  128. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  129. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  130. ttm_bo_unmap_virtual(&bo->tbo);
  131. }
  132. }
  133. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  134. {
  135. if (rdev->pm.active_crtcs) {
  136. rdev->pm.vblank_sync = false;
  137. wait_event_timeout(
  138. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  139. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  140. }
  141. }
  142. static void radeon_set_power_state(struct radeon_device *rdev)
  143. {
  144. u32 sclk, mclk;
  145. bool misc_after = false;
  146. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  147. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  148. return;
  149. if (radeon_gui_idle(rdev)) {
  150. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  152. if (sclk > rdev->pm.default_sclk)
  153. sclk = rdev->pm.default_sclk;
  154. /* starting with BTC, there is one state that is used for both
  155. * MH and SH. Difference is that we always use the high clock index for
  156. * mclk and vddci.
  157. */
  158. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  159. (rdev->family >= CHIP_BARTS) &&
  160. rdev->pm.active_crtc_count &&
  161. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  162. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  163. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  164. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  165. else
  166. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  168. if (mclk > rdev->pm.default_mclk)
  169. mclk = rdev->pm.default_mclk;
  170. /* upvolt before raising clocks, downvolt after lowering clocks */
  171. if (sclk < rdev->pm.current_sclk)
  172. misc_after = true;
  173. radeon_sync_with_vblank(rdev);
  174. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  175. if (!radeon_pm_in_vbl(rdev))
  176. return;
  177. }
  178. radeon_pm_prepare(rdev);
  179. if (!misc_after)
  180. /* voltage, pcie lanes, etc.*/
  181. radeon_pm_misc(rdev);
  182. /* set engine clock */
  183. if (sclk != rdev->pm.current_sclk) {
  184. radeon_pm_debug_check_in_vbl(rdev, false);
  185. radeon_set_engine_clock(rdev, sclk);
  186. radeon_pm_debug_check_in_vbl(rdev, true);
  187. rdev->pm.current_sclk = sclk;
  188. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  189. }
  190. /* set memory clock */
  191. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  192. radeon_pm_debug_check_in_vbl(rdev, false);
  193. radeon_set_memory_clock(rdev, mclk);
  194. radeon_pm_debug_check_in_vbl(rdev, true);
  195. rdev->pm.current_mclk = mclk;
  196. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  197. }
  198. if (misc_after)
  199. /* voltage, pcie lanes, etc.*/
  200. radeon_pm_misc(rdev);
  201. radeon_pm_finish(rdev);
  202. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  203. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  204. } else
  205. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  206. }
  207. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  208. {
  209. int i, r;
  210. /* no need to take locks, etc. if nothing's going to change */
  211. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  212. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  213. return;
  214. mutex_lock(&rdev->ddev->struct_mutex);
  215. down_write(&rdev->pm.mclk_lock);
  216. mutex_lock(&rdev->ring_lock);
  217. /* wait for the rings to drain */
  218. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  219. struct radeon_ring *ring = &rdev->ring[i];
  220. if (!ring->ready) {
  221. continue;
  222. }
  223. r = radeon_fence_wait_empty_locked(rdev, i);
  224. if (r) {
  225. /* needs a GPU reset dont reset here */
  226. mutex_unlock(&rdev->ring_lock);
  227. up_write(&rdev->pm.mclk_lock);
  228. mutex_unlock(&rdev->ddev->struct_mutex);
  229. return;
  230. }
  231. }
  232. radeon_unmap_vram_bos(rdev);
  233. if (rdev->irq.installed) {
  234. for (i = 0; i < rdev->num_crtc; i++) {
  235. if (rdev->pm.active_crtcs & (1 << i)) {
  236. rdev->pm.req_vblank |= (1 << i);
  237. drm_vblank_get(rdev->ddev, i);
  238. }
  239. }
  240. }
  241. radeon_set_power_state(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.req_vblank & (1 << i)) {
  245. rdev->pm.req_vblank &= ~(1 << i);
  246. drm_vblank_put(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. /* update display watermarks based on new power state */
  251. radeon_update_bandwidth_info(rdev);
  252. if (rdev->pm.active_crtc_count)
  253. radeon_bandwidth_update(rdev);
  254. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  255. mutex_unlock(&rdev->ring_lock);
  256. up_write(&rdev->pm.mclk_lock);
  257. mutex_unlock(&rdev->ddev->struct_mutex);
  258. }
  259. static void radeon_pm_print_states(struct radeon_device *rdev)
  260. {
  261. int i, j;
  262. struct radeon_power_state *power_state;
  263. struct radeon_pm_clock_info *clock_info;
  264. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  265. for (i = 0; i < rdev->pm.num_power_states; i++) {
  266. power_state = &rdev->pm.power_state[i];
  267. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  268. radeon_pm_state_type_name[power_state->type]);
  269. if (i == rdev->pm.default_power_state_index)
  270. DRM_DEBUG_DRIVER("\tDefault");
  271. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  272. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  273. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  274. DRM_DEBUG_DRIVER("\tSingle display only\n");
  275. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  276. for (j = 0; j < power_state->num_clock_modes; j++) {
  277. clock_info = &(power_state->clock_info[j]);
  278. if (rdev->flags & RADEON_IS_IGP)
  279. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  280. j,
  281. clock_info->sclk * 10);
  282. else
  283. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  284. j,
  285. clock_info->sclk * 10,
  286. clock_info->mclk * 10,
  287. clock_info->voltage.voltage);
  288. }
  289. }
  290. }
  291. static ssize_t radeon_get_pm_profile(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  296. struct radeon_device *rdev = ddev->dev_private;
  297. int cp = rdev->pm.profile;
  298. return snprintf(buf, PAGE_SIZE, "%s\n",
  299. (cp == PM_PROFILE_AUTO) ? "auto" :
  300. (cp == PM_PROFILE_LOW) ? "low" :
  301. (cp == PM_PROFILE_MID) ? "mid" :
  302. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  303. }
  304. static ssize_t radeon_set_pm_profile(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  310. struct radeon_device *rdev = ddev->dev_private;
  311. mutex_lock(&rdev->pm.mutex);
  312. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  313. if (strncmp("default", buf, strlen("default")) == 0)
  314. rdev->pm.profile = PM_PROFILE_DEFAULT;
  315. else if (strncmp("auto", buf, strlen("auto")) == 0)
  316. rdev->pm.profile = PM_PROFILE_AUTO;
  317. else if (strncmp("low", buf, strlen("low")) == 0)
  318. rdev->pm.profile = PM_PROFILE_LOW;
  319. else if (strncmp("mid", buf, strlen("mid")) == 0)
  320. rdev->pm.profile = PM_PROFILE_MID;
  321. else if (strncmp("high", buf, strlen("high")) == 0)
  322. rdev->pm.profile = PM_PROFILE_HIGH;
  323. else {
  324. count = -EINVAL;
  325. goto fail;
  326. }
  327. radeon_pm_update_profile(rdev);
  328. radeon_pm_set_clocks(rdev);
  329. } else
  330. count = -EINVAL;
  331. fail:
  332. mutex_unlock(&rdev->pm.mutex);
  333. return count;
  334. }
  335. static ssize_t radeon_get_pm_method(struct device *dev,
  336. struct device_attribute *attr,
  337. char *buf)
  338. {
  339. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  340. struct radeon_device *rdev = ddev->dev_private;
  341. int pm = rdev->pm.pm_method;
  342. return snprintf(buf, PAGE_SIZE, "%s\n",
  343. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  344. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  345. }
  346. static ssize_t radeon_set_pm_method(struct device *dev,
  347. struct device_attribute *attr,
  348. const char *buf,
  349. size_t count)
  350. {
  351. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  352. struct radeon_device *rdev = ddev->dev_private;
  353. /* we don't support the legacy modes with dpm */
  354. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  359. mutex_lock(&rdev->pm.mutex);
  360. rdev->pm.pm_method = PM_METHOD_DYNPM;
  361. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  362. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  363. mutex_unlock(&rdev->pm.mutex);
  364. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  365. mutex_lock(&rdev->pm.mutex);
  366. /* disable dynpm */
  367. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  368. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  369. rdev->pm.pm_method = PM_METHOD_PROFILE;
  370. mutex_unlock(&rdev->pm.mutex);
  371. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  372. } else {
  373. count = -EINVAL;
  374. goto fail;
  375. }
  376. radeon_pm_compute_clocks(rdev);
  377. fail:
  378. return count;
  379. }
  380. static ssize_t radeon_get_dpm_state(struct device *dev,
  381. struct device_attribute *attr,
  382. char *buf)
  383. {
  384. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  385. struct radeon_device *rdev = ddev->dev_private;
  386. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  387. return snprintf(buf, PAGE_SIZE, "%s\n",
  388. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  389. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  390. }
  391. static ssize_t radeon_set_dpm_state(struct device *dev,
  392. struct device_attribute *attr,
  393. const char *buf,
  394. size_t count)
  395. {
  396. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  397. struct radeon_device *rdev = ddev->dev_private;
  398. mutex_lock(&rdev->pm.mutex);
  399. if (strncmp("battery", buf, strlen("battery")) == 0)
  400. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  401. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  402. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  403. else if (strncmp("performance", buf, strlen("performance")) == 0)
  404. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  405. else {
  406. mutex_unlock(&rdev->pm.mutex);
  407. count = -EINVAL;
  408. goto fail;
  409. }
  410. mutex_unlock(&rdev->pm.mutex);
  411. radeon_pm_compute_clocks(rdev);
  412. fail:
  413. return count;
  414. }
  415. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  416. struct device_attribute *attr,
  417. char *buf)
  418. {
  419. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  420. struct radeon_device *rdev = ddev->dev_private;
  421. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  422. return snprintf(buf, PAGE_SIZE, "%s\n",
  423. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  424. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  425. }
  426. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  427. struct device_attribute *attr,
  428. const char *buf,
  429. size_t count)
  430. {
  431. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  432. struct radeon_device *rdev = ddev->dev_private;
  433. enum radeon_dpm_forced_level level;
  434. int ret = 0;
  435. mutex_lock(&rdev->pm.mutex);
  436. if (strncmp("low", buf, strlen("low")) == 0) {
  437. level = RADEON_DPM_FORCED_LEVEL_LOW;
  438. } else if (strncmp("high", buf, strlen("high")) == 0) {
  439. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  440. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  441. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  442. } else {
  443. mutex_unlock(&rdev->pm.mutex);
  444. count = -EINVAL;
  445. goto fail;
  446. }
  447. if (rdev->asic->dpm.force_performance_level) {
  448. ret = radeon_dpm_force_performance_level(rdev, level);
  449. if (ret)
  450. count = -EINVAL;
  451. }
  452. mutex_unlock(&rdev->pm.mutex);
  453. fail:
  454. return count;
  455. }
  456. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  457. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  458. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  459. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  460. radeon_get_dpm_forced_performance_level,
  461. radeon_set_dpm_forced_performance_level);
  462. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  463. struct device_attribute *attr,
  464. char *buf)
  465. {
  466. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  467. struct radeon_device *rdev = ddev->dev_private;
  468. int temp;
  469. if (rdev->asic->pm.get_temperature)
  470. temp = radeon_get_temperature(rdev);
  471. else
  472. temp = 0;
  473. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  474. }
  475. static ssize_t radeon_hwmon_show_name(struct device *dev,
  476. struct device_attribute *attr,
  477. char *buf)
  478. {
  479. return sprintf(buf, "radeon\n");
  480. }
  481. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  482. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  483. static struct attribute *hwmon_attributes[] = {
  484. &sensor_dev_attr_temp1_input.dev_attr.attr,
  485. &sensor_dev_attr_name.dev_attr.attr,
  486. NULL
  487. };
  488. static const struct attribute_group hwmon_attrgroup = {
  489. .attrs = hwmon_attributes,
  490. };
  491. static int radeon_hwmon_init(struct radeon_device *rdev)
  492. {
  493. int err = 0;
  494. rdev->pm.int_hwmon_dev = NULL;
  495. switch (rdev->pm.int_thermal_type) {
  496. case THERMAL_TYPE_RV6XX:
  497. case THERMAL_TYPE_RV770:
  498. case THERMAL_TYPE_EVERGREEN:
  499. case THERMAL_TYPE_NI:
  500. case THERMAL_TYPE_SUMO:
  501. case THERMAL_TYPE_SI:
  502. if (rdev->asic->pm.get_temperature == NULL)
  503. return err;
  504. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  505. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  506. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  507. dev_err(rdev->dev,
  508. "Unable to register hwmon device: %d\n", err);
  509. break;
  510. }
  511. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  512. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  513. &hwmon_attrgroup);
  514. if (err) {
  515. dev_err(rdev->dev,
  516. "Unable to create hwmon sysfs file: %d\n", err);
  517. hwmon_device_unregister(rdev->dev);
  518. }
  519. break;
  520. default:
  521. break;
  522. }
  523. return err;
  524. }
  525. static void radeon_hwmon_fini(struct radeon_device *rdev)
  526. {
  527. if (rdev->pm.int_hwmon_dev) {
  528. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  529. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  530. }
  531. }
  532. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  533. {
  534. struct radeon_device *rdev =
  535. container_of(work, struct radeon_device,
  536. pm.dpm.thermal.work);
  537. /* switch to the thermal state */
  538. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  539. if (!rdev->pm.dpm_enabled)
  540. return;
  541. if (rdev->asic->pm.get_temperature) {
  542. int temp = radeon_get_temperature(rdev);
  543. if (temp < rdev->pm.dpm.thermal.min_temp)
  544. /* switch back the user state */
  545. dpm_state = rdev->pm.dpm.user_state;
  546. } else {
  547. if (rdev->pm.dpm.thermal.high_to_low)
  548. /* switch back the user state */
  549. dpm_state = rdev->pm.dpm.user_state;
  550. }
  551. radeon_dpm_enable_power_state(rdev, dpm_state);
  552. }
  553. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  554. enum radeon_pm_state_type dpm_state)
  555. {
  556. int i;
  557. struct radeon_ps *ps;
  558. u32 ui_class;
  559. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  560. true : false;
  561. /* check if the vblank period is too short to adjust the mclk */
  562. if (single_display && rdev->asic->dpm.vblank_too_short) {
  563. if (radeon_dpm_vblank_too_short(rdev))
  564. single_display = false;
  565. }
  566. /* certain older asics have a separare 3D performance state,
  567. * so try that first if the user selected performance
  568. */
  569. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  570. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  571. /* balanced states don't exist at the moment */
  572. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  573. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  574. restart_search:
  575. /* Pick the best power state based on current conditions */
  576. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  577. ps = &rdev->pm.dpm.ps[i];
  578. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  579. switch (dpm_state) {
  580. /* user states */
  581. case POWER_STATE_TYPE_BATTERY:
  582. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  583. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  584. if (single_display)
  585. return ps;
  586. } else
  587. return ps;
  588. }
  589. break;
  590. case POWER_STATE_TYPE_BALANCED:
  591. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  592. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  593. if (single_display)
  594. return ps;
  595. } else
  596. return ps;
  597. }
  598. break;
  599. case POWER_STATE_TYPE_PERFORMANCE:
  600. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  601. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  602. if (single_display)
  603. return ps;
  604. } else
  605. return ps;
  606. }
  607. break;
  608. /* internal states */
  609. case POWER_STATE_TYPE_INTERNAL_UVD:
  610. return rdev->pm.dpm.uvd_ps;
  611. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  612. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  613. return ps;
  614. break;
  615. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  616. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  617. return ps;
  618. break;
  619. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  620. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  621. return ps;
  622. break;
  623. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  624. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  625. return ps;
  626. break;
  627. case POWER_STATE_TYPE_INTERNAL_BOOT:
  628. return rdev->pm.dpm.boot_ps;
  629. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  630. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  631. return ps;
  632. break;
  633. case POWER_STATE_TYPE_INTERNAL_ACPI:
  634. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  635. return ps;
  636. break;
  637. case POWER_STATE_TYPE_INTERNAL_ULV:
  638. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  639. return ps;
  640. break;
  641. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  642. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  643. return ps;
  644. break;
  645. default:
  646. break;
  647. }
  648. }
  649. /* use a fallback state if we didn't match */
  650. switch (dpm_state) {
  651. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  652. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  653. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  654. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  655. return rdev->pm.dpm.uvd_ps;
  656. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  657. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  658. goto restart_search;
  659. case POWER_STATE_TYPE_INTERNAL_ACPI:
  660. dpm_state = POWER_STATE_TYPE_BATTERY;
  661. goto restart_search;
  662. case POWER_STATE_TYPE_BATTERY:
  663. case POWER_STATE_TYPE_BALANCED:
  664. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  665. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  666. goto restart_search;
  667. default:
  668. break;
  669. }
  670. return NULL;
  671. }
  672. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  673. {
  674. int i;
  675. struct radeon_ps *ps;
  676. enum radeon_pm_state_type dpm_state;
  677. int ret;
  678. /* if dpm init failed */
  679. if (!rdev->pm.dpm_enabled)
  680. return;
  681. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  682. /* add other state override checks here */
  683. if ((!rdev->pm.dpm.thermal_active) &&
  684. (!rdev->pm.dpm.uvd_active))
  685. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  686. }
  687. dpm_state = rdev->pm.dpm.state;
  688. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  689. if (ps)
  690. rdev->pm.dpm.requested_ps = ps;
  691. else
  692. return;
  693. /* no need to reprogram if nothing changed unless we are on BTC+ */
  694. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  695. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  696. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  697. * all we need to do is update the display configuration.
  698. */
  699. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  700. /* update display watermarks based on new power state */
  701. radeon_bandwidth_update(rdev);
  702. /* update displays */
  703. radeon_dpm_display_configuration_changed(rdev);
  704. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  705. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  706. }
  707. return;
  708. } else {
  709. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  710. * nothing to do, if the num crtcs is > 1 and state is the same,
  711. * update display configuration.
  712. */
  713. if (rdev->pm.dpm.new_active_crtcs ==
  714. rdev->pm.dpm.current_active_crtcs) {
  715. return;
  716. } else {
  717. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  718. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  719. /* update display watermarks based on new power state */
  720. radeon_bandwidth_update(rdev);
  721. /* update displays */
  722. radeon_dpm_display_configuration_changed(rdev);
  723. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  724. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  725. return;
  726. }
  727. }
  728. }
  729. }
  730. printk("switching from power state:\n");
  731. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  732. printk("switching to power state:\n");
  733. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  734. mutex_lock(&rdev->ddev->struct_mutex);
  735. down_write(&rdev->pm.mclk_lock);
  736. mutex_lock(&rdev->ring_lock);
  737. ret = radeon_dpm_pre_set_power_state(rdev);
  738. if (ret)
  739. goto done;
  740. /* update display watermarks based on new power state */
  741. radeon_bandwidth_update(rdev);
  742. /* update displays */
  743. radeon_dpm_display_configuration_changed(rdev);
  744. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  745. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  746. /* wait for the rings to drain */
  747. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  748. struct radeon_ring *ring = &rdev->ring[i];
  749. if (ring->ready)
  750. radeon_fence_wait_empty_locked(rdev, i);
  751. }
  752. /* program the new power state */
  753. radeon_dpm_set_power_state(rdev);
  754. /* update current power state */
  755. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  756. radeon_dpm_post_set_power_state(rdev);
  757. done:
  758. mutex_unlock(&rdev->ring_lock);
  759. up_write(&rdev->pm.mclk_lock);
  760. mutex_unlock(&rdev->ddev->struct_mutex);
  761. }
  762. void radeon_dpm_enable_power_state(struct radeon_device *rdev,
  763. enum radeon_pm_state_type dpm_state)
  764. {
  765. if (!rdev->pm.dpm_enabled)
  766. return;
  767. mutex_lock(&rdev->pm.mutex);
  768. switch (dpm_state) {
  769. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  770. rdev->pm.dpm.thermal_active = true;
  771. break;
  772. case POWER_STATE_TYPE_INTERNAL_UVD:
  773. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  774. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  775. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  776. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  777. rdev->pm.dpm.uvd_active = true;
  778. break;
  779. default:
  780. rdev->pm.dpm.thermal_active = false;
  781. rdev->pm.dpm.uvd_active = false;
  782. break;
  783. }
  784. rdev->pm.dpm.state = dpm_state;
  785. mutex_unlock(&rdev->pm.mutex);
  786. radeon_pm_compute_clocks(rdev);
  787. }
  788. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  789. {
  790. mutex_lock(&rdev->pm.mutex);
  791. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  792. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  793. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  794. }
  795. mutex_unlock(&rdev->pm.mutex);
  796. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  797. }
  798. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  799. {
  800. mutex_lock(&rdev->pm.mutex);
  801. /* disable dpm */
  802. radeon_dpm_disable(rdev);
  803. /* reset the power state */
  804. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  805. rdev->pm.dpm_enabled = false;
  806. mutex_unlock(&rdev->pm.mutex);
  807. }
  808. void radeon_pm_suspend(struct radeon_device *rdev)
  809. {
  810. if (rdev->pm.pm_method == PM_METHOD_DPM)
  811. radeon_pm_suspend_dpm(rdev);
  812. else
  813. radeon_pm_suspend_old(rdev);
  814. }
  815. static void radeon_pm_resume_old(struct radeon_device *rdev)
  816. {
  817. /* set up the default clocks if the MC ucode is loaded */
  818. if ((rdev->family >= CHIP_BARTS) &&
  819. (rdev->family <= CHIP_HAINAN) &&
  820. rdev->mc_fw) {
  821. if (rdev->pm.default_vddc)
  822. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  823. SET_VOLTAGE_TYPE_ASIC_VDDC);
  824. if (rdev->pm.default_vddci)
  825. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  826. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  827. if (rdev->pm.default_sclk)
  828. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  829. if (rdev->pm.default_mclk)
  830. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  831. }
  832. /* asic init will reset the default power state */
  833. mutex_lock(&rdev->pm.mutex);
  834. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  835. rdev->pm.current_clock_mode_index = 0;
  836. rdev->pm.current_sclk = rdev->pm.default_sclk;
  837. rdev->pm.current_mclk = rdev->pm.default_mclk;
  838. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  839. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  840. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  841. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  842. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  843. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  844. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  845. }
  846. mutex_unlock(&rdev->pm.mutex);
  847. radeon_pm_compute_clocks(rdev);
  848. }
  849. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  850. {
  851. int ret;
  852. /* asic init will reset to the boot state */
  853. mutex_lock(&rdev->pm.mutex);
  854. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  855. radeon_dpm_setup_asic(rdev);
  856. ret = radeon_dpm_enable(rdev);
  857. mutex_unlock(&rdev->pm.mutex);
  858. if (ret) {
  859. DRM_ERROR("radeon: dpm resume failed\n");
  860. if ((rdev->family >= CHIP_BARTS) &&
  861. (rdev->family <= CHIP_HAINAN) &&
  862. rdev->mc_fw) {
  863. if (rdev->pm.default_vddc)
  864. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  865. SET_VOLTAGE_TYPE_ASIC_VDDC);
  866. if (rdev->pm.default_vddci)
  867. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  868. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  869. if (rdev->pm.default_sclk)
  870. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  871. if (rdev->pm.default_mclk)
  872. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  873. }
  874. } else {
  875. rdev->pm.dpm_enabled = true;
  876. radeon_pm_compute_clocks(rdev);
  877. }
  878. }
  879. void radeon_pm_resume(struct radeon_device *rdev)
  880. {
  881. if (rdev->pm.pm_method == PM_METHOD_DPM)
  882. radeon_pm_resume_dpm(rdev);
  883. else
  884. radeon_pm_resume_old(rdev);
  885. }
  886. static int radeon_pm_init_old(struct radeon_device *rdev)
  887. {
  888. int ret;
  889. rdev->pm.profile = PM_PROFILE_DEFAULT;
  890. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  891. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  892. rdev->pm.dynpm_can_upclock = true;
  893. rdev->pm.dynpm_can_downclock = true;
  894. rdev->pm.default_sclk = rdev->clock.default_sclk;
  895. rdev->pm.default_mclk = rdev->clock.default_mclk;
  896. rdev->pm.current_sclk = rdev->clock.default_sclk;
  897. rdev->pm.current_mclk = rdev->clock.default_mclk;
  898. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  899. if (rdev->bios) {
  900. if (rdev->is_atom_bios)
  901. radeon_atombios_get_power_modes(rdev);
  902. else
  903. radeon_combios_get_power_modes(rdev);
  904. radeon_pm_print_states(rdev);
  905. radeon_pm_init_profile(rdev);
  906. /* set up the default clocks if the MC ucode is loaded */
  907. if ((rdev->family >= CHIP_BARTS) &&
  908. (rdev->family <= CHIP_HAINAN) &&
  909. rdev->mc_fw) {
  910. if (rdev->pm.default_vddc)
  911. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  912. SET_VOLTAGE_TYPE_ASIC_VDDC);
  913. if (rdev->pm.default_vddci)
  914. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  915. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  916. if (rdev->pm.default_sclk)
  917. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  918. if (rdev->pm.default_mclk)
  919. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  920. }
  921. }
  922. /* set up the internal thermal sensor if applicable */
  923. ret = radeon_hwmon_init(rdev);
  924. if (ret)
  925. return ret;
  926. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  927. if (rdev->pm.num_power_states > 1) {
  928. /* where's the best place to put these? */
  929. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  930. if (ret)
  931. DRM_ERROR("failed to create device file for power profile\n");
  932. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  933. if (ret)
  934. DRM_ERROR("failed to create device file for power method\n");
  935. if (radeon_debugfs_pm_init(rdev)) {
  936. DRM_ERROR("Failed to register debugfs file for PM!\n");
  937. }
  938. DRM_INFO("radeon: power management initialized\n");
  939. }
  940. return 0;
  941. }
  942. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  943. {
  944. int i;
  945. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  946. printk("== power state %d ==\n", i);
  947. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  948. }
  949. }
  950. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  951. {
  952. int ret;
  953. /* default to performance state */
  954. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  955. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  956. rdev->pm.default_sclk = rdev->clock.default_sclk;
  957. rdev->pm.default_mclk = rdev->clock.default_mclk;
  958. rdev->pm.current_sclk = rdev->clock.default_sclk;
  959. rdev->pm.current_mclk = rdev->clock.default_mclk;
  960. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  961. if (rdev->bios && rdev->is_atom_bios)
  962. radeon_atombios_get_power_modes(rdev);
  963. else
  964. return -EINVAL;
  965. /* set up the internal thermal sensor if applicable */
  966. ret = radeon_hwmon_init(rdev);
  967. if (ret)
  968. return ret;
  969. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  970. mutex_lock(&rdev->pm.mutex);
  971. radeon_dpm_init(rdev);
  972. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  973. radeon_dpm_print_power_states(rdev);
  974. radeon_dpm_setup_asic(rdev);
  975. ret = radeon_dpm_enable(rdev);
  976. mutex_unlock(&rdev->pm.mutex);
  977. if (ret) {
  978. rdev->pm.dpm_enabled = false;
  979. if ((rdev->family >= CHIP_BARTS) &&
  980. (rdev->family <= CHIP_HAINAN) &&
  981. rdev->mc_fw) {
  982. if (rdev->pm.default_vddc)
  983. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  984. SET_VOLTAGE_TYPE_ASIC_VDDC);
  985. if (rdev->pm.default_vddci)
  986. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  987. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  988. if (rdev->pm.default_sclk)
  989. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  990. if (rdev->pm.default_mclk)
  991. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  992. }
  993. DRM_ERROR("radeon: dpm initialization failed\n");
  994. return ret;
  995. }
  996. rdev->pm.dpm_enabled = true;
  997. radeon_pm_compute_clocks(rdev);
  998. if (rdev->pm.num_power_states > 1) {
  999. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1000. if (ret)
  1001. DRM_ERROR("failed to create device file for dpm state\n");
  1002. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1003. if (ret)
  1004. DRM_ERROR("failed to create device file for dpm state\n");
  1005. /* XXX: these are noops for dpm but are here for backwards compat */
  1006. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1007. if (ret)
  1008. DRM_ERROR("failed to create device file for power profile\n");
  1009. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1010. if (ret)
  1011. DRM_ERROR("failed to create device file for power method\n");
  1012. if (radeon_debugfs_pm_init(rdev)) {
  1013. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1014. }
  1015. DRM_INFO("radeon: dpm initialized\n");
  1016. }
  1017. return 0;
  1018. }
  1019. int radeon_pm_init(struct radeon_device *rdev)
  1020. {
  1021. /* enable dpm on rv6xx+ */
  1022. switch (rdev->family) {
  1023. case CHIP_RV610:
  1024. case CHIP_RV630:
  1025. case CHIP_RV620:
  1026. case CHIP_RV635:
  1027. case CHIP_RV670:
  1028. case CHIP_RS780:
  1029. case CHIP_RS880:
  1030. case CHIP_RV770:
  1031. case CHIP_RV730:
  1032. case CHIP_RV710:
  1033. case CHIP_RV740:
  1034. case CHIP_CEDAR:
  1035. case CHIP_REDWOOD:
  1036. case CHIP_JUNIPER:
  1037. case CHIP_CYPRESS:
  1038. case CHIP_HEMLOCK:
  1039. case CHIP_PALM:
  1040. case CHIP_SUMO:
  1041. case CHIP_SUMO2:
  1042. case CHIP_BARTS:
  1043. case CHIP_TURKS:
  1044. case CHIP_CAICOS:
  1045. case CHIP_CAYMAN:
  1046. case CHIP_ARUBA:
  1047. case CHIP_TAHITI:
  1048. case CHIP_PITCAIRN:
  1049. case CHIP_VERDE:
  1050. case CHIP_OLAND:
  1051. case CHIP_HAINAN:
  1052. if (radeon_dpm == 1)
  1053. rdev->pm.pm_method = PM_METHOD_DPM;
  1054. else
  1055. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1056. break;
  1057. default:
  1058. /* default to profile method */
  1059. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1060. break;
  1061. }
  1062. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1063. return radeon_pm_init_dpm(rdev);
  1064. else
  1065. return radeon_pm_init_old(rdev);
  1066. }
  1067. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1068. {
  1069. if (rdev->pm.num_power_states > 1) {
  1070. mutex_lock(&rdev->pm.mutex);
  1071. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1072. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1073. radeon_pm_update_profile(rdev);
  1074. radeon_pm_set_clocks(rdev);
  1075. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1076. /* reset default clocks */
  1077. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1078. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1079. radeon_pm_set_clocks(rdev);
  1080. }
  1081. mutex_unlock(&rdev->pm.mutex);
  1082. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1083. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1084. device_remove_file(rdev->dev, &dev_attr_power_method);
  1085. }
  1086. if (rdev->pm.power_state)
  1087. kfree(rdev->pm.power_state);
  1088. radeon_hwmon_fini(rdev);
  1089. }
  1090. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1091. {
  1092. if (rdev->pm.num_power_states > 1) {
  1093. mutex_lock(&rdev->pm.mutex);
  1094. radeon_dpm_disable(rdev);
  1095. mutex_unlock(&rdev->pm.mutex);
  1096. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1097. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1098. /* XXX backwards compat */
  1099. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1100. device_remove_file(rdev->dev, &dev_attr_power_method);
  1101. }
  1102. radeon_dpm_fini(rdev);
  1103. if (rdev->pm.power_state)
  1104. kfree(rdev->pm.power_state);
  1105. radeon_hwmon_fini(rdev);
  1106. }
  1107. void radeon_pm_fini(struct radeon_device *rdev)
  1108. {
  1109. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1110. radeon_pm_fini_dpm(rdev);
  1111. else
  1112. radeon_pm_fini_old(rdev);
  1113. }
  1114. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1115. {
  1116. struct drm_device *ddev = rdev->ddev;
  1117. struct drm_crtc *crtc;
  1118. struct radeon_crtc *radeon_crtc;
  1119. if (rdev->pm.num_power_states < 2)
  1120. return;
  1121. mutex_lock(&rdev->pm.mutex);
  1122. rdev->pm.active_crtcs = 0;
  1123. rdev->pm.active_crtc_count = 0;
  1124. list_for_each_entry(crtc,
  1125. &ddev->mode_config.crtc_list, head) {
  1126. radeon_crtc = to_radeon_crtc(crtc);
  1127. if (radeon_crtc->enabled) {
  1128. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1129. rdev->pm.active_crtc_count++;
  1130. }
  1131. }
  1132. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1133. radeon_pm_update_profile(rdev);
  1134. radeon_pm_set_clocks(rdev);
  1135. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1136. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1137. if (rdev->pm.active_crtc_count > 1) {
  1138. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1139. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1140. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1141. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1142. radeon_pm_get_dynpm_state(rdev);
  1143. radeon_pm_set_clocks(rdev);
  1144. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1145. }
  1146. } else if (rdev->pm.active_crtc_count == 1) {
  1147. /* TODO: Increase clocks if needed for current mode */
  1148. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1149. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1150. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1151. radeon_pm_get_dynpm_state(rdev);
  1152. radeon_pm_set_clocks(rdev);
  1153. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1154. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1155. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1156. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1157. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1158. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1159. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1160. }
  1161. } else { /* count == 0 */
  1162. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1163. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1164. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1165. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1166. radeon_pm_get_dynpm_state(rdev);
  1167. radeon_pm_set_clocks(rdev);
  1168. }
  1169. }
  1170. }
  1171. }
  1172. mutex_unlock(&rdev->pm.mutex);
  1173. }
  1174. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1175. {
  1176. struct drm_device *ddev = rdev->ddev;
  1177. struct drm_crtc *crtc;
  1178. struct radeon_crtc *radeon_crtc;
  1179. mutex_lock(&rdev->pm.mutex);
  1180. /* update active crtc counts */
  1181. rdev->pm.dpm.new_active_crtcs = 0;
  1182. rdev->pm.dpm.new_active_crtc_count = 0;
  1183. list_for_each_entry(crtc,
  1184. &ddev->mode_config.crtc_list, head) {
  1185. radeon_crtc = to_radeon_crtc(crtc);
  1186. if (crtc->enabled) {
  1187. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1188. rdev->pm.dpm.new_active_crtc_count++;
  1189. }
  1190. }
  1191. /* update battery/ac status */
  1192. if (power_supply_is_system_supplied() > 0)
  1193. rdev->pm.dpm.ac_power = true;
  1194. else
  1195. rdev->pm.dpm.ac_power = false;
  1196. radeon_dpm_change_power_state_locked(rdev);
  1197. mutex_unlock(&rdev->pm.mutex);
  1198. }
  1199. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1200. {
  1201. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1202. radeon_pm_compute_clocks_dpm(rdev);
  1203. else
  1204. radeon_pm_compute_clocks_old(rdev);
  1205. }
  1206. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1207. {
  1208. int crtc, vpos, hpos, vbl_status;
  1209. bool in_vbl = true;
  1210. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1211. * otherwise return in_vbl == false.
  1212. */
  1213. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1214. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1215. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  1216. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1217. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1218. in_vbl = false;
  1219. }
  1220. }
  1221. return in_vbl;
  1222. }
  1223. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1224. {
  1225. u32 stat_crtc = 0;
  1226. bool in_vbl = radeon_pm_in_vbl(rdev);
  1227. if (in_vbl == false)
  1228. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1229. finish ? "exit" : "entry");
  1230. return in_vbl;
  1231. }
  1232. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1233. {
  1234. struct radeon_device *rdev;
  1235. int resched;
  1236. rdev = container_of(work, struct radeon_device,
  1237. pm.dynpm_idle_work.work);
  1238. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1239. mutex_lock(&rdev->pm.mutex);
  1240. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1241. int not_processed = 0;
  1242. int i;
  1243. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1244. struct radeon_ring *ring = &rdev->ring[i];
  1245. if (ring->ready) {
  1246. not_processed += radeon_fence_count_emitted(rdev, i);
  1247. if (not_processed >= 3)
  1248. break;
  1249. }
  1250. }
  1251. if (not_processed >= 3) { /* should upclock */
  1252. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1253. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1254. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1255. rdev->pm.dynpm_can_upclock) {
  1256. rdev->pm.dynpm_planned_action =
  1257. DYNPM_ACTION_UPCLOCK;
  1258. rdev->pm.dynpm_action_timeout = jiffies +
  1259. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1260. }
  1261. } else if (not_processed == 0) { /* should downclock */
  1262. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1263. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1264. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1265. rdev->pm.dynpm_can_downclock) {
  1266. rdev->pm.dynpm_planned_action =
  1267. DYNPM_ACTION_DOWNCLOCK;
  1268. rdev->pm.dynpm_action_timeout = jiffies +
  1269. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1270. }
  1271. }
  1272. /* Note, radeon_pm_set_clocks is called with static_switch set
  1273. * to false since we want to wait for vbl to avoid flicker.
  1274. */
  1275. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1276. jiffies > rdev->pm.dynpm_action_timeout) {
  1277. radeon_pm_get_dynpm_state(rdev);
  1278. radeon_pm_set_clocks(rdev);
  1279. }
  1280. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1281. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1282. }
  1283. mutex_unlock(&rdev->pm.mutex);
  1284. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1285. }
  1286. /*
  1287. * Debugfs info
  1288. */
  1289. #if defined(CONFIG_DEBUG_FS)
  1290. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1291. {
  1292. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1293. struct drm_device *dev = node->minor->dev;
  1294. struct radeon_device *rdev = dev->dev_private;
  1295. if (rdev->pm.dpm_enabled) {
  1296. mutex_lock(&rdev->pm.mutex);
  1297. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1298. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1299. else
  1300. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1301. mutex_unlock(&rdev->pm.mutex);
  1302. } else {
  1303. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1304. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1305. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1306. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1307. else
  1308. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1309. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1310. if (rdev->asic->pm.get_memory_clock)
  1311. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1312. if (rdev->pm.current_vddc)
  1313. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1314. if (rdev->asic->pm.get_pcie_lanes)
  1315. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1316. }
  1317. return 0;
  1318. }
  1319. static struct drm_info_list radeon_pm_info_list[] = {
  1320. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1321. };
  1322. #endif
  1323. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1324. {
  1325. #if defined(CONFIG_DEBUG_FS)
  1326. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1327. #else
  1328. return 0;
  1329. #endif
  1330. }